US8890616B2 - Power amplifier system with a current bias signal path - Google Patents
Power amplifier system with a current bias signal path Download PDFInfo
- Publication number
- US8890616B2 US8890616B2 US13/310,577 US201113310577A US8890616B2 US 8890616 B2 US8890616 B2 US 8890616B2 US 201113310577 A US201113310577 A US 201113310577A US 8890616 B2 US8890616 B2 US 8890616B2
- Authority
- US
- United States
- Prior art keywords
- current
- signal path
- gain
- stage
- bias
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 238000005516 engineering process Methods 0.000 claims abstract description 6
- 238000000034 method Methods 0.000 claims description 27
- 230000008569 process Effects 0.000 claims description 6
- 238000005457 optimization Methods 0.000 claims 1
- 230000009467 reduction Effects 0.000 abstract description 8
- 230000010354 integration Effects 0.000 abstract description 4
- 238000002955 isolation Methods 0.000 abstract description 3
- 238000010586 diagram Methods 0.000 description 27
- 230000008901 benefit Effects 0.000 description 5
- 239000003990 capacitor Substances 0.000 description 5
- 230000008878 coupling Effects 0.000 description 4
- 238000010168 coupling process Methods 0.000 description 4
- 238000005859 coupling reaction Methods 0.000 description 4
- 238000001914 filtration Methods 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 3
- 230000015556 catabolic process Effects 0.000 description 2
- 230000001413 cellular effect Effects 0.000 description 2
- 230000007812 deficiency Effects 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 230000008030 elimination Effects 0.000 description 2
- 238000003379 elimination reaction Methods 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 230000009466 transformation Effects 0.000 description 2
- 230000003044 adaptive effect Effects 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000008094 contradictory effect Effects 0.000 description 1
- 230000007850 degeneration Effects 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000010237 hybrid technique Methods 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 238000005549 size reduction Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03G—CONTROL OF AMPLIFICATION
- H03G3/00—Gain control in amplifiers or frequency changers
- H03G3/20—Automatic control
- H03G3/30—Automatic control in amplifiers having semiconductor devices
- H03G3/3036—Automatic control in amplifiers having semiconductor devices in high-frequency amplifiers or in frequency-changers
- H03G3/3042—Automatic control in amplifiers having semiconductor devices in high-frequency amplifiers or in frequency-changers in modulators, frequency-changers, transmitters or power amplifiers
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/02—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
- H03F1/0205—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
- H03F1/0211—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the supply voltage or current
- H03F1/0216—Continuous control
- H03F1/0233—Continuous control by using a signal derived from the output signal, e.g. bootstrapping the voltage supply
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/02—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
- H03F1/0205—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
- H03F1/0261—Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the polarisation voltage or current, e.g. gliding Class A
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F1/00—Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
- H03F1/08—Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements
- H03F1/22—Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively
- H03F1/223—Modifications of amplifiers to reduce detrimental influences of internal impedances of amplifying elements by use of cascode coupling, i.e. earthed cathode or emitter stage followed by earthed grid or base stage respectively with MOSFET's
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F3/00—Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
- H03F3/20—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
- H03F3/24—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages
- H03F3/245—Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages with semiconductor devices only
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/18—Indexing scheme relating to amplifiers the bias of the gate of a FET being controlled by a control signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/405—Indexing scheme relating to amplifiers the output amplifying stage of an amplifier comprising more than three power stages
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03F—AMPLIFIERS
- H03F2200/00—Indexing scheme relating to amplifiers
- H03F2200/465—Power sensing
Definitions
- the invention relates to the design of integrated circuit (IC) power amplifier systems and more particularly the biasing of the signal path of IC power amplifier systems.
- IC integrated circuit
- Biasing of low and moderate power amplifiers is relatively straightforward and can be done in a variety of ways. Biasing of high-power, e.g., around or over one watt, amplifiers (PAs) in general, and high-frequency, e.g., around or over one giga Hertz, PAs in particular, is a more complex and challenging problem. This is particularly true with respect of high efficiency performance when little power should be lost on the biasing circuit.
- PAs amplifiers
- PAs giga Hertz
- FIG. 1 shows a typical system level schematic diagram 100 of a cellular PA system using RF integrated circuit (IC) 120 , e.g., using GaAs. This integrates the RF signal path driving stages 122 through 124 (it should be noted that while two stages are shown a plurality of such stages may be used) and the output stage 126 .
- the IC 120 may further include a bias circuit for the signal path stages of IC 120 .
- a control IC 110 integrates in a separate device the PA power control that is typically comprised of a power sensing and estimation unit 118 and a drain power control 116 that provides the PA output, typically via a coil 119 , the necessary bias for the output stages of IC 120 .
- the IC 110 may further contain the supply voltage for earlier stages of the signal path IC 120 .
- the two chip solution mandates a simple interface between the RF signal path IC 120 and the power control IC 110 . This restricts the PA power control scheme to a single control port.
- the fact that shipping RF signal between IC 110 and IC 120 is hard to do in the context of high-efficiency, thereby restricting the IC 110 to the drain (collector) PA power control scheme which uses baseband sensing.
- Using high impedance lines between IC 110 and IC 120 is not a good choice due to its high sensitivity to parasitic coupling.
- the solution would allow the integration of the power control into a single IC while maintaining the required performance for high frequency operation at the PA stages. It would be further advantageous if the solution can be implemented in CMOS technology.
- FIG. 1 is a schematic diagram of a voltage-mode PA signal path stages biasing and drain power control technique (prior art).
- FIG. 2 is a schematic diagram of a gate-power control enabling technique for current-mode biasing of the PA signal path stages.
- FIG. 3 is a schematic diagram of the bias current sources for the RF signal path and the output high voltage protection device.
- FIG. 4 is a schematic diagram of a current biasing technique for low area RF power amplifiers.
- FIG. 5A is a schematic diagram of a biasing technique for a large number of driver stages in accordance with the principles of the invention.
- FIG. 5B is a schematic diagram of a biasing technique for a small number of driver stages in accordance with the principles of the invention.
- FIG. 6 shows the CMOS device input impedance and input matching network bandwidth versus voltage gain tradeoff.
- FIG. 7A is a schematic diagram for achieving higher gain in the signal path by using a large number of signal path stages with larger power dissipation.
- FIG. 7B is a schematic diagram for achieving higher gain in the signal path by using voltage gain in the input matching network for better efficiency.
- FIG. 8 is a schematic diagram of four circuits for current biasing the CMOS drivers of the signal path.
- FIG. 9 is a schematic diagram of a circuit having a power control for a RF signal path using a variety of current bias techniques.
- FIG. 10A is a schematic diagram of bias current modulation for optimized performance of a PA using a single current loop.
- FIG. 10B is a schematic diagram of bias current modulation for optimized performance of a PA using multiple currents loop.
- FIG. 11A is a schematic diagram of a shared bias current generators for a high-gain high-power PA signal path (prior art).
- FIG. 11B is a schematic diagram of a distributed bias current generators for a high-gain high-power PA signal path in accordance with the principles of the invention.
- FIG. 12 is a schematic diagram of a generic multi-band multi-mode PA using adjustable/tunable current-mode bias RF signal path.
- Power amplifier (PA) systems are typically comprised of a signal path integrated circuit (IC) and a power control IC.
- IC signal path integrated circuit
- CMOS complementary metal-oxide-semiconductor
- RF radio frequency
- FIG. 2 is an exemplary and non-limiting schematic diagram 200 of a gate-power control enabling technique for current-mode biasing of the PA signal path stages.
- This circuit may be implemented in complementary metal-oxide semiconductor (CMOS) technology that lends itself for the integration of the RF signal path as well as the power control circuit on a single IC.
- CMOS complementary metal-oxide semiconductor
- the driving amplifiers may be amplifiers 210 and 220 , however it should be understood that a plurality of amplifiers may be used to move the RFin signal that is input to amplifier 210 all the way to the last amplifier stage 220 , prior to the last power amplifier (PA) stage 230 .
- PA power amplifier
- the solution disclosed in FIG. 2 discloses an integrated solution it is now feasible to perform RF output sensing using RF sensors 240 for both current (I RF ) and voltage (V RF ).
- the sensed information may be used after estimation by power estimation unit 250 for the purpose of power control by gate power control unit 260 .
- the single chip PA 200 allows multiple interface signals between the power control blocks and the RF signal path. This enables multi-port power control schemes. This configuration will typically result with better efficiency of the system. Elimination of the large supply regulator and using the gate power control techniques instead, results in a significant die size reduction and therefore also a cost decrease.
- the driver 220 being the last driver in the drivers' chain prior to the PA 230 , is the second largest power consumer after the PA 230 . Therefore, elimination of its supply regulator also results in size and cost reduction. This is ensured by current mode biasing of the driver 220 , using a variable current source 280 which is controlled by the gate power control unit 260 , based on the output power level. This biasing also ensures a wider bandwidth of the control system since it does not involve yet another local feedback loop as would be the case with the prior art voltage-mode supply regulator.
- any additional control voltage that needs to have an output power level dependence e.g., Vcascode which is the stage K 290 , can be easily generated off of the driver 220 local supply voltage Vdd_load.
- the transfer characteristic of the stage K 290 can be linear, piecewise linear or continuous non-linear.
- the significant reduction is area and cost of the solution disclosed with respect of FIG. 2 results from the use of the gate power control in conjunction with current-mode bias of the driver stage.
- the front-end PA signal path gain stages (pre-drivers) 210 may also use current-mode biasing 270 . This further contributes to area reduction of the integrated solution shown in FIG. 2 .
- the RF signal path is built with low-voltage devices, e.g., LV-FETs, in order to ensure a fast switching and thus a low-power dissipation during the rising and falling edges of the RF signal. As such, they cannot withstand the full VBAT supply voltage by themselves.
- high voltage devices 320 e.g., HV-FETs, are provided for all low voltage RF signal path stages as shown in the exemplary and non-limiting circuit 300 in FIG. 3 .
- the output stage which uses a common source high power transconductance stage uses a high voltage NFET cascode and thus has a low impedance at the drain of the LV-FET.
- the other RF signal path amplifier stages including the input low-noise amplifier (LNA) 312 , any intermediate stage 314 , and the last driver 316 , use additional FETS in this case the high-voltage FETs of the corresponding current bias sources 322 , 324 and 326 respectively, as protection devices.
- LNA input low-noise amplifier
- the main difference for the LNA 312 , pre-driver 314 and the last driver 316 stages is that their corresponding supply lines are high impedance (Z) nodes. Therefore their corresponding voltage level is not well defined.
- the last driver 316 is controlled by the power control circuit 330 , having either a closed feedback loop or an open feed forward path. Therefore, the voltage level of this stage is under the control of the power control loop 330 and it depends strongly on the output power level.
- a careful design of the power control loop is needed in order to ensure that the loop does not drive the local supply voltage of the last driver 316 above the breakdown voltage limit. Supplementary limiting or clamping stages may be used to achieve this goal.
- the stage bypass capacitor 350 value For the driver stages that are not under the control of the power control 330 loop, i.e., LNA 312 and pre-driver 314 , their local supply voltage at the high impedance node of the bias current source is given by the following elements: the stage bypass capacitor 350 value; the operating frequency (f RF ), and the signal swing and load at the stage output.
- the voltage at the high impedance nodes has a DC component on which a RF (ripple) signal is overlapped.
- Capacitors 350 are to be placed at close proximity to each of the RF signal path stages.
- the RF signal path may be realized both with LV or HV devices or a combination thereof.
- the bias current sources can be implemented with both LV and HV devices.
- the device type choices depend on the specific application and the required power levels in the RF signal path and should not be viewed as a departure from the disclosed invention. However, the most common selection, and without limitation on the scope of the invention, would be to use LV devices for the RF signal path and HV devices for the current bias sources.
- the power control unit 460 modulates the bias current of one or several of the back-end drivers, e.g., drivers 424 and 426 , and the bias voltage for the cascode devices of the PA 440 .
- the front-end stages e.g., driver 422 , use an r independent bias current, since they drive loads that have a low dependence on the output power level.
- bias current sources instead of bias voltage regulators results in a significant complexity reduction, lower bias noise, need for large compensation capacitors, and lower power dissipation. Furthermore, it is relatively easy to achieve non-constant bias currents that have prescribed variations aimed at compensating certain performance variations of the RF signal path stages.
- FIG. 5A depicting an exemplary and non-limiting schematic diagram 500 A of a biasing technique for a large number of driver stages 520 A in accordance with principles of the invention.
- the simplest way to create a bias current that is relatively well-controlled over design corners is to use a band-gap reference voltage 560 A that produces a reference voltage with very low process temperature and supply voltage variations.
- the output of the band-gap voltage reference 560 A is fed to a voltage-to-current (V-to-I) converter 580 A to generate a constant reference current.
- V-to-I voltage-to-current
- a set of current minors are usually used to generate all necessary bias currents.
- the use of a distributed current biasing technique eliminates the parasitic output-to-input coupling though the bias stages.
- a better choice for the bias current of the PA front-end stages is to use a constant gain bias current as shown in the exemplary and non-limiting FIG. 5B . This ensures that the front-end stage gain does not vary significantly over the design corners and therefore it ensures a low noise contribution for the following stages.
- CMOS PAs usually use a CMOS inverter as their first amplifier stage. It can have various biasing techniques, including: a shunt resistance (Rsh); and, a replica inverter bias (INVrep).
- Rsh contributes to the PA real input impedance component, i.e., its resistance
- ISVrep replica inverter bias
- the ground inductance 650 of a common source amplifier is reflected as a real part in the PA input impedance, as shown in the exemplary and non-limiting schematic diagram 600 of FIG. 6 .
- the PA input impedance has a relatively small real, i.e., resistive, component and a large capacitive reactance.
- the input matching network 610 has the role of tuning out the capacitive component and boosting the resistive component to the input standard source impedance, e.g., 50 ⁇ .
- a small real component of the PA input impedance mandates a large impedance transformation and thus a high quality factor value that results in a narrow band characteristic for the input matching network.
- Such a narrow bandwidth is detrimental for the multi-band multi-mode PAs. Widening the bandwidth by adding physical resistance in the input matching network will reduce the voltage gain achieved in the front-end and potentially degrade noise performance.
- FIG. 7A depicts and exemplary and non-limiting schematic diagram 700 A for achieving higher gain in the signal path by using a large number of signal path stages 720 A with larger power dissipation prior to power amplifier 730 A
- FIG. 7B depicts and exemplary and non-limiting schematic diagram 700 B for achieving higher gain in the signal path by using voltage gain in the input matching network for better efficiency.
- the input matching networks 710 A and 710 B are passive and thus cannot provide power gain, but stepping down of the impedance from the input generator to the input of the first stage, either 722 A or 722 B, allows the realization of the voltage gain in the respective input matching network 710 A or 710 B. This gain is achieved without an active device and therefore is virtually noiseless and virtually with zero power dissipation.
- the degeneration ground inductor 650 is often the dominant contributor to the input real resistive component as shown by: R in ⁇ g m *L gnd /C gs ⁇ ⁇ *L gnd Where L gnd is the inductor 650 and C gs is the capacitance of the gate to source of transistor 640 . Therefore, maximizing R in value requires a maximization of the first stage device transition frequency ⁇ ⁇ . Therefore a constant f ⁇ ( ⁇ ⁇ ) bias current generator, 730 B for the first stage of the PA signal path results in a low process, temperature and supply variation at the PA input real component.
- FIG. 8 depicts exemplary and non-limiting circuits 800 A, 800 B, 800 C and 800 D for current biasing the CMOS drivers of the signal path.
- the circuit 800 A having a constant bias source 820 , has been shown not to be the optimal solution for the PA front-end stages. From the input matching network perspective the preferred choice is of circuit 810 D where the stage bias is a constant f ⁇ generator 850 .
- Such a circuit that senses both the device transconductance (g m ) and its input capacitance (C gs ) is not that easy to realize. Therefore alternative simple bias current generators can bring performance close to the ideal constant f ⁇ bias scheme.
- the circuit 800 B having a constant g m bias 830 , ensures a constant gain in the first active stage and thus a lower noise. This is not necessarily the optimal condition for the input matching network. However, it should be noted that what counts is the combined gain of the input matching network and the first active gain stage.
- Circuit 800 C shows biasing using a constant Von bias 840 , and may be more appropriate from the input matching network perspective since it ensures a closer to constant f ⁇ bias condition.
- FIG. 9 shows an exemplary and non-limiting schematic diagram 900 of a circuit having a power control 960 for a RF signal path 920 using a variety of current bias techniques 930 and a power amplification stage 940 .
- this is not the case in the current-mode biasing shown in FIG. 9 , allowing for the bypass filtering capacitors (Cbyp) 923 , 925 and 927 to be large. This ensures a local closure of most RF current generated by the amplifier stage. This reduces the amount of signal noise and ensures a better stability of the PA signal path 920 due to the lower inter-stage coupling. In this respect the most dangerous coupling is between the last stages and the front-end ones.
- the current bias 932 is a constant f ⁇ bias or a constant gain bias.
- the current bias 934 is a constant gain bias.
- the current bias 936 is a variable current source that is controlled by the power control unit 960 based on the sensing of the RF output as sensed by the power sense unit 950 .
- Optimizing the PA performance usually results in the reduction of the number of stages in the signal path. If only two or three driver stages are used in front of the large power stage, then using a single stage, typically the last stage of the signal path, with output power dependent bias current is a sensible choice.
- FIG. 10A depicts an exemplary and non-limiting schematic diagram 1000 A of bias current modulation for optimized performance of a PA using a single current loop. In this case a simple single variable power control loop is implemented.
- a low number of signal path stages is helped by the modern deep sub-micron and nanometer CMOS processes that allow a large gain per stage even at RF frequencies.
- FIG. 10B depicts a schematic diagram 1000 B of bias current modulation for optimized performance of a PA using multiple current loops suitable for a large number of drivers in the signal path.
- a variable current bias source e.g., variable current sources 1070 B and 1070 A respectively.
- FIG. 11A presents a shared biasing technique.
- This implementation requires the use of several noise filters, e.g., filters 1115 A, 1125 A and 1135 A.
- filters 1115 A, 1125 A and 1135 A In the case of voltage bias the number of filters can even be larger for: the input reference voltage, the regulator amplifier, the output leg current noise, and the feedback path. The need to use all these filters results in a large die area since they need to have relatively low corner frequencies.
- 11B depicts a schematic diagram of a circuit 1100 B comprising distributed bias current generators 1115 B, 1125 B and 1135 B, for a high-gain high-power PA signal path comprising drivers 1110 , 1120 and 1130 , and in accordance with the principles of the invention.
- This preferred embodiment offers a much easier bias noise filtering.
- the input circuitry noise filtering can be realized with an RC filter placed at the gate of the current mirror. Since there is virtually no current at this line, other than leakage, its size can be rather small.
- the noise of the bias current output lag can be filtered with a RC circuit. This can significantly reduce the bias noise contribution to the overall PA signal path noise.
- a mixed mode may be used where both current-mode and voltage-mode biasing are used, resulting in improved overall isolation.
- the multi-band multi-mode PAs may have different and even sometimes contradicting requirements for the biasing of the different signal path stages. Important factors are the noise specifications, maximum power level, linearity requirements and more.
- FIG. 12 shows a schematic diagram 1200 of a generic multi-band multi-mode PA using adjustable/tunable current-mode bias RF signal path.
- the signal path comprises multiple gain stages 1210 of which 1201 - 1 and 1210 - i are shown.
- the two stages shown have two types of current-mode biasing.
- the gain stage 1210 - 1 has a bias generator 1220 with an offset bias current component 1230 which can be easily implemented using either digital means such as a current digital-to-analog convertor (DAC) or analog means, such as an adjustable current source.
- DAC current digital-to-analog convertor
- the gain stage 120 - i has a multiplying DAC current bias that has a bias reference current generator 1240 the output of which is multiplied by a digital factor to generate the bias current 1250 .
- This architecture lends itself to be optimized for a desired RF signal path operating in several bands or different power level modes.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
Abstract
Description
R in ≈g m *L gnd /C gs≈ωτ *L gnd
Where Lgnd is the
Re(Zin)≈1/C gs =t ox/(W*L)
wherein tox has the largest process variation, W is the transistor width and L the transistor length.
Claims (11)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/310,577 US8890616B2 (en) | 2010-12-05 | 2011-12-02 | Power amplifier system with a current bias signal path |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US41984910P | 2010-12-05 | 2010-12-05 | |
US13/310,577 US8890616B2 (en) | 2010-12-05 | 2011-12-02 | Power amplifier system with a current bias signal path |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120139636A1 US20120139636A1 (en) | 2012-06-07 |
US8890616B2 true US8890616B2 (en) | 2014-11-18 |
Family
ID=46161672
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/310,577 Active 2031-12-25 US8890616B2 (en) | 2010-12-05 | 2011-12-02 | Power amplifier system with a current bias signal path |
Country Status (1)
Country | Link |
---|---|
US (1) | US8890616B2 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140285257A1 (en) * | 2013-03-20 | 2014-09-25 | Samsung Electronics Co., Ltd. | Apparatus and method for amplifying signal |
US20180337658A1 (en) * | 2017-05-18 | 2018-11-22 | Imec Vzw | RF Phase Shifting Device |
US20190041890A1 (en) * | 2017-08-02 | 2019-02-07 | Richwave Technology Corp. | Current compensation circuit |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104734647B (en) * | 2013-12-18 | 2018-07-17 | 中兴通讯股份有限公司 | A kind of amplifier system and communication equipment |
US9531335B2 (en) * | 2014-11-11 | 2016-12-27 | Texas Instruments Incorporated | Method and circuitry for CMOS transconductor linearization |
US10027300B2 (en) * | 2015-11-12 | 2018-07-17 | Mediatek Inc. | Amplifier system, controller of main amplifier and associated control method |
US10171045B2 (en) | 2016-08-18 | 2019-01-01 | Skyworks Solutions, Inc. | Apparatus and methods for low noise amplifiers with mid-node impedance networks |
US10033333B2 (en) * | 2016-09-07 | 2018-07-24 | Psemi Corporation | Universal RF amplifier controller |
JP2018050200A (en) * | 2016-09-21 | 2018-03-29 | 株式会社村田製作所 | Power Amplifier Module |
CN110808717B (en) * | 2018-08-06 | 2023-08-01 | 锐迪科创微电子(北京)有限公司 | Current mode control radio frequency power amplifier with power supply compensation |
CN111510069B (en) * | 2019-01-30 | 2023-08-01 | 中国科学院微电子研究所 | Integrated MEMS oscillator circuit |
US11303252B2 (en) * | 2019-09-25 | 2022-04-12 | Analog Devices International Unlimited Company | Breakdown protection circuit for power amplifier |
CN112039443B (en) * | 2020-08-12 | 2022-08-16 | 中电科思仪科技股份有限公司 | Circuit capable of adjusting parasitic direct current bias of channel amplifier and adjusting method |
Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3988691A (en) | 1975-04-16 | 1976-10-26 | Kelvin Shih | Power amplifier |
US5893027A (en) | 1996-11-05 | 1999-04-06 | Motorola, Inc. | Fully integrated two-way radio transmitter utilizing current mode transmit buffer and method of using same |
US6384686B2 (en) * | 1998-08-31 | 2002-05-07 | Hitachi, Ltd. | Radio communication apparatus and radio frequency power amplifier |
US6583664B2 (en) | 2000-05-05 | 2003-06-24 | Telefonaktiebolaget Lm Ericsson (Publ) | Apparatus and method for efficiently amplifying wideband envelope signals |
US6605999B2 (en) * | 2000-11-15 | 2003-08-12 | Hitachi, Ltd. | High-frequency power amplifier, wireless communication apparatus and wireless communication system |
US6683496B2 (en) * | 2001-08-20 | 2004-01-27 | Harris Corporation | System and method for minimizing dissipation in RF power amplifiers |
US20050093630A1 (en) | 2003-10-30 | 2005-05-05 | Whittaker Edward J. | Power level controlling of first amplification stage for an integrated rf power amplifier |
US20050264352A1 (en) | 2002-07-19 | 2005-12-01 | Ikuroh Ichitsubo | Integrated power amplifier module with power sensor |
US7061313B2 (en) | 2000-05-05 | 2006-06-13 | Telefonaktiebolaget Lm Ericsson (Publ) | Dual feedback linear amplifier |
US20070049239A1 (en) | 2005-09-01 | 2007-03-01 | Samsung Electronics Co., Ltd. | Method and apparatus for controlling power consumption of portable devices connected to wireless network |
US7193471B2 (en) * | 2004-02-12 | 2007-03-20 | Renesas Technology Corp. | High frequency power amplifier circuit and radio communication system |
US7333778B2 (en) | 2001-03-21 | 2008-02-19 | Ericsson Inc. | System and method for current-mode amplitude modulation |
US20080175306A1 (en) | 2007-01-12 | 2008-07-24 | Matsushita Electric Industrial Co., Ltd. | Transmission apparatus and transmission power control method |
US7482798B2 (en) | 2006-01-19 | 2009-01-27 | Micron Technology, Inc. | Regulated internal power supply and method |
US20090170454A1 (en) | 2004-11-29 | 2009-07-02 | Koninklijke Philips Electronics N.V. | Current limiting circuit for rf power amplifier |
US20090270057A1 (en) | 2006-04-03 | 2009-10-29 | Freescale Semiconductor, Inc. | Bias circuit for a radio frequency power-amplifier and method therefor |
US20100109778A1 (en) | 2008-10-31 | 2010-05-06 | Ikuroh Ichitsubo | Broadband rf linear amplifier |
US7839218B2 (en) | 2007-10-16 | 2010-11-23 | Renesas Electronics Corporation | RF power amplifier apparatus and power supply circuit for controlling-power supply voltage to RF power amplifier |
US20110025422A1 (en) | 2009-07-30 | 2011-02-03 | Qualcomm Incorporated | Power amplifier bias current monitor and control mechanism |
US7944306B2 (en) * | 2004-10-08 | 2011-05-17 | Nxp B.V. | Dual bias control circuit |
-
2011
- 2011-12-02 US US13/310,577 patent/US8890616B2/en active Active
Patent Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3988691A (en) | 1975-04-16 | 1976-10-26 | Kelvin Shih | Power amplifier |
US5893027A (en) | 1996-11-05 | 1999-04-06 | Motorola, Inc. | Fully integrated two-way radio transmitter utilizing current mode transmit buffer and method of using same |
US6384686B2 (en) * | 1998-08-31 | 2002-05-07 | Hitachi, Ltd. | Radio communication apparatus and radio frequency power amplifier |
US6583664B2 (en) | 2000-05-05 | 2003-06-24 | Telefonaktiebolaget Lm Ericsson (Publ) | Apparatus and method for efficiently amplifying wideband envelope signals |
US7061313B2 (en) | 2000-05-05 | 2006-06-13 | Telefonaktiebolaget Lm Ericsson (Publ) | Dual feedback linear amplifier |
US6605999B2 (en) * | 2000-11-15 | 2003-08-12 | Hitachi, Ltd. | High-frequency power amplifier, wireless communication apparatus and wireless communication system |
US7333778B2 (en) | 2001-03-21 | 2008-02-19 | Ericsson Inc. | System and method for current-mode amplitude modulation |
US6683496B2 (en) * | 2001-08-20 | 2004-01-27 | Harris Corporation | System and method for minimizing dissipation in RF power amplifiers |
US20050264352A1 (en) | 2002-07-19 | 2005-12-01 | Ikuroh Ichitsubo | Integrated power amplifier module with power sensor |
US20050093630A1 (en) | 2003-10-30 | 2005-05-05 | Whittaker Edward J. | Power level controlling of first amplification stage for an integrated rf power amplifier |
US7193471B2 (en) * | 2004-02-12 | 2007-03-20 | Renesas Technology Corp. | High frequency power amplifier circuit and radio communication system |
US7944306B2 (en) * | 2004-10-08 | 2011-05-17 | Nxp B.V. | Dual bias control circuit |
US20090170454A1 (en) | 2004-11-29 | 2009-07-02 | Koninklijke Philips Electronics N.V. | Current limiting circuit for rf power amplifier |
US20070049239A1 (en) | 2005-09-01 | 2007-03-01 | Samsung Electronics Co., Ltd. | Method and apparatus for controlling power consumption of portable devices connected to wireless network |
US7482798B2 (en) | 2006-01-19 | 2009-01-27 | Micron Technology, Inc. | Regulated internal power supply and method |
US20090270057A1 (en) | 2006-04-03 | 2009-10-29 | Freescale Semiconductor, Inc. | Bias circuit for a radio frequency power-amplifier and method therefor |
US20080175306A1 (en) | 2007-01-12 | 2008-07-24 | Matsushita Electric Industrial Co., Ltd. | Transmission apparatus and transmission power control method |
US7839218B2 (en) | 2007-10-16 | 2010-11-23 | Renesas Electronics Corporation | RF power amplifier apparatus and power supply circuit for controlling-power supply voltage to RF power amplifier |
US20100109778A1 (en) | 2008-10-31 | 2010-05-06 | Ikuroh Ichitsubo | Broadband rf linear amplifier |
US20110025422A1 (en) | 2009-07-30 | 2011-02-03 | Qualcomm Incorporated | Power amplifier bias current monitor and control mechanism |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140285257A1 (en) * | 2013-03-20 | 2014-09-25 | Samsung Electronics Co., Ltd. | Apparatus and method for amplifying signal |
US9698733B2 (en) * | 2013-03-20 | 2017-07-04 | Samsung Electronics Co., Ltd. | Apparatus and method for amplifying signal |
US20180337658A1 (en) * | 2017-05-18 | 2018-11-22 | Imec Vzw | RF Phase Shifting Device |
US10778190B2 (en) * | 2017-05-18 | 2020-09-15 | Imec Vzw | RF phase shifting device |
US20190041890A1 (en) * | 2017-08-02 | 2019-02-07 | Richwave Technology Corp. | Current compensation circuit |
US10447215B2 (en) * | 2017-08-02 | 2019-10-15 | Richwave Technology Corp. | Current compensation circuit |
Also Published As
Publication number | Publication date |
---|---|
US20120139636A1 (en) | 2012-06-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8890616B2 (en) | Power amplifier system with a current bias signal path | |
US11588513B2 (en) | Integrated RF front end with stacked transistor switch | |
US11870398B2 (en) | Constant VDS1 bias control for stacked transistor configuration | |
US7088971B2 (en) | Integrated RF front end | |
US6586993B2 (en) | Impedance matching low noise amplifier having a bypass switch | |
KR101730258B1 (en) | Radio-frequency power amplifiers driven by boost converter | |
US20170133989A1 (en) | Bias Control for Stacked Transistor Configuration | |
US7486133B2 (en) | Transmitting output stage with adjustable output power and process for amplifying a signal in a transmitting output stage | |
KR20140121868A (en) | Apparatus and methods for envelope tracking | |
CN109120233B (en) | Radio frequency amplification system, device and method | |
US10389316B1 (en) | Apparatus and methods for power efficient CMOS and BiCMOS transmitters suitable for wireless applications | |
US8269561B1 (en) | Systems and methods for CMOS power amplifiers with power mode control | |
Santana et al. | A power controlled RF CMOS class-E PA with 43% maximum efficiency in 2.2 GHz |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: AMALFI SEMICONDUCTOR, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCOTT, BAKER;MAXIM, GEORGE;SIGNING DATES FROM 20111129 TO 20111201;REEL/FRAME:028446/0411 |
|
AS | Assignment |
Owner name: RF MICRO DEVICES (CAYMAN ISLANDS), LTD., NORTH CAR Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AMALFI SEMICONDUCTOR, INC.;REEL/FRAME:029375/0148 Effective date: 20121108 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: TRIQUINT INTERNATIONAL PTE. LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RF MICRO DEVICES (CAYMAN ISLANDS), LTD.;REEL/FRAME:038485/0869 Effective date: 20160502 |
|
AS | Assignment |
Owner name: QORVO INTERNATIONAL PTE. LTD., SINGAPORE Free format text: CHANGE OF NAME;ASSIGNOR:TRIQUINT INTERNATIONAL PTE. LTD.;REEL/FRAME:038991/0899 Effective date: 20160502 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
FEPP | Fee payment procedure |
Free format text: SURCHARGE FOR LATE PAYMENT, LARGE ENTITY (ORIGINAL EVENT CODE: M1554); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |