US8638383B2 - Correlated double sampling circuit and image sensor including the same - Google Patents
Correlated double sampling circuit and image sensor including the same Download PDFInfo
- Publication number
- US8638383B2 US8638383B2 US13/171,958 US201113171958A US8638383B2 US 8638383 B2 US8638383 B2 US 8638383B2 US 201113171958 A US201113171958 A US 201113171958A US 8638383 B2 US8638383 B2 US 8638383B2
- Authority
- US
- United States
- Prior art keywords
- signal
- accumulation
- circuit
- modulation signal
- phase
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 238000005070 sampling Methods 0.000 title claims abstract description 25
- 230000002596 correlated effect Effects 0.000 title claims abstract description 22
- 238000009825 accumulation Methods 0.000 claims abstract description 184
- 230000004044 response Effects 0.000 claims abstract description 21
- 230000000875 corresponding effect Effects 0.000 claims abstract description 18
- 238000010586 diagram Methods 0.000 description 12
- 238000000034 method Methods 0.000 description 5
- 238000006243 chemical reaction Methods 0.000 description 3
- 238000013500 data storage Methods 0.000 description 2
- 230000009977 dual effect Effects 0.000 description 2
- 238000003491 array Methods 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 230000001276 controlling effect Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/322—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M3/324—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement
- H03M3/326—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors
- H03M3/338—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors by permutation in the time domain, e.g. dynamic element matching
- H03M3/342—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors by permutation in the time domain, e.g. dynamic element matching by double sampling, e.g. correlated double sampling
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/71—Charge-coupled device [CCD] sensors; Charge-transfer registers specially adapted for CCD sensors
- H04N25/75—Circuitry for providing, modifying or processing image signals from the pixel array
Definitions
- the present inventive concept relates to correlated double sampling (CDS), and more particularly, to a CDS circuit for performing CDS without utilizing a subtractor or an accumulator which performs a subtraction operation, and an image sensor including the same.
- CDS correlated double sampling
- CDS is a technique of sampling or reading a signal value with respect to a reference value. CDS may be performed to remove an offset from a signal to attain a pure signal. CDS is widely used in image sensors.
- An offset between pixels or channels in image sensors may cause fixed pattern noise to occur in images.
- CDS may be used to correct this phenomenon.
- an offset and fixed pattern noise may occur between columns in complementary metal-oxide semiconductor (CMOS) image sensors, which include an analog-to-digital converter (ADC) for each column.
- CMOS complementary metal-oxide semiconductor
- ADC analog-to-digital converter
- CDS may be used to remove the offset and to reduce the fixed pattern noise between the columns.
- a subtraction operation is performed to generate a difference between the result of analog-to-digital conversion on a reference value, and the result of analog-to-digital conversion on a signal value.
- a separate subtractor or an accumulator which performs subtraction may be used to perform this subtraction operation.
- the CDS operation includes overhead corresponding to the subtractor and memory.
- the accumulator is used to perform the subtraction operation, a circuit configured to perform the subtraction operation is included in the accumulator.
- Exemplary embodiments of the present inventive concept provide a correlated double sampling (CDS) circuit for performing CDS without using a separate subtractor or an accumulator configured to perform a subtraction function, and an image sensor including the same.
- CDS correlated double sampling
- a CDS circuit includes a delta-sigma modulator, a selection circuit, and an accumulation circuit.
- the delta-sigma modulator is configured to receive an input signal, delta-sigma modulate the input signal, and output a modulation signal.
- the selection circuit is configured to invert the modulation signal, and selectively output one of the modulation signal and an inverted modulation signal in response to a selection signal corresponding to an operation phase.
- the accumulation circuit is configured to generate a first accumulation result by performing an accumulation process on one of the modulation signal and the inverted modulation signal in a first operation phase, and generate a second accumulation result by performing the accumulation process on the first accumulation result and the other one of the modulation signal and the inverted modulation signal in a second operation phase.
- the selection circuit may include an inverter configured to receive the modulation signal and generate the inverted modulation signal, and a selector configured to selectively output one of the modulation signal and the inverted modulation signal in response to the selection signal.
- the accumulation circuit may include first through N-th accumulators connected in series. N is a natural number greater than or equal to 2.
- the first accumulator is configured to accumulate an output signal of the selection circuit.
- the second through N-th accumulators are configured to accumulate an output signal of a previous accumulator.
- the accumulation circuit may be reset before performing the accumulation process in the first operation phase.
- An initial value of the accumulation circuit may be set to one of a positive maximum accumulated value of the accumulation circuit, a negative maximum value of the accumulation circuit, a value of 0, or an offset value based on the signal accumulated in the first operation phase.
- the CDS circuit may further include an operation circuit configured to add or subtract a maximum accumulated value of the accumulation circuit to or from an accumulation result output by the accumulation circuit, based on the signal accumulated in the first operation phase.
- a CDS circuit includes a delta-sigma modulator, a selector, and an accumulation circuit.
- the delta-sigma modulator is configured to receive an input signal, delta-sigma modulate the input signal, invert a modulation signal, and output the modulation signal and an inverted modulation signal.
- the selector is configured to selectively output one of the modulation signal and an inverted modulation signal in response to a selection signal corresponding to an operation phase.
- the accumulation circuit is configured to generate a first accumulation result by performing an accumulation process on one of the modulation signal and the inverted modulation signal in a first operation phase, and generate a second accumulation result by performing the accumulation process on the first accumulation result and the other one of the modulation signal and the inverted modulation signal in a second operation phase.
- the accumulation circuit may include first through N-th accumulators connected in series. N is a natural number greater than or equal to 2.
- the first accumulator is configured to accumulate one of the modulation signal and the inverted modulation signal.
- the second through N-th accumulators are configured to accumulate an output signal of a previous accumulator.
- the first accumulator may be reset before performing the accumulation process in the first operation phase.
- An initial value of the accumulation circuit may be set to one of a positive maximum accumulated value of the accumulation circuit, a negative maximum value of the accumulation circuit, a value of 0, or an offset value based on the signal accumulated in the first operation phase.
- the CDS circuit may further include an operation circuit configured to add or subtract a maximum accumulated value of the accumulation circuit to or from an accumulation result output by the accumulation circuit, based on the signal accumulated in the first operation phase.
- an image sensor includes a pixel array comprising a plurality of pixels, and a CDS circuit.
- the CDS circuit includes a delta-sigma modulator, a selection circuit, and an accumulation circuit.
- the delta-sigma modulator is configured to receive an input signal, delta-sigma modulate the input signal, and output a modulation signal.
- the input signal includes pixel data corresponding to one of the plurality of pixels.
- the selection circuit is configured to invert the modulation signal, and selectively output one of the modulation signal and an inverted modulation signal in response to a selection signal corresponding to an operation phase.
- the accumulation circuit is configured to generate a first accumulation result by performing an accumulation process on one of the modulation signal and the inverted modulation signal in a first operation phase, and generate a second accumulation result by performing the accumulation process on the first accumulation result and the other one of the modulation signal and the inverted modulation signal in a second operation phase.
- an image sensor includes a pixel array including a plurality of pixels, and a CDS circuit.
- the CDS circuit includes a delta-sigma modulator, a selector, and an accumulation circuit.
- the delta-sigma modulator is configured to receive an input signal, delta-sigma modulate the input signal, invert a modulation signal, and output the modulation signal and the inverted modulation signal.
- the input signal includes pixel data corresponding to one of the plurality of pixels.
- the selector is configured to selectively output one of the modulation signal and the inverted modulation signal in response to a selection signal corresponding to an operation phase.
- the accumulation circuit is configured to generate a first accumulation result by performing an accumulation process on one of the modulation signal and the inverted modulation signal in a first operation phase, and generate a second accumulation result by performing the accumulation process on the first accumulation result and the other one of the modulation signal and the inverted modulation signal in a second operation phase.
- a CDS circuit includes a delta-sigma modulator, a selection circuit, and an accumulation circuit.
- the delta-sigma modulator is configured to receive an input signal, delta-sigma modulate the input signal, and output a modulation signal.
- the selection circuit is configured to invert the modulation signal, output an inverted modulation signal while in a reference phase, and output the modulation signal while in a signal phase.
- the accumulation circuit is configured to generate a first accumulation result by performing an accumulation process on the inverted modulation signal while in the reference phase, and generate a second accumulation result by performing the accumulation process on the modulation signal and the first accumulation result while in the signal phase.
- the input signal is equal to a sum of a reference signal and an offset component in the reference phase, and the input signal is equal to a sum of the reference signal, the offset component, and a signal component in the signal phase.
- the reference signal may be equal to one of the modulation signal and the inverted modulation signal in the reference phase, and a sum of the reference signal and the signal component may be equal to the other one of the modulation signal and the inverted modulation signal in the signal phase.
- FIG. 1 is a block diagram of a correlated double sampling (CDS) circuit according to an exemplary embodiment of the present inventive concept
- FIG. 2 is a diagram illustrating the operation of the CDS circuit shown in FIG. 1 ;
- FIG. 3 is a diagram illustrating output signals of the CDS circuit shown in FIG. 1 with respect to a modulation signal
- FIG. 4 is a diagram illustrating output signals of the CDS circuit shown in FIG. 1 with respect to a modulation signal and an inverted modulation signal;
- FIG. 5 is a flowchart of a CDS method according to an exemplary embodiment of the present inventive concept
- FIG. 6 is a block diagram of a CDS circuit according to an exemplary embodiment of the present inventive concept
- FIG. 7 is a block diagram of an image sensor according to an exemplary embodiment of the present inventive concept.
- FIG. 8 is a block diagram of an electronic system according to an exemplary embodiment of the present inventive concept.
- FIG. 1 is a block diagram of a correlated double sampling (CDS) circuit 100 according to an exemplary embodiment of the present inventive concept.
- the CDS circuit 100 is capable of performing CDS without utilizing a separate circuit configured to perform a subtraction operation, and without an accumulator performing a subtraction operation.
- the CDS circuit 100 includes a delta-sigma modulator 110 , a selection circuit 120 , and an accumulation circuit 130 .
- the delta-sigma modulator 110 receives an input signal and delta-sigma modulates the input signal into a digital signal in response to a clock signal CLK. The resulting modulation signal is then output.
- the delta-sigma modulator 110 illustrated in FIG. 1 is a second-order delta-sigma modulator, however, the present inventive concept is not limited thereto.
- the input signal input to the delta-sigma modulator 110 may be an analog signal or a sampled direct current (DC) signal, however, the input signal is not limited thereto.
- the input signal may be DC pixel data output from a pixel of an image sensor.
- the selection circuit 120 outputs a modulation result (e.g., a modulation signal based on the input signal or an inverted signal based on the modulation signal) in response to a selection signal SEL according to an operation phase of the CDS circuit 100 .
- the selection circuit 120 may include an inverter 122 and a selector 124 , as illustrated in FIG. 1 .
- the selector 124 may be, for example, a multiplexer.
- the operation phase of the CDS circuit 100 may be a reference phase for sampling a reference signal and an offset component, or a signal phase for sampling the reference signal, the offset component, and a signal component.
- the inverter 122 receives the modulation signal output from the delta-sigma modulator 110 and inverts the modulation signal to generate an inverted modulation signal (e.g., an inverted modulation result of the input signal).
- the selector 124 selectively outputs the modulation signal or the inverted modulation signal in response to the selection signal SEL.
- the selector 124 may select and output the inverted modulation signal when the operation phase of the CDS circuit 100 is the reference phase, and may select and output the modulation signal when the operation phase of the CDS circuit 100 is the signal phase, or vice versa.
- the accumulation circuit 130 performs an accumulation process on one of the two signals. For example, in response to the clock signal CLK, one of the modulation signal and the inverted modulation signal is accumulated in a first operation phase, and the other one of the modulation signal and the inverted modulation signal is accumulated with the accumulation result obtained from the first operation phase in a second operation phase.
- the accumulation circuit 130 may accumulate the inverted modulation signal while the CDS circuit 100 is in the reference phase, and may accumulate the modulation signal with the accumulation result obtained from the reference phase while the CDS circuit 100 is in the signal phase.
- the modulation signal may be accumulated in the reference phase and the inverted modulation signal may be accumulated in the signal phase.
- the accumulation circuit 130 may include first through N-th accumulators connected in series, where N is a natural number greater than or equal to 2.
- the accumulation circuit 130 may be a second-order accumulation circuit corresponding to the second-order delta-sigma modulator 110 in the CDS circuit 100 illustrated in FIG. 1 .
- the present inventive concept is not limited thereto.
- the accumulation circuit 130 when the delta-sigma modulator 110 is a first-order modulator, the accumulation circuit 130 may be a first-order accumulation circuit.
- the basic structure of the first-order accumulation circuit may be a counter.
- the accumulation circuit 130 when the delta-sigma modulator 110 is a second-order or higher-order modulator, the accumulation circuit 130 may be a second-order or a higher-order accumulation circuit.
- the basic structure of the second-order or higher-order accumulation circuit may be an integrator including at least two accumulators.
- a first accumulator 132 accumulates an output signal of the selection circuit 120
- a second accumulator 134 accumulates an output signal of the first accumulator 132 .
- the second through N-th accumulators accumulate an output signal of a previous accumulator.
- the accumulation circuit 130 may be reset before performing accumulation in the first operation phase.
- the first accumulator 132 is reset before performing the accumulation process in the first operation phase. Since the input signal is subject to CDS based on a predetermined number of clock cycles in the CDS circuit 100 , once accumulation of the input signal corresponding to the predetermined number of clock cycles is completed, the accumulation circuit 130 is initialized to perform accumulation of the input signal corresponding to the subsequent predetermined number of clock cycles.
- the CDS circuit 100 performs the accumulation process on the modulation signal and the inverted modulation signal, respectively.
- the accumulation result obtained by the CDS circuit 100 includes an additional accumulation result.
- the additional accumulation result may be a positive or negative maximum accumulated value.
- the maximum accumulated value is determined based on the predetermined number of clock cycles of the input signal. For example, when the input signal is input using 10 clock cycles and a first-order accumulation circuit, the maximum accumulated value is 10. When the input signal is input using 10 clock cycles and a second-order accumulation circuit, the maximum accumulated value is +55.
- This additional accumulation result should be eliminated.
- an initial value of the accumulation circuit 130 may be set, or the output of the accumulation circuit 130 may be connected to an additional operation circuit (not shown) configured to eliminate the additional accumulation result (e.g., the maximum accumulated value).
- the initial value of the accumulation circuit 130 when the initial value of the accumulation circuit 130 is set to eliminate the additional accumulation result, the initial value may be set to, for example, the positive or negative maximum accumulated value that the accumulation circuit 130 may have, a value of 0, or a predetermined offset value based on the signal that is accumulated in the first operation phase (e.g., the modulation signal or the inverted modulation signal).
- the inverted signal is accumulated in the first operation phase (e.g., the reference phase)
- the modulation signal is accumulated in the second operation phase (e.g., the signal phase)
- the input signal is received using 10 clock cycles
- the positive maximum accumulated value (e.g., +55) of the accumulation circuit 130 is additionally accumulated.
- the initial value of the accumulation circuit 130 is set to ⁇ 55.
- the modulation signal is accumulated in the first operation phase (e.g., the reference phase)
- the negative maximum accumulated value (e.g., ⁇ 55) of the accumulation circuit 130 is additionally accumulated. Accordingly, the initial value of the accumulation circuit 130 is set to +55.
- an additional operation circuit may be connected to the output of the accumulation circuit 130 to eliminate the additional accumulation result.
- the additional accumulation result is +55.
- the operation circuit is a subtraction circuit configured to eliminate the value of +55.
- the modulation signal is accumulated in the first operation phase (e.g., the reference phase)
- the additional accumulation result is ⁇ 55.
- the operation circuit is an addition circuit configured to eliminate the value of ⁇ 55.
- the initial value of the accumulation circuit 130 is not limited to the positive or negative maximum accumulated value, or a value of 0. Rather, the initial value of the accumulation circuit 130 may be set to any predetermined value. For example, an offset may be taken into consideration when setting the initial value of the accumulation circuit 130 .
- FIG. 2 is a diagram illustrating the operation of the CDS circuit 100 shown in FIG. 1 .
- the operation of the CDS circuit 100 is described below with reference to FIGS. 1 and 2 .
- the input signal is the sum of a reference signal Vref and an offset component Voffset in the reference phase of the CDS circuit 100 , and the sum of the reference signal Vref, the offset component Voffset, and a signal component Vsig in the signal phase of the CDS circuit 100 .
- the reference signal Vref may be equal to one of the modulation signal and the inverted modulation signal in the reference phase
- the sum of the reference signal Vref and the signal component Vsig may be equal to the other one of the two signals in the signal phase.
- the reference signal Vref when the reference signal Vref is equal to the modulation signal in the reference phase, the sum of the reference signal Vref and the signal component Vsig is equal to the inverted modulation signal in the signal phase.
- the reference signal Vref is equal to the inverted modulation signal in the reference phase, the sum of the reference signal Vref and the signal component Vsig is equal to the modulation signal in the signal phase.
- the accumulation circuit 130 is reset in response to a first reset signal RESET 1 and a second reset signal RESET 2 while in the reference phase.
- the first accumulator 132 may be reset in response to the first reset signal RESET 1
- the second accumulator 134 may be reset in response to the second reset signal RESET 2 .
- the selection circuit 120 outputs the inverted modulation signal in response to the selection signal SEL.
- the initial value of the accumulation circuit 130 is set to a negative value ⁇ F.
- the negative value ⁇ F is the maximum accumulated value that the second-order accumulation circuit 130 can have with respect to the input signal.
- the operation phase of the CDS circuit 100 is changed to the signal phase at a time T 3 .
- the selection circuit 120 outputs the modulation signal in response to the selection signal SEL.
- the accumulation circuit 130 accumulates the modulation signal with the accumulation result obtained in the reference phase.
- an output signal of the CDS circuit 100 includes only the signal component Vsig, since the offset component Voffset has been removed.
- the CDS circuit 100 performs CDS without a separate circuit configured to perform a subtraction operation.
- FIG. 3 shows output signals of the CDS circuit 100 illustrated in FIG. 1 with respect to the modulation signal.
- the modulation signal based on the input signal corresponding to 10 clock cycles is in a high state for 4 clock cycles. Accordingly, the accumulation result of a first-order accumulator is 4 and the accumulation result of a second-order accumulator, which accumulates the accumulation result of the first-order accumulator, is 22.
- the accumulation result of the first-order accumulator is 10 (e.g., the maximum accumulated value of the first-order accumulator), and the accumulation result of the second-order accumulator is 55 (e.g., the maximum accumulated value of the second-order accumulator).
- FIG. 4 shows output signals of the CDS circuit 100 illustrated in FIG. 1 with respect to the modulation signal and the inverted modulation signal.
- the outputs of the first-order and the second-order accumulators referred to in FIG. 4 are the results of respectively subtracting the final outputs of the first-order and the second-order accumulators referred to in FIG. 3 from the maximum accumulated values that the first-order and the second-order accumulators can respectively have with respect to 10 clock cycles.
- Digital CDS includes obtaining a difference between the results of two analog-to-digital conversion processes. For example, when an accumulation result obtained in the reference phase is represented by “A,” and an accumulation result obtained in the signal phase is represented by “B,” the desired value is (B ⁇ A).
- the desired value (B ⁇ A) can be obtained.
- the initial value of the accumulation circuit 130 may be set, or a separate operation circuit may be used, as described above.
- the CDS circuit 100 can perform CDS without utilizing a subtractor, a memory for subtraction, or a subtraction circuit disposed in an accumulator, by using the modulation signal and the inverted modulation signal as described above.
- FIG. 5 is a flowchart of a CDS method according to an exemplary embodiment of the present inventive concept. The CDS method is described with reference to FIGS. 1 and 5 below.
- the delta-sigma modulator 110 receives an input signal, delta-sigma modulates the input signal, and outputs a modulation signal in operation S 50 .
- the selection circuit 120 outputs the modulation signal, or inverts the modulation signal and outputs the inverted modulation signal, in response to the selection signal SEL in operation S 51 .
- the accumulation circuit 130 accumulates the inverted modulation signal in a reference phase and outputs a first accumulation result in operation S 52 , and accumulates the modulation signal with the first accumulation result in a signal phase and outputs a second accumulation result in operation S 53 . As described above, since the second accumulation result includes the maximum accumulated value that the accumulation circuit 130 can have, the maximum accumulated value is removed in operation S 54 .
- the present inventive concept may be embodied as hardware, software or a combination thereof.
- the present inventive concept may also be embodied as computer-readable code stored on a computer-readable medium.
- the computer-readable medium may be any data storage device that can store data as a program which can be read by a computer system.
- the computer-readable medium may include, but is not limited to, read-only memory (ROM), random-access memory (RAM), CD-ROMs, magnetic tapes, floppy disks, and/or optical data storage devices.
- the computer-readable medium may be distributed to computer systems connected to a network. Functional programs, codes, and code segments may be used to carry out the present inventive concept.
- FIG. 6 is a block diagram of a CDS circuit 100 ′ according to an exemplary embodiment of the present inventive concept.
- a delta-sigma modulator 110 ′ included in the CDS circuit 100 ′ simultaneously generates differential signals (e.g., a modulation signal based on an input signal and an inverted modulation signal based on the input signal).
- the CDS circuit 100 ′ includes a selector 124 ′ and does not include an inverter configured to invert the modulation signal.
- the selector 124 ′ may be, for example, a multiplexer, and is configured to selectively output the modulation signal or the inverted modulation signal in response to a selection signal according to an operation phase of the CDS circuit 100 ′.
- FIG. 1 the exemplary embodiment shown in FIG.
- the selector 124 ′ may be disposed within the delta-sigma modulator 110 ′.
- the delta-sigma modulator 110 ′ illustrated in FIG. 6 outputs both the modulation signal and the inverted modulation signal.
- An accumulation circuit 130 ′ included in the CDS circuit 100 ′ illustrated in FIG. 6 performs accumulation on either of the differential signals output by the delta-sigma modulator 110 ′ according to the operation phase of the CDS circuit 100 ′.
- each element of the CDS circuits 100 and 100 ′ may be implemented in software, hardware, or any combination thereof.
- FIG. 7 is a block diagram of an image sensor 200 according to an exemplary embodiment of the present inventive concept.
- the image sensor 200 includes the CDS circuit 100 or 100 ′, a pixel array 210 , a control circuit 220 , a row driver 230 , and a column driver 240 .
- the pixel array 210 includes a plurality of pixels (not shown) in a matrix form. Each of the pixels represent data corresponding to an image received from an external source.
- the control circuit 220 generates a clock signal CLK and a plurality of control signals.
- the clock signal CLK is input to the CDS circuit 100 or 100 ′ and the control signals are input to the row driver 230 and the column driver 240 .
- the row driver 230 selects a certain row in the pixel array 210 based on one of the control signals.
- the column driver 240 selects a digital signal of a certain column from among a plurality of digital signals based on one of the control signals.
- the CDS circuit 100 or 100 ′ receives pixel data output from a selected pixel among the plurality of pixels as an input signal, and converts the input signal into a digital signal. Since the image sensor 200 includes the CDS circuit 100 or 100 ′, the image sensor 200 can perform CDS on the pixel data in the manner described above with reference to FIGS. 1 to 6 .
- each element of the CDS circuits 100 and 100 ′ and the image sensor 200 may be installed using a variety of packages.
- the various packages may include, for example, Package on Package (PoP), Ball grid arrays (BGAs), Chip scale packages (CSPs), Plastic Leaded Chip Carrier (PLCC), Plastic Dual In-Line Package (PDIP), Die in Waffle Pack, Die in Wafer Form, Chip On Board (COB), Ceramic Dual In-Line Package (CERDIP), Plastic Metric Quad Flat Pack (MQFP), Thin Quad Flatpack (TQFP), Small Outline (SOIC), Shrink Small Outline Package (SSOP), Thin Small Outline (TSOP), Thin Quad Flatpack (TQFP), System In Package (SIP), Multi-Chip Package (MCP), Wafer-level Fabricated Package (WFP), and Wafer-Level Processed Stack Package (WSP), however, the various packages are not limited thereto.
- PoP Package on Package
- BGAs Ball grid arrays
- CSPs Chip scale packages
- PLCC Plastic
- FIG. 8 is a block diagram of an electronic system 300 according to an exemplary embodiment of the present inventive concept.
- the electronic system 300 may include the image sensor 200 , a memory device 310 , and a processor 330 , which are connected to a system bus 320 .
- the image sensor 200 performs CDS on pixel data in the manner described above with reference to FIG. 7 .
- the electronic system 300 may be, for example, a digital camera, a cellular telephone equipped with a digital camera, or a satellite system equipped with a camera, however the present inventive concept is not limited thereto.
- the processor 330 may generate a plurality of control signals for controlling the operations of the image sensor 200 and the memory device 310 .
- the image sensor 200 may generate an image of an object and the memory device 310 may store the image.
- the electronic system 300 When the electronic system 300 is implemented as a portable device, it may also include a battery 360 to supply power to the electronic system 300 .
- the electronic system 300 may also include interface devices such as, for example, input/output devices 340 and 350 , allowing data to be received from and transmitted to an external data processing device (not shown).
- a CDS circuit and an image sensor including the same do not include a separate subtractor or an accumulator including a subtractor circuit for performing subtraction during CDS.
- the design of the CDS circuit may be simplified, and the size of the CDS circuit may be reduced.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
Abstract
Description
F=X+X′, (1)
where F is the maximum accumulated value that an accumulator can have, X is the accumulation result corresponding to the modulation signal, and X′ is the inverted modulation signal.
A′+B=(F−A)+B=F+(B−A), (2)
where A′ is the accumulation result of the inverted modulation signal.
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2010-0064090 | 2010-07-02 | ||
KR1020100064090A KR101700371B1 (en) | 2010-07-02 | 2010-07-02 | Correlated double sampling circuit and image sensor including the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120002093A1 US20120002093A1 (en) | 2012-01-05 |
US8638383B2 true US8638383B2 (en) | 2014-01-28 |
Family
ID=45399450
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/171,958 Expired - Fee Related US8638383B2 (en) | 2010-07-02 | 2011-06-29 | Correlated double sampling circuit and image sensor including the same |
Country Status (2)
Country | Link |
---|---|
US (1) | US8638383B2 (en) |
KR (1) | KR101700371B1 (en) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101594949B1 (en) | 2015-10-23 | 2016-02-18 | 주식회사 세명이엔지 | Ladder holder for fire fighting vehicle |
KR102170958B1 (en) * | 2019-07-25 | 2020-10-29 | 동국대학교 산학협력단 | Analog to Digital Converter Using Logical Shift Counter |
CN114390224B (en) * | 2022-01-11 | 2023-06-27 | 四川创安微电子有限公司 | Mean value noise reduction quick processing circuit and method suitable for image sensor |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH11145838A (en) | 1997-09-05 | 1999-05-28 | St Microelectron Srl | Double sample type sigmadelta modulator for secondary order having semi-double primary architecture |
KR20010023942A (en) | 1997-09-12 | 2001-03-26 | 러셀 비. 밀러 | An analog-to-digital converter |
US6665013B1 (en) * | 1994-01-28 | 2003-12-16 | California Institute Of Technology | Active pixel sensor having intra-pixel charge transfer with analog-to-digital converter |
JP2004015208A (en) | 2002-06-04 | 2004-01-15 | Sony Corp | Solid-state imaging apparatus and signal processing method therefor |
US20040100461A1 (en) * | 2001-12-13 | 2004-05-27 | Justin Fortier | Imager output signal processing |
US6992606B2 (en) | 2003-07-09 | 2006-01-31 | Texas Instruments Incorporated | Method and circuit for multi-standard sigma-delta modulator |
US20060176198A1 (en) * | 2005-02-08 | 2006-08-10 | Noqsi Aerospace Ltd | Digitization of video and other time bounded signals |
US20060232676A1 (en) * | 2005-04-15 | 2006-10-19 | Micron Technology, Inc. | Column-parallel sigma-delta analog-to-digital conversion for imagers |
US20080111059A1 (en) * | 2006-11-13 | 2008-05-15 | Samsung Electronics Co., Ltd. | Digital double sampling method, a related cmos image sensor, and a digital camera comprising the cmos image sensor |
US20080169952A1 (en) * | 2006-05-04 | 2008-07-17 | Christian Boemler | Column-parallel sigma-delta anolog-to-digital conversion with gain and offset control |
US20090261998A1 (en) * | 2008-04-21 | 2009-10-22 | Youngcheol Chae | Apparatus and method for sigma-delta analog to digital conversion |
US20090289823A1 (en) * | 2008-05-23 | 2009-11-26 | Samsung Electronics Co., Ltd. & Industry- Academic Coorperation Foundation, Yonsei University | Sigma-delta analog-to-digital converter and solid-state image pickup device |
US20090295956A1 (en) * | 2008-05-27 | 2009-12-03 | Samsung Electronics Co., Ltd. | Decimation filters, analog-to-digital converters including the same, and image sensors including the converters |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5952947A (en) * | 1997-09-09 | 1999-09-14 | Raytheon Company | Flexible and programmable delta-sigma analog signal converter |
KR100789907B1 (en) * | 2006-05-29 | 2008-01-02 | 극동대학교 산학협력단 | Extended Counting Incremental Sigma Delta Analog-to-Digital Converter |
KR100826513B1 (en) * | 2006-09-08 | 2008-05-02 | 삼성전자주식회사 | CDS and ADC apparatus and method using multiple sampling |
-
2010
- 2010-07-02 KR KR1020100064090A patent/KR101700371B1/en active IP Right Grant
-
2011
- 2011-06-29 US US13/171,958 patent/US8638383B2/en not_active Expired - Fee Related
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6665013B1 (en) * | 1994-01-28 | 2003-12-16 | California Institute Of Technology | Active pixel sensor having intra-pixel charge transfer with analog-to-digital converter |
JPH11145838A (en) | 1997-09-05 | 1999-05-28 | St Microelectron Srl | Double sample type sigmadelta modulator for secondary order having semi-double primary architecture |
KR20010023942A (en) | 1997-09-12 | 2001-03-26 | 러셀 비. 밀러 | An analog-to-digital converter |
US20040100461A1 (en) * | 2001-12-13 | 2004-05-27 | Justin Fortier | Imager output signal processing |
JP2004015208A (en) | 2002-06-04 | 2004-01-15 | Sony Corp | Solid-state imaging apparatus and signal processing method therefor |
US20040080629A1 (en) * | 2002-06-04 | 2004-04-29 | Hiroki Sato | Solid-state image pickup device and signal processing method therefor |
US6992606B2 (en) | 2003-07-09 | 2006-01-31 | Texas Instruments Incorporated | Method and circuit for multi-standard sigma-delta modulator |
US20060176198A1 (en) * | 2005-02-08 | 2006-08-10 | Noqsi Aerospace Ltd | Digitization of video and other time bounded signals |
US20060232676A1 (en) * | 2005-04-15 | 2006-10-19 | Micron Technology, Inc. | Column-parallel sigma-delta analog-to-digital conversion for imagers |
US20080169952A1 (en) * | 2006-05-04 | 2008-07-17 | Christian Boemler | Column-parallel sigma-delta anolog-to-digital conversion with gain and offset control |
US20080111059A1 (en) * | 2006-11-13 | 2008-05-15 | Samsung Electronics Co., Ltd. | Digital double sampling method, a related cmos image sensor, and a digital camera comprising the cmos image sensor |
US20090261998A1 (en) * | 2008-04-21 | 2009-10-22 | Youngcheol Chae | Apparatus and method for sigma-delta analog to digital conversion |
US20090289823A1 (en) * | 2008-05-23 | 2009-11-26 | Samsung Electronics Co., Ltd. & Industry- Academic Coorperation Foundation, Yonsei University | Sigma-delta analog-to-digital converter and solid-state image pickup device |
US20090295956A1 (en) * | 2008-05-27 | 2009-12-03 | Samsung Electronics Co., Ltd. | Decimation filters, analog-to-digital converters including the same, and image sensors including the converters |
Also Published As
Publication number | Publication date |
---|---|
KR20120003313A (en) | 2012-01-10 |
KR101700371B1 (en) | 2017-01-26 |
US20120002093A1 (en) | 2012-01-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9247162B2 (en) | System and method for digital correlated double sampling in an image sensor | |
US10567685B2 (en) | Signal processing device and method, imaging element, and electronic device | |
CN104980154B (en) | The estimation of digital analog converter static state mistake mismatch error | |
JP4325681B2 (en) | Solid-state imaging device, imaging device | |
US9282269B2 (en) | A/D conversion device, solid-state image-capturing device, and electronic device | |
US9848150B2 (en) | Image pickup apparatus comprising A/D converter with offset and gain correction based on amplitude of input signal | |
US20110122274A1 (en) | Ddr counter circuits, analog to digital converters, image sensors and digital imaging systems including the same | |
US7773018B2 (en) | Sigma-delta analog-to-digital converter and solid-state image pickup device | |
KR20120062383A (en) | Image sensor and camera system including image sensor | |
KR101678842B1 (en) | Analog to digital converter and image sensor including the same | |
JP2008227800A (en) | DATA PROCESSING METHOD, DATA PROCESSING DEVICE, SOLID-STATE IMAGING DEVICE, IMAGING DEVICE, ELECTRONIC DEVICE | |
US11140346B2 (en) | Analog-to-digital converter and image sensor having the same | |
US11665446B2 (en) | Image sensing system and operating method thereof | |
US20120154649A1 (en) | Counter circuits, analog to digital converters, image sensors and digital imaging systems including the same | |
US8149150B2 (en) | Cyclic analog/digital converter | |
JP2017079452A (en) | Solid imaging device | |
US8638383B2 (en) | Correlated double sampling circuit and image sensor including the same | |
TWI493879B (en) | Random estimation analog-to-digital converter | |
JP5727183B2 (en) | Analog-to-digital converter for controlling gain through change of clock signal, and image sensor and electronic system including the same | |
KR102514432B1 (en) | Comparator and operating method, and cmos image sensor thereof using that | |
US9900013B2 (en) | Counting apparatus and image sensor including the same | |
KR20100081402A (en) | Analog digital converter and image sensor including of the same | |
US20150062378A1 (en) | Solid-state imaging device and information processing circuit | |
US20210281793A1 (en) | Imaging systems having improved analog-to-digital converter circuitry | |
US20240022834A1 (en) | Image sensor and signal converting method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JUNG, WUN-KI;HAM, SEOG HEON;LEE, DONG HUN;AND OTHERS;REEL/FRAME:026524/0595 Effective date: 20110531 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20220128 |