US8222693B2 - Trench-gate transistors and their manufacture - Google Patents
Trench-gate transistors and their manufacture Download PDFInfo
- Publication number
- US8222693B2 US8222693B2 US12/041,117 US4111708A US8222693B2 US 8222693 B2 US8222693 B2 US 8222693B2 US 4111708 A US4111708 A US 4111708A US 8222693 B2 US8222693 B2 US 8222693B2
- Authority
- US
- United States
- Prior art keywords
- trench
- layer
- region
- drain drift
- transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/665—Vertical DMOS [VDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
- H10D64/685—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
Definitions
- This invention relates to trench-gate transistors and their manufacture.
- this invention relates to a cellular trench-gate transistor comprising a silicon semiconductor body having an array of transistor cells, the cells being bounded by a pattern of trenches lined with insulating material within the array, the array trenches extending from an upper surface of the semiconductor body through a channel accommodating body region into an underlying drain drift region, the insulating material in each array trench providing a thin gate dielectric insulating layer on a trench sidewall adjacent the channel accommodating body region and a thick insulating layer on a trench sidewall adjacent the drain drift region, conductive material in each array trench providing a gate electrode on the thin trench sidewall insulating layer and a field plate on the thick trench sidewall insulating layer.
- the field plate on the thick trench sidewall insulating layer rearranges the electrical field profile in the drain drift region in such a way that it becomes more uniform and will give a substantially linear potential profile.
- the source-drain reverse breakdown voltage of the transistor is significantly increased by the RESURF effect, compared with a conventional trench-gate transistor having the same thickness of the drain drift region and doping levels but not having the field plates in the array trenches.
- a transistor as defined above is known from U.S. Pat. No. 5,637,898.
- both the thin trench sidewall insulating layer and the thick trench sidewall insulating layer are silicon dioxide.
- the gate electrode conductive material in each array trench is polysilicon which is oxidised to form an upper insulating layer level with a source region at the upper surface of the semiconductor body, and source metal extends over the top corner of each array trench on and level with this upper surface.
- regions for providing the channel accommodating body regions and source regions are first formed in an epitaxial drain drift region, then the array trenches are etched using an oxide-nitride hardmask, then the thick trench sidewall insulating layer and the thin field plate are formed with the hardmask still present, then the thin trench sidewall insulating layer and the thick gate electrode and then the upper insulating layer over the gate electrode are formed with the hardmask still present, and then the hardmask is removed.
- the oxide of the oxide-nitride hardmask may be undesirably etched, which can, inter alia, attack the thin trench sidewall insulating layer near the top corners of the trenches.
- a cellular trench-gate transistor comprising a silicon semiconductor body having an array of transistor cells, the cells being bounded by a pattern of trenches lined with insulating material within the array, the array trenches extending from an upper surface of the semiconductor body through a channel accommodating body region into an underlying drain drift region, the insulating material in each array trench providing a thin gate dielectric insulating layer on a trench sidewall adjacent the channel accommodating body region and a thick insulating layer on a trench sidewall adjacent the drain drift region, conductive material in each array trench providing a gate electrode on the thin trench sidewall insulating layer and a field plate on the thick trench sidewall insulating layer, wherein an integral first layer of silicon dioxide extends from the upper surface of the semiconductor body over top corners of each array trench, the integral first layer also providing the thin gate dielectric insulating layer and the integral first layer also providing a first part of a stack of materials which constitute the thick trench sidewall insulating layer, a layer of
- An advantage of the transistor structure defined above in accordance with the invention is that the integrity of the first layer of silicon dioxide where it extends over the top corners of the trench helps to avoid gate-source short-circuits in operation of the transistor.
- an edge termination for the transistor may include a perimeter trench around the array of transistor cells, wherein the stack of materials which constitutes the thick trench sidewall insulating layer in the array trenches extends around a top corner of the perimeter trench and on to the upper surface of the semiconductor body, and wherein conductive material on the stack in the perimeter trench extends around the top corner of the perimeter trench to provide an edge field plate for the transistor.
- a method of manufacturing a cellular trench-gate transistor comprising a silicon semiconductor body having an array of transistor cells, the cells being bounded by a pattern of trenches lined with insulating material within the array, the array trenches extending from an upper surface of the semiconductor body through a channel accommodating body region into an underlying drain drift region, the insulating material in each array trench providing a thin gate dielectric insulating layer on a trench sidewall adjacent the channel accommodating body region and a thick insulating layer on a trench sidewall adjacent the drain drift region, conductive material in each array trench providing a gate electrode on the thin trench sidewall insulating layer and a field plate on the thick trench sidewall insulating layer, the method being characterised by including the steps of:
- the method defined above in accordance with the present invention involving removal of the hardmask in step (a) before providing the first layer of silicon dioxide in step (b), and then providing the silicon nitride layer in step (c) has advantages including the following.
- the topography of first layer of silicon dioxide over the top corners of the array trenches for the manufactured transistor is established immediately after removal of the hardmask and is retained thereafter.
- the silicon nitride layer protects the integrity of the first layer of silicon dioxide during steps (d) and (e). In particular the integrity of this layer is protected where it forms the thin gate dielectric insulating layer in the manufactured transistor and also where it extends over the top corners of the trench, which helps to avoid gate-source short-circuits in operation of the manufactured transistor.
- this hardmask does not need to be a multiple layer stack, e.g. nitride-oxide, and can advantageously be a single silicon dioxide layer.
- the method of the present invention may include the further step of:
- steps for forming an edge termination for the transistor may include:
- step (h) forming a perimeter trench around the array of transistor cells during step (a) and using the same hardmask
- step (j) providing conductive material in the perimeter trench by means of step (d);
- step (k) allowing the stack of the first silicon dioxide layer, the silicon nitride layer and the second silicon dioxide layer to remain around a top corner of the perimeter trench and on the upper surface at the edge of the semiconductor body during the selective etching of step (e);
- step (l) providing conductive material on the stack around the top corner of the perimeter trench to provide an edge field plate for the transistor at the same time as forming the thick gate electrode in the array trenches during step (f).
- the drain drift region may advantageously be more highly doped near the base of the array trenches than near the channel accommodating body region.
- the drain drift region can have a linear doping profile. In this way the on-resistance of the transistor may be reduced while retaining an increased reverse breakdown voltage due to the RESURF effect of the thin field plates in the array trenches.
- FIG. 1 shows a schematic cross-section view of a cellular trench-gate field-effect transistor, including two cell array trenches and an edge termination perimeter trench;
- FIGS. 2A to 2F show steps in a method of manufacturing the transistor shown in FIG. 1 .
- FIG. 1 there is shown a schematic cross-section view of a cellular trench-gate field-effect transistor in the form of a vertical MOSFET device 1 suitable for a power transistor.
- the device 1 comprises a silicon semiconductor body 10 having an array of transistor cells, the cells being bounded by a pattern of array trenches 20 within the array.
- the array trenches 20 extend vertically from an upper surface 10 a of the semiconductor body 10 through a p type channel accommodating body region 23 within each cell into an underlying n type drain drift region 12 common to the cells.
- An n+ source region 24 is present in each transistor cell under the upper surface 10 a adjacent a surrounding array trench 20 .
- FIG. 1 shows two cross-sections of an array trench 20 bounding a transistor cell having a lateral extent (cell pitch) TC.
- An n+ drain region 11 underlies the drain drift region 12 and is common to the cells.
- the array trenches 20 are lined with insulating material which provides a thin gate dielectric insulating layer 31 A on a trench sidewall adjacent the channel accommodating body region 23 and a thick insulating layer 31 B, 32 , 33 on a trench sidewall adjacent the drain drift region 12 .
- Doped polycrystalline silicon conductive material in each array trench 20 provides a thick gate electrode 41 on the thin trench sidewall insulating layer 31 A and a thin field plate 42 on the thick trench sidewall insulating layer 31 B, 32 , 33 .
- the thick gate electrode 41 and the thin trench sidewall insulating layer 31 A may extend a short way into the drain drift region 12 .
- an integral first layer 31 of silicon dioxide extends from the upper surface 10 a of the semiconductor body 10 over the top corners of each trench 20 .
- This integral layer 31 of silicon dioxide also provides the thin gate dielectric insulating layer 31 A, and also provides a first part 31 B of the thick trench sidewall insulating layer having a stack of materials 31 B, 32 , 33 .
- a layer 32 of silicon nitride provides a second part of the stack.
- a layer 33 of silicon dioxide provides a third part of the stack.
- the source region 24 and the drain drift region 12 are vertically separated by the channel accommodating body region 23 adjacent a surrounding trench-gate provided by the gate electrode 41 on the gate dielectric insulating layer 31 A.
- This enables a vertical conduction channel 23 a to be formed in the body portion 23 adjacent the gate dielectric insulating layer 31 A when a suitable gate potential is applied to the gate electrode 41 in the on-state of the device 1 , whereby current flows in a path in each transistor cell from the source region 24 vertically through the conduction channel 23 a to the drain drift region 12 .
- the thin field plates 42 on the thick trench sidewall insulating layers 31 B, 32 , 33 arrange the electrical field profile in the drain drift region 12 by the RESURF effect to become substantially uniform in the off-state of the device 1 with a substantially linear potential profile whereby a high source-drain reverse breakdown voltage of the transistor is achieved.
- FIG. 1 shows the layer 32 of silicon nitride to be thinner than the layer 33 of silicon dioxide. This can be advantageous, for example in reducing the total thickness of the stack 31 B, 32 , 33 required for the desired RESURF effect in higher voltage devices. However, in certain cases (especially in narrow-pitch devices for low voltages) it may be better to have the nitride layer 32 thicker than the oxide layer 33 .
- the drain drift region 12 may advantageously be more highly doped near the base of the array trenches 20 than near the channel accommodating body regions 23 .
- the drain drift region 12 can have a linear doping profile. In this way the on-resistance of the transistor may be reduced while retaining an increased reverse breakdown voltage due to the RESURF effect of the thin field plates 42 in the array trenches.
- An insulating region 25 of silicon dioxide is provided over each of the gate electrodes 41 .
- Source metallisation 18 contacting all of the source regions 24 and body regions 23 is provided on the upper surface 10 a over the insulating regions 25 to provide a source electrode S.
- Electrical connection to the gate electrodes 41 is provided by extending the insulating layers 31 , 32 and 33 on to the upper top surface 10 a of the semiconductor body as layers 31 E, 32 E, 33 E in an area outside the transistor cell array and extending the gate electrode material 41 on to this top surface insulating layer as a plate 41 E for contact by metallisation to provide a device electrode for the gate electrodes.
- a metallisation layer 19 forms an ohmic contact with the drain region 11 so as to provide a drain electrode D.
- FIG. 1 applies equally to various cell geometries which are known for trench-gate devices.
- the closed cells may commonly be square shaped, hexagonal shaped or stripe shaped.
- the insulating lining provided by the layers 31 (with 31 A and 31 B), 32 and 33 has an advantage in that the integrity of the first layer of silicon dioxide 31 where it extends over the top corners of each array trench 20 helps to avoid short circuits between the gate electrodes 41 and the source regions 24 in operation of the transistor.
- FIG. 1 shows a perimeter trench 20 A around the array of transistor cells and included in an example of a simple edge termination for the transistor device 1 .
- the stack of materials, silicon dioxide 31 B—silicon nitride 32 —silicon dioxide 33 , which constitutes the thick trench sidewall insulating layer in the array trenches 20 extends around a top corner of the perimeter trench 20 A and on the upper surface 10 a of the semiconductor body 10 as an upper surface insulating layer 31 E, 32 E, 33 E.
- the top layer 33 E is an extension of the thicker second silicon dioxide layer 33 .
- Doped polycrystalline silicon conductive material 41 , 42 on the stack 31 B, 32 , 33 in the perimeter trench 20 A extends around the top corner of the perimeter trench 20 A to provide an edge field plate 41 E for the transistor.
- the field plate 41 E can also be used to provide connection to the gate electrode for the device.
- FIG. 1 A method of manufacturing the transistor 1 shown in FIG. 1 will now be described with reference to FIGS. 2A to 2F .
- drain drift n-type material 12 is epitaxially grown on a substrate of n+ type material for the drain region 11 .
- the drain drift material 12 extends to the intended upper surface 10 a of the semiconductor body.
- a hardmask 21 consisting of a single layer of silicon dioxide is provided on the drain drift material 12 , and the array trenches 20 are formed by etching using the hardmask.
- the perimeter trench 20 A shown in FIG. 1 is formed at the same time as the trenches 20 using the same hardmask 21 . The hardmask 21 is then removed.
- an integral first layer 31 of silicon dioxide is provided, for example by oxidation growth.
- the silicon dioxide layer 31 extends on the upper surface 10 a of the semiconductor body, over the top corners of the array trenches 20 , and over the sidewalls and the base of each of the array trenches 20 .
- the silicon dioxide layer 31 will provide the thin gate dielectric insulating layer 31 A in the manufactured transistor as shown in FIG. 1 .
- a layer 32 of silicon nitride is provided by deposition over the first layer 31 of silicon dioxide. Then a second layer 33 of silicon dioxide is provided by deposition over the silicon nitride layer 32 .
- the first layer 31 of silicon dioxide, the layer 32 of silicon nitride and the second layer 33 of silicon dioxide are provided around a top corner of the perimeter trench 20 A and on the upper surface 10 a at the edge of the semiconductor body to form the upper surface insulating layer 31 E, 32 E, 33 E as shown in FIG. 1 .
- doped polycrystalline silicon 40 is deposited to fill the array trenches 20 and the perimeter trench 20 A and to extend to a level above the second silicon dioxide layer 33 on the upper surface 10 a.
- the polycrystalline silicon 40 is first etched back to the upper surface of the silicon dioxide layer 33 , and then it is over-etched in the trenches 20 and 20 A down to a level at the bottom of or a little below where the p-type channel accommodating region 23 will be present in the manufactured transistor as shown in FIG. 1 .
- the polycrystalline silicon 40 thus provides conductive material in each array trench 20 to form the thin field plate 42 as shown in FIG. 1 .
- the second silicon dioxide layer 33 is etched where it is exposed above the thin field plate 42 by a wet etch which is selective with respect to the silicon nitride layer 32 .
- the silicon nitride layer 32 protects the integrity of the first silicon dioxide layer 31 where it will form the thin gate dielectric insulating layer 31 A as shown in FIG. 1 .
- the integrity of the silicon dioxide layer 31 is protected where it extends over the top corners of the array trenches, which will help to avoid short-circuits in operation of the manufactured transistor as shown in FIG. 1 between the gate electrodes 41 and the source regions 24 .
- the silicon nitride layer 32 is then etched where it is exposed above the thin field plate 42 by a wet etch which is selective with respect to the silicon dioxide layer 31 .
- a wet etch which is selective with respect to the silicon dioxide layer 31 .
- the stack of the first silicon dioxide layer 31 , the silicon nitride layer 32 and the second silicon dioxide layer 33 is allowed to remain around a top corner of the perimeter trench 20 A and on the upper surface 10 a at the edge of the semiconductor body to form the upper surface insulating layer 31 E, 32 E, 33 E as shown in FIG. 1 .
- doped polycrystalline silicon is then deposited to fill the array trenches 20 and the perimeter trench 20 A and to extend to a level above the first silicon dioxide layer 31 at the upper surface between the trenches 20 and above the second silicon dioxide layer 33 E adjacent the perimeter trench 20 A (as shown in FIG. 1 ).
- This polycrystalline silicon is then etched back in the transistor cell array area to the upper surface of the first silicon dioxide layer 31 , thus providing conductive material in each array trench 20 to form the thick gate electrode 41 .
- this polycrystalline silicon is allowed to remain on top of the perimeter trench 20 A and on top of the second silicon dioxide layer 33 E adjacent the trench 20 A so as to provide conductive material for an edge field plate 41 E for the transistor.
- the first layer of silicon dioxide 31 on the upper surface 10 a between the array trenches 20 is preferably then used directly as a screening oxide through which layers for the channel accommodating body regions 23 and the source regions 24 , as shown in FIG. 1 , are successively formed by implantation and diffusion.
- the annular shape of the source regions 24 as shown in FIG. 1 is not defined at the implantation stage described just above, but rather n+ type material is formed as a continuous layer in the areas bounded by the array trenches 20 .
- an upper thick insulating layer of silicon dioxide is provided over the silicon dioxide layer 31 on the top of the cell array area and over the polysilicon edge field plate 41 E.
- Contact holes 51 are etched through this upper insulating layer leaving the insulating layers 25 over the gate electrodes 41 and an insulating layer 25 A over the edge field plate 41 E.
- the holes 51 are then used to etch moat shaped holes 52 which define the lateral size of the source regions 24 and extend into the channel accommodating regions 23 .
- Moat shaped layers 53 are provided by an extra (p-type) implant to form a good ohmic contact between the source regions 24 and the channel accommodating regions 23 .
- the oxide layers 25 , 25 A are then reduced to pull them back from the moat shaped layers 53 , and the source metallisation 18 is provided which contacts the source regions 24 and the channel accommodating regions 23 in the holes 52 via the layers 53 .
Landscapes
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (7)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/041,117 US8222693B2 (en) | 2004-03-10 | 2008-03-03 | Trench-gate transistors and their manufacture |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB0405325.2 | 2004-03-10 | ||
GBGB0405325.2A GB0405325D0 (en) | 2004-03-10 | 2004-03-10 | Trench-gate transistors and their manufacture |
US10/591,352 US7361555B2 (en) | 2004-03-10 | 2005-02-28 | Trench-gate transistors and their manufacture |
PCT/IB2005/050723 WO2005088725A2 (en) | 2004-03-10 | 2005-02-28 | Trench-gate transistors and their manufacture |
US12/041,117 US8222693B2 (en) | 2004-03-10 | 2008-03-03 | Trench-gate transistors and their manufacture |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/IB2005/050723 Division WO2005088725A2 (en) | 2004-03-10 | 2005-02-28 | Trench-gate transistors and their manufacture |
US11/591,352 Division US20080172076A1 (en) | 2006-11-01 | 2006-11-01 | Ultrasound apparatus and method of use |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080150021A1 US20080150021A1 (en) | 2008-06-26 |
US8222693B2 true US8222693B2 (en) | 2012-07-17 |
Family
ID=32117356
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/591,352 Expired - Fee Related US7361555B2 (en) | 2004-03-10 | 2005-02-28 | Trench-gate transistors and their manufacture |
US12/041,117 Active 2026-06-07 US8222693B2 (en) | 2004-03-10 | 2008-03-03 | Trench-gate transistors and their manufacture |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/591,352 Expired - Fee Related US7361555B2 (en) | 2004-03-10 | 2005-02-28 | Trench-gate transistors and their manufacture |
Country Status (6)
Country | Link |
---|---|
US (2) | US7361555B2 (en) |
EP (1) | EP1728279A2 (en) |
JP (1) | JP2007528598A (en) |
CN (1) | CN100481503C (en) |
GB (1) | GB0405325D0 (en) |
WO (1) | WO2005088725A2 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140027813A1 (en) * | 2012-07-24 | 2014-01-30 | Marian Kuruc | Method of forming a semiconductor device having a patterned gate dielectric and structure therefor |
US20150041816A1 (en) * | 2013-08-07 | 2015-02-12 | Infineon Technologies Ag | Semiconductor device and method for producing same |
US9196720B2 (en) | 2013-01-31 | 2015-11-24 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing semiconductor device |
US9324784B2 (en) | 2014-04-10 | 2016-04-26 | Semiconductor Components Industries, Llc | Electronic device having a termination region including an insulating region |
US9343528B2 (en) | 2014-04-10 | 2016-05-17 | Semiconductor Components Industries, Llc | Process of forming an electronic device having a termination region including an insulating region |
Families Citing this family (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7629646B2 (en) * | 2006-08-16 | 2009-12-08 | Force Mos Technology Co., Ltd. | Trench MOSFET with terraced gate and manufacturing method thereof |
US20080042222A1 (en) * | 2006-08-16 | 2008-02-21 | Force Mos Technology Co., Ltd. | Trench mosfet with copper metal connections |
US20080042208A1 (en) * | 2006-08-16 | 2008-02-21 | Force Mos Technology Co., Ltd. | Trench mosfet with esd trench capacitor |
JP5298432B2 (en) * | 2007-01-31 | 2013-09-25 | 富士電機株式会社 | Semiconductor device and manufacturing method thereof |
US7851298B2 (en) * | 2007-10-29 | 2010-12-14 | Hynix Semiconductor Inc. | Method for fabricating transistor in a semiconductor device utilizing an etch stop layer pattern as a dummy pattern for the gate electrode formation |
US20090115060A1 (en) * | 2007-11-01 | 2009-05-07 | Infineon Technologies Ag | Integrated circuit device and method |
US8304829B2 (en) | 2008-12-08 | 2012-11-06 | Fairchild Semiconductor Corporation | Trench-based power semiconductor devices with increased breakdown voltage characteristics |
US8174067B2 (en) | 2008-12-08 | 2012-05-08 | Fairchild Semiconductor Corporation | Trench-based power semiconductor devices with increased breakdown voltage characteristics |
US7879686B2 (en) * | 2009-01-16 | 2011-02-01 | Infineon Technologies Austria Ag | Semiconductor device and method for manufacturing |
CN102129993B (en) * | 2010-01-18 | 2012-10-03 | 上海华虹Nec电子有限公司 | Method for manufacturing oxide layer/ nitride layer/ oxide layer side wall |
JP2011233701A (en) * | 2010-04-27 | 2011-11-17 | Toshiba Corp | Power semiconductor device |
US8502346B2 (en) * | 2010-12-23 | 2013-08-06 | Alpha And Omega Semiconductor Incorporated | Monolithic IGBT and diode structure for quasi-resonant converters |
CN102184959B (en) * | 2011-04-25 | 2016-03-02 | 上海华虹宏力半导体制造有限公司 | Power MOS pipe and manufacture method thereof |
US8946091B2 (en) | 2011-04-28 | 2015-02-03 | Lam Research Corporation | Prevention of line bending and tilting for etch with tri-layer mask |
JP5995435B2 (en) | 2011-08-02 | 2016-09-21 | ローム株式会社 | Semiconductor device and manufacturing method thereof |
KR101736282B1 (en) * | 2011-11-22 | 2017-05-16 | 한국전자통신연구원 | Semiconductor device and method of fabricating the same |
CN103426738B (en) | 2012-05-17 | 2018-05-18 | 恩智浦美国有限公司 | Trench semiconductor device and its manufacturing method with edge termination structures |
US9299793B2 (en) * | 2013-05-16 | 2016-03-29 | Infineon Technologies Americas Corp. | Semiconductor device with a field plate trench having a thick bottom dielectric |
US9245974B2 (en) | 2014-02-24 | 2016-01-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Performance boost by silicon epitaxy |
DE102014206361A1 (en) | 2014-04-03 | 2015-10-08 | Robert Bosch Gmbh | A method of fabricating a dielectric field plate in a trench of a substrate, a substrate obtainable by the method, and a power transistor having such a substrate |
DE102014109924B3 (en) * | 2014-07-15 | 2015-11-12 | Infineon Technologies Austria Ag | Field electrode and field dielectric semiconductor device and method for manufacturing and electronic device |
EP3795262A1 (en) * | 2014-07-17 | 2021-03-24 | Koninklijke Philips N.V. | Ultrasound transducer arrangement |
DE102015110737B4 (en) * | 2015-07-03 | 2022-09-29 | Infineon Technologies Austria Ag | Semiconductor device having a contact structure directly adjacent to a mesa portion and a field electrode |
CN106935637A (en) * | 2015-12-31 | 2017-07-07 | 无锡华润华晶微电子有限公司 | A kind of rectifier and preparation method thereof |
JP6347308B2 (en) | 2016-02-26 | 2018-06-27 | 富士電機株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US11127822B2 (en) | 2016-02-26 | 2021-09-21 | Fuji Electric Co., Ltd. | Semiconductor device and method of manufacturing semiconductor device |
CN107665921A (en) * | 2016-07-29 | 2018-02-06 | 朱江 | A kind of trench semiconductor device |
TWI606519B (en) * | 2016-09-09 | 2017-11-21 | 帥群微電子股份有限公司 | Trench type power semiconductor element and method of manufacturing same |
US9812535B1 (en) * | 2016-11-29 | 2017-11-07 | Infineon Technologies Austria Ag | Method for manufacturing a semiconductor device and power semiconductor device |
JP6761389B2 (en) * | 2017-09-19 | 2020-09-23 | 株式会社東芝 | Semiconductor device |
CN109037059A (en) * | 2018-08-24 | 2018-12-18 | 福建龙夏电子科技有限公司 | Groove-shaped diode component and forming method thereof |
CN111987142B (en) * | 2019-05-24 | 2024-05-17 | 长鑫存储技术有限公司 | Trench array transistor structure and preparation method thereof |
JP7317752B2 (en) | 2020-03-17 | 2023-07-31 | 株式会社東芝 | semiconductor equipment |
WO2021254618A1 (en) * | 2020-06-18 | 2021-12-23 | Dynex Semiconductor Limited | Method of forming asymmetric thickness oxide trenches |
CN111755526A (en) * | 2020-07-24 | 2020-10-09 | 华羿微电子股份有限公司 | Trench MOS device and preparation method |
US20230126899A1 (en) * | 2021-10-27 | 2023-04-27 | Texas Instruments Incorporated | Method of reducing integrated deep trench optically sensitive defectivity |
CN114743879A (en) * | 2022-04-02 | 2022-07-12 | 捷捷微电(上海)科技有限公司 | A kind of manufacturing method of split gate MOSFET |
Citations (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5304622A (en) | 1992-01-08 | 1994-04-19 | Nippon Oil Company, Ltd. | Process for producing polysilanes |
US5567634A (en) | 1995-05-01 | 1996-10-22 | National Semiconductor Corporation | Method of fabricating self-aligned contact trench DMOS transistors |
US5627384A (en) * | 1993-06-04 | 1997-05-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US5637898A (en) | 1995-12-22 | 1997-06-10 | North Carolina State University | Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance |
US5723891A (en) * | 1992-05-18 | 1998-03-03 | Texas Instruments Incorporated | Top-drain trench based resurf DMOS transistor structure |
US5838026A (en) * | 1991-08-08 | 1998-11-17 | Kabushiki Kaisha Toshiba | Insulated-gate semiconductor device |
US5998833A (en) | 1998-10-26 | 1999-12-07 | North Carolina State University | Power semiconductor devices having improved high frequency switching and breakdown characteristics |
US6027969A (en) | 1998-06-04 | 2000-02-22 | Taiwan Semiconductor Manufacturing Company | Capacitor structure for a dynamic random access memory cell |
WO2001009956A1 (en) | 1999-07-28 | 2001-02-08 | Infineon Technologies Ag | Method for producing a trench mos power transistor |
US6211018B1 (en) | 1999-08-14 | 2001-04-03 | Electronics And Telecommunications Research Institute | Method for fabricating high density trench gate type power device |
US6258669B1 (en) | 1997-12-18 | 2001-07-10 | Advanced Micro Devices, Inc. | Methods and arrangements for improved formation of control and floating gates in non-volatile memory semiconductor devices |
US20020027242A1 (en) * | 2000-08-04 | 2002-03-07 | Mikael Zackrisson | Arrangemenet in a power MOS transistor |
US6359308B1 (en) | 1999-07-22 | 2002-03-19 | U.S. Philips Corporation | Cellular trench-gate field-effect transistors |
US6392257B1 (en) | 2000-02-10 | 2002-05-21 | Motorola Inc. | Semiconductor structure, semiconductor device, communicating device, integrated circuit, and process for fabricating the same |
US20020137284A1 (en) | 1999-09-02 | 2002-09-26 | Advanced Micro Devices, Inc. | Tungsten gate MOS transistor and memory cell and method of making same |
US6566196B1 (en) | 2002-05-15 | 2003-05-20 | Mosel Vitelic, Inc. | Sidewall protection in fabrication of integrated circuits |
US20030209757A1 (en) * | 2002-03-28 | 2003-11-13 | Ralf Henninger | Semiconductor component with an increased breakdown voltage in the edge area |
US6674124B2 (en) | 2001-11-15 | 2004-01-06 | General Semiconductor, Inc. | Trench MOSFET having low gate charge |
US6750507B2 (en) | 1999-04-22 | 2004-06-15 | Advanced Analogic Technologies, Inc. | Super-self-aligned trench-gated DMOS with reduced on-resistance |
US6864532B2 (en) * | 2000-01-14 | 2005-03-08 | Denso Corporation | Semiconductor device and method for manufacturing the same |
US6872622B1 (en) | 2002-04-09 | 2005-03-29 | Taiwan Semiconductor Manufacturing Company | Method of forming a capacitor top plate structure to increase capacitance and to improve top plate to bit line overlay margin |
US6940125B2 (en) | 2002-08-19 | 2005-09-06 | Silicon Storage Technology, Inc. | Vertical NROM and methods for making thereof |
US7309664B1 (en) | 1998-06-10 | 2007-12-18 | Saint-Gobain Recherche | Substrate with a photocatalytic coating |
-
2004
- 2004-03-10 GB GBGB0405325.2A patent/GB0405325D0/en not_active Ceased
-
2005
- 2005-02-28 JP JP2007502455A patent/JP2007528598A/en not_active Withdrawn
- 2005-02-28 WO PCT/IB2005/050723 patent/WO2005088725A2/en not_active Application Discontinuation
- 2005-02-28 CN CNB2005800074714A patent/CN100481503C/en not_active Expired - Lifetime
- 2005-02-28 US US10/591,352 patent/US7361555B2/en not_active Expired - Fee Related
- 2005-02-28 EP EP05708868A patent/EP1728279A2/en not_active Withdrawn
-
2008
- 2008-03-03 US US12/041,117 patent/US8222693B2/en active Active
Patent Citations (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5838026A (en) * | 1991-08-08 | 1998-11-17 | Kabushiki Kaisha Toshiba | Insulated-gate semiconductor device |
US5304622A (en) | 1992-01-08 | 1994-04-19 | Nippon Oil Company, Ltd. | Process for producing polysilanes |
US5723891A (en) * | 1992-05-18 | 1998-03-03 | Texas Instruments Incorporated | Top-drain trench based resurf DMOS transistor structure |
US5627384A (en) * | 1993-06-04 | 1997-05-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US5567634A (en) | 1995-05-01 | 1996-10-22 | National Semiconductor Corporation | Method of fabricating self-aligned contact trench DMOS transistors |
US5637898A (en) | 1995-12-22 | 1997-06-10 | North Carolina State University | Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance |
US6258669B1 (en) | 1997-12-18 | 2001-07-10 | Advanced Micro Devices, Inc. | Methods and arrangements for improved formation of control and floating gates in non-volatile memory semiconductor devices |
US6027969A (en) | 1998-06-04 | 2000-02-22 | Taiwan Semiconductor Manufacturing Company | Capacitor structure for a dynamic random access memory cell |
US7309664B1 (en) | 1998-06-10 | 2007-12-18 | Saint-Gobain Recherche | Substrate with a photocatalytic coating |
US5998833A (en) | 1998-10-26 | 1999-12-07 | North Carolina State University | Power semiconductor devices having improved high frequency switching and breakdown characteristics |
US6388286B1 (en) * | 1998-10-26 | 2002-05-14 | North Carolina State University | Power semiconductor devices having trench-based gate electrodes and field plates |
US6750507B2 (en) | 1999-04-22 | 2004-06-15 | Advanced Analogic Technologies, Inc. | Super-self-aligned trench-gated DMOS with reduced on-resistance |
US6359308B1 (en) | 1999-07-22 | 2002-03-19 | U.S. Philips Corporation | Cellular trench-gate field-effect transistors |
US6528355B2 (en) | 1999-07-28 | 2003-03-04 | Infineon Technologies Ag | Method for fabricating a trench MOS power transistor |
WO2001009956A1 (en) | 1999-07-28 | 2001-02-08 | Infineon Technologies Ag | Method for producing a trench mos power transistor |
US6211018B1 (en) | 1999-08-14 | 2001-04-03 | Electronics And Telecommunications Research Institute | Method for fabricating high density trench gate type power device |
US20020137284A1 (en) | 1999-09-02 | 2002-09-26 | Advanced Micro Devices, Inc. | Tungsten gate MOS transistor and memory cell and method of making same |
US6864532B2 (en) * | 2000-01-14 | 2005-03-08 | Denso Corporation | Semiconductor device and method for manufacturing the same |
US6392257B1 (en) | 2000-02-10 | 2002-05-21 | Motorola Inc. | Semiconductor structure, semiconductor device, communicating device, integrated circuit, and process for fabricating the same |
US20020027242A1 (en) * | 2000-08-04 | 2002-03-07 | Mikael Zackrisson | Arrangemenet in a power MOS transistor |
US6674124B2 (en) | 2001-11-15 | 2004-01-06 | General Semiconductor, Inc. | Trench MOSFET having low gate charge |
US6979621B2 (en) * | 2001-11-15 | 2005-12-27 | General Semiconductor, Inc. | Trench MOSFET having low gate charge |
US20030209757A1 (en) * | 2002-03-28 | 2003-11-13 | Ralf Henninger | Semiconductor component with an increased breakdown voltage in the edge area |
US6872622B1 (en) | 2002-04-09 | 2005-03-29 | Taiwan Semiconductor Manufacturing Company | Method of forming a capacitor top plate structure to increase capacitance and to improve top plate to bit line overlay margin |
US6566196B1 (en) | 2002-05-15 | 2003-05-20 | Mosel Vitelic, Inc. | Sidewall protection in fabrication of integrated circuits |
US6940125B2 (en) | 2002-08-19 | 2005-09-06 | Silicon Storage Technology, Inc. | Vertical NROM and methods for making thereof |
Non-Patent Citations (2)
Title |
---|
Lin, M-J; et al "Characterizing Trench-Gate Power Metal-Oxide-Semiconductor Field Effect Transistor With Multi-Layer Dielectrics At the Trench Bottom" Japanese Journal of Applied Physics, Part 1, vol. 42, No. 11, November 2003, pp. 6795-6799. |
PCT International Search Report for International Application No. PCT/IB2005/050723 dated Oct. 17, 2005. |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140027813A1 (en) * | 2012-07-24 | 2014-01-30 | Marian Kuruc | Method of forming a semiconductor device having a patterned gate dielectric and structure therefor |
US8946002B2 (en) * | 2012-07-24 | 2015-02-03 | Semiconductor Components Industries, Llc | Method of forming a semiconductor device having a patterned gate dielectric and structure therefor |
US20150102403A1 (en) * | 2012-07-24 | 2015-04-16 | Semiconductor Components Industries, Llc | Semiconductor device having a patterned gate dielectric |
US9385202B2 (en) * | 2012-07-24 | 2016-07-05 | Semiconductor Components Industries, Llc | Semiconductor device having a patterned gate dielectric |
US9196720B2 (en) | 2013-01-31 | 2015-11-24 | Renesas Electronics Corporation | Semiconductor device and method of manufacturing semiconductor device |
US20150041816A1 (en) * | 2013-08-07 | 2015-02-12 | Infineon Technologies Ag | Semiconductor device and method for producing same |
US9356141B2 (en) * | 2013-08-07 | 2016-05-31 | Infineon Technologies Ag | Semiconductor device having peripheral trench structures |
US20160233308A1 (en) * | 2013-08-07 | 2016-08-11 | Infineon Technologies Ag | Semiconductor device and method for producing same |
US9917160B2 (en) * | 2013-08-07 | 2018-03-13 | Infineon Technologies Ag | Semiconductor device having a polycrystalline silicon IGFET |
US9324784B2 (en) | 2014-04-10 | 2016-04-26 | Semiconductor Components Industries, Llc | Electronic device having a termination region including an insulating region |
US9343528B2 (en) | 2014-04-10 | 2016-05-17 | Semiconductor Components Industries, Llc | Process of forming an electronic device having a termination region including an insulating region |
Also Published As
Publication number | Publication date |
---|---|
EP1728279A2 (en) | 2006-12-06 |
WO2005088725A3 (en) | 2006-03-09 |
JP2007528598A (en) | 2007-10-11 |
US20070181975A1 (en) | 2007-08-09 |
US7361555B2 (en) | 2008-04-22 |
US20080150021A1 (en) | 2008-06-26 |
GB0405325D0 (en) | 2004-04-21 |
WO2005088725A2 (en) | 2005-09-22 |
CN100481503C (en) | 2009-04-22 |
CN1930689A (en) | 2007-03-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8222693B2 (en) | Trench-gate transistors and their manufacture | |
US7649223B2 (en) | Semiconductor device having superjunction structure and method for manufacturing the same | |
US6992350B2 (en) | High voltage power MOSFET having low on-resistance | |
US7868394B2 (en) | Metal-oxide-semiconductor transistor and method of manufacturing the same | |
US4914058A (en) | Grooved DMOS process with varying gate dielectric thickness | |
US7462908B2 (en) | Dynamic deep depletion field effect transistor | |
US7323386B2 (en) | Method of fabricating semiconductor device containing dielectrically isolated PN junction for enhanced breakdown characteristics | |
US7557409B2 (en) | Super trench MOSFET including buried source electrode | |
US8476133B2 (en) | Method of manufacture and structure for a trench transistor having a heavy body region | |
KR100607526B1 (en) | Morse-gate power device with extended trench and doped region and forming process | |
US7202525B2 (en) | Trench MOSFET with trench tip implants | |
US9978860B2 (en) | Semiconductor device and method of manufacturing semiconductor device | |
US6600194B2 (en) | Field-effect semiconductor devices | |
US8969953B2 (en) | Method of forming a self-aligned charge balanced power DMOS | |
US6921699B2 (en) | Method for manufacturing a semiconductor device with a trench termination | |
JP2004513518A (en) | MOS gate power device having segmented trench and extended doping zone, and manufacturing method thereof | |
US6639276B2 (en) | Power MOSFET with ultra-deep base and reduced on resistance | |
KR100656239B1 (en) | Trench-gate power device with trench walls formed by selective epitaxial growth | |
US7566622B2 (en) | Early contact, high cell density process | |
US7482654B2 (en) | MOSgated power semiconductor device with source field electrode | |
US11222974B2 (en) | Trench gate semiconductor device and method of manufacture |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:038017/0058 Effective date: 20160218 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12092129 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:039361/0212 Effective date: 20160218 |
|
AS | Assignment |
Owner name: NEXPERIA B.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NXP B.V.;REEL/FRAME:039610/0734 Effective date: 20160801 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042762/0145 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042985/0001 Effective date: 20160218 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048328/0964 Effective date: 20190211 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050745/0001 Effective date: 20190903 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051030/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184 Effective date: 20160218 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |