[go: up one dir, main page]

US7898026B2 - LDMOS with double LDD and trenched drain - Google Patents

LDMOS with double LDD and trenched drain Download PDF

Info

Publication number
US7898026B2
US7898026B2 US12/382,708 US38270809A US7898026B2 US 7898026 B2 US7898026 B2 US 7898026B2 US 38270809 A US38270809 A US 38270809A US 7898026 B2 US7898026 B2 US 7898026B2
Authority
US
United States
Prior art keywords
region
ldd
source
ldmos transistor
doped
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US12/382,708
Other versions
US20100237411A1 (en
Inventor
Fu-Yuan Hsieh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
FORCE MOS TECHNOLOGY Co Ltd
Original Assignee
FORCE MOS TECHNOLOGY Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by FORCE MOS TECHNOLOGY Co Ltd filed Critical FORCE MOS TECHNOLOGY Co Ltd
Priority to US12/382,708 priority Critical patent/US7898026B2/en
Assigned to FORCE MOS TECHNOLOGY CO., LTD. reassignment FORCE MOS TECHNOLOGY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HSIEH, FU-YUAN
Publication of US20100237411A1 publication Critical patent/US20100237411A1/en
Priority to US13/005,991 priority patent/US8120106B2/en
Priority to US13/006,556 priority patent/US8314000B2/en
Application granted granted Critical
Publication of US7898026B2 publication Critical patent/US7898026B2/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/13Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
    • H10D62/149Source or drain regions of field-effect devices
    • H10D62/151Source or drain regions of field-effect devices of IGFETs 
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/0221Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/601Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs 
    • H10D30/603Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs  having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/17Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
    • H10D62/351Substrate regions of field-effect devices
    • H10D62/357Substrate regions of field-effect devices of FETs
    • H10D62/364Substrate regions of field-effect devices of FETs of IGFETs
    • H10D62/371Inactive supplementary semiconductor regions, e.g. for preventing punch-through, improving capacity effect or leakage current
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/23Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
    • H10D64/251Source or drain electrodes for field-effect devices
    • H10D64/254Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes extend entirely through the semiconductor bodies, e.g. via-holes for back side contacts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26586Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/17Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
    • H10D62/213Channel regions of field-effect devices
    • H10D62/221Channel regions of field-effect devices of FETs
    • H10D62/235Channel regions of field-effect devices of FETs of IGFETs
    • H10D62/314Channel regions of field-effect devices of FETs of IGFETs having vertical doping variations 
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/80Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
    • H10D62/83Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/111Field plates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/23Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
    • H10D64/251Source or drain electrodes for field-effect devices
    • H10D64/256Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/23Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
    • H10D64/251Source or drain electrodes for field-effect devices
    • H10D64/258Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/62Electrodes ohmically coupled to a semiconductor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/66Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
    • H10D64/661Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation
    • H10D64/662Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures
    • H10D64/663Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures the additional layers comprising a silicide layer contacting the layer of silicon, e.g. polycide gates

Definitions

  • This invention relates generally to the cell structure and fabrication process of power semiconductor devices. More particularly, this invention relates to a novel and improved cell structure and improved process for fabricating a LDMOS (Laterally Diffused MOS transistors) with double LDD (Lightly Doped Drain) and trenched drain structure to provide a low resistance path for the current with enhanced FOM characteristic.
  • LDMOS Laser Diffused MOS transistors
  • LDD Lightly Doped Drain
  • the transistor cell structure comprises: a highly N+ doped substrate 100 onto which formed a lightly doped epitaxial layer 102 having dopants of N or P dopant type; a body region 104 having P type dopants within which implanted an N+ source region 106 ; a LDD region 108 formed into epitaxial layer 102 while adjacent to the top surface of said epitaxial layer; a vertical drain contact region 110 where current flows through; a deep trench region 112 for the formation of vertical drain contact region 110 while its open; conductive gate including a doped polysilicon layer 114 and an upper silicide layer 115 formed over a gate dielectric 113 ; an insulating layer 116 covering the source region 106 , the conductive gate sidewalls and its upper surface, and the LDD region 108 .
  • the illustrated structure further comprises a shallow trench region 118 by which body region 104 and source region 106 are connected to source metal 119 , while a body contact doping region 117 having a dopant concentration P++ greater than the concentration of body region is introduced to reduce the resistance between body region and source metal.
  • the LDD region 108 increases the drain-to-source breakdown voltage (BV) of the LDMOS due to its lower doping concentration.
  • the low concentration of drain region can not provide a low resistance path for current flow, that means the on resistance between drain and source (Rdson) is large due to low doping concentration in drain region, which will lead to a large conduction loss. Therefore, it is necessary to make a compromise between breakdown voltage and Rdson to optimize the device performance.
  • Another disadvantage of the prior art is that, there is a high parasitic resistance R L 109 between surface of the LDD region 108 and N+ region 110 connected to bottom of LDD region 108 due to the lower doping concentration, causing high Rdson between drain and source.
  • One aspect of the present invention is that, as shown in FIG. 2 , and FIGS. 4 to 8 , after the formation of the LDD-N 1 region, another LDD implantation with a higher doping concentration and lower energy is carried out above said LDD-N 1 region with the same mask to form an LDD-N 2 region encompassed in the LDD-N 1 region.
  • one side of both said LDD-N 1 region and said LDD-N 2 region contacts with a highly doped N+ region next to a drain contact trench, and another side of both the LDD-N 1 and the LDD-N 2 regions overlaps with doped polysilicon.
  • the low energy implantation LDD-N 2 region provides a low on-resistance path for the current flow, while the high energy implantation LDD-N 1 region forms a lightly doped region to sustain a high breakdown voltage.
  • FIG. 3 shows a doping profile along A-A′ cross section of FIG. 2 in comparison with the single LDD in the prior art, from which it can be seen that, the doping profile of the double LDD region along a direction vertical to said channel region has a non-Gaussian distribution with “double hump” shape, which is not disclosed in the prior art.
  • Vgs 10 V FOM BV Rdson Qgd Qg (Rdson * Qg) Device (V) (mohm ⁇ mm 2 ) (nC/mm 2 ) (nC/mm 2 ) (mohm ⁇ nC) Single 20 10 0.5 2.2 22 LDD Double 25 5.9 1.1 1.9 11.2 LDD
  • Another aspect of the present invention is that, as shown in FIG. 2 , and FIGS. 3 to 8 , before the source implantation, a step of P+ implantation for the formation of avalanche improved region is carried out with a concentration from 1E18 to 5E19 atoms/cm 3 to form a P+ area underneath source region for reducing the base resistance in the parasitic bipolar.
  • Vth (threshold voltage) of the LDMOS is adjusted by Ion Implantation in channel region with dopant opposite to body region, e.g., N type dopant.
  • the Rdson can be reduced further without having punch-through issue.
  • trench source-body contact structure which is same as the prior art, is employed to take place of traditional planar contact as used in FIG. 2 and FIG. 4 .
  • the contact CD can be further shrunk with filling tungsten plug into the source-body contact trench and metal step coverage is also thus significantly improved.
  • Another aspect of the present invention is that, as no additional mask is required to implement the LDD-N 2 region and the P+ area as mentioned above during fabrication, the device has better performance of high BV and low Rdson than the prior art without extra fabrication cost.
  • the present invention discloses an LDMOS cell comprising: an N+ substrate with a resistivity of less than 3 mohm-cm onto which a lightly doped P ⁇ epitaxial layer is grown; a P body region formed inside the P ⁇ epitaxial layer near the upper surface, within which an N+ source region is formed above a P+ avalanche improved region; an LDD-N 1 region implanted within the P ⁇ epitaxial layer adjacent to the P body region and separated from the N+ source region by a channel region; an LDD-N 2 region implanted near the top surface of the LDD-N 1 region to further reduce the path resistance for current flow; a conductive gate formed onto a first insulating layer over the channel region and partially covers the N+ source region, LDD-N 1 region and the LDD-N 2 region with a layer of silicide thereon; a first trench serving as a drain contact trench opened through the LDD-N 2 region, the LDD-N 1 region
  • the present invention disclosed a similar LDMOS cell to structure in FIG. 2 except that, the channel region of cell structure in FIG. 4 was Ion Implanted with dopant of opposite doping type to body region to adjusted Vth to a lower value for Rdson reduction.
  • the present invention discloses a similar LDMOS cell to the structure shown in FIG. 2 except that, a second trench serving as a source-body contact trench is etched through the second insulating layer and the N+ source region, and extends into the P+ avalanche improved region or through the P+ avalanche improved region to the P body region (not shown). Accordingly, the P++ body contact doping region area is formed around the bottom of the second trench to provide a low resistance contact between the body region and the source metal filled into said second trench.
  • the present invention disclosed a similar LDMOS cell to structure in FIG. 5 except that, the channel region of cell structure in FIG. 6 was Ion Implanted with dopant of opposite doping type to body region to adjusted Vth to a lower value for Rdson reduction.
  • the present invention discloses a similar LDMOS cell to the structures shown in FIGS. 5 and 6 , respectively.
  • the devices further comprise a source-body contact trench padded with a barrier layer composed of Ti/TiN or Co/TiN and filled with tungsten plug to contact the P body region and the N+ source region.
  • the source-body contact trench is further extended into the P body region and has a P++ body contact doping region implanted surrounding at least its bottom to reduce the contact resistance.
  • the top surface of the second insulation layer is covered with a metal resistance-reduction interlayer composed of Ti or Ti/TiN for reducing contact resistance between the tungsten plug and the source metal.
  • FIG. 1 is a side cross-sectional view of a LDMOS cell of prior art.
  • FIG. 2 is a side cross-sectional view of a preferred embodiment in accordance with the present invention.
  • FIG. 3 is doping profile comparison between single LDD and double LDD.
  • FIG. 4 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
  • FIG. 5 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
  • FIG. 6 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
  • FIG. 7 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
  • FIG. 8 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
  • FIGS. 9A to 9D are a serial of side cross sectional views for showing the processing steps for fabricating LDMOS cell in FIG. 5 .
  • the shown LDMOS cell is formed on an N+ substrate 200 onto which is grown a P ⁇ epitaxial layer 202 wherein a P body region 204 is implanted.
  • An N+ source region 206 is formed near the top surface of the P body region 204 with a P+ avalanche improved region 217 underneath using the same source mask.
  • N+ highly doped region 210 is formed next to said drain contact and connected to both the underneath LDD-N 1 region and the LDD-N 2 region to provide a low resistance path for current flow.
  • a first insulating layer which serves as a gate oxide layer 213
  • a conductive gate 214 is formed over a channel region with a layer of silicide 215 thereon, partially overlaps the N+ source region 206 , the LDD-N 1 region 208 and the LDD-N 2 region 209 .
  • Source metal 219 is deposited on a second insulating layer 216 and contacts with the N+ source region 206 and the P body region 204 laterally through a P++ body contact doping region 218 which reduces the resistance between the P body region and the source metal.
  • the LDD-N 2 region is encompassed in the LDD-N 1 region and has the doping profile as shown in FIG. 3 , which illustrates a non-Gaussian distribution having a “double hump” shape.
  • FIG. 4 shows another preferred embodiment of the present invention. Comparing to FIG. 2 , the channel region 420 of the structure in FIG. 4 is Ion Implanted with dopant of opposite doping type to body region to reduce the threshold voltage.
  • FIG. 5 shows another preferred embodiment of the present invention.
  • the structure in FIG. 5 has a second trench etched through said second insulating layer 516 , the N+ source region 506 and into the P+ avalanche improved region 517 to serve as a source-body contact trench.
  • a P++ body contact doping region 518 is accordingly formed to reduce the resistance between the P body region 504 and the source metal 519 .
  • FIG. 6 shows another preferred embodiment of the present invention. Comparing to FIG. 5 , the channel region 620 of the structure in FIG. 6 is Ion Implanted with dopant of opposite doping type to body region to reduce the threshold voltage.
  • FIGS. 7 and 8 show another preferred embodiments of the present invention. Comparing to FIGS. 5 and 6 , the source-body contact trench is filled with Tungsten plug padded with a barrier layer composed of Ti/TiN or Co/TiN. The top surface of the second insulation layer is covered with a metal resistance-reduction interlayer composed of Ti or Ti/TiN for reducing contact resistance between the tungsten plug and the source metal.
  • FIGS. 9A to 9D show a series of exemplary steps that are performed to form the inventive LDMOS of the present invention shown in FIG. 5 .
  • a P ⁇ doped epitaxial layer 502 is grown on an N+ substrate 500 , e.g., Arsenic doped substrate, then, a trench mask (not shown) is applied, which is then conventionally exposed and patterned to leave mask portions.
  • the patterned mask portions define the first trench 512 ′, which is dry silicon etched through mask to the interface between substrate and epitaxial layer.
  • a sacrificial oxide (not shown) is grown and then removed to eliminate the plasma damage may introduced during trenches etching process.
  • an angle As implantation is carried out above first trench 512 ′ with ⁇ 3 degree respecting to top surface of epitaxial layer to form the N+ region 510 adjacent to said first trench, as shown in FIG. 9B .
  • doped poly, Ti/TiN/W or Co/TiN/W plug is deposited into trench 512 ′ to form drain contact plug 512 and is then CMP (Chemical Mechanical Polishing) or etched back to expose the epitaxial layer.
  • P body implantation is carried out above P body mask (not shown) to form body region 504 . Refer to FIG.
  • a first insulating layer, doped poly and silicide layer are deposited successively onto the top surface of epitaxial layer and then etched back to form gate oxide 513 and conductivity gate 514 with silicide 515 thereon. Then, a high energy LDD Arsenic or Phosphorus implantation with 150 ⁇ 300 KeV and 1E11 ⁇ 5E11 cm ⁇ 2 dose; and low energy LDD Arsenic or phosphorus implantation with 60 ⁇ 100 KeV and 1E12 ⁇ 5E12 cm ⁇ 2 dose are successively continued to form LDD-N 1 region 508 and LDD-N 2 region 509 followed by a step of LDD anneal process.
  • a second insulating layer 516 is deposited along the whole surface of device onto which formed source contact mask (not shown) for the etching of second trench by dry oxide etching through second insulating layer 516 and dry silicon etching through source region 506 and into P+ avalanche improved region 517 .
  • source contact mask not shown
  • BF2 Ion Implantation is implemented to form the P++body contact doping region 518 around the bottom of said second trench.
  • source metal 519 is deposited filling the second trench and covering the second insulating layer 516 .

Landscapes

  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A LDMOS with double LDD and trenched drain is disclosed. According to some preferred embodiment of the present invention, the structure contains a double LDD region, including a high energy implantation to form lightly doped region and a low energy implantation thereon to provide a low resistance path for current flow without degrading breakdown voltage. At the same time, a P+ junction made by source mask is provided underneath source region to avoid latch-up effect from happening.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates generally to the cell structure and fabrication process of power semiconductor devices. More particularly, this invention relates to a novel and improved cell structure and improved process for fabricating a LDMOS (Laterally Diffused MOS transistors) with double LDD (Lightly Doped Drain) and trenched drain structure to provide a low resistance path for the current with enhanced FOM characteristic.
2. The Prior Arts
In U.S. Pat. No. 7,282,765, a LDMOS transistor cell with substrate having a first N semiconductor doping type of prior art was disclosed, as shown in FIG. 1. The transistor cell structure comprises: a highly N+ doped substrate 100 onto which formed a lightly doped epitaxial layer 102 having dopants of N or P dopant type; a body region 104 having P type dopants within which implanted an N+ source region 106; a LDD region 108 formed into epitaxial layer 102 while adjacent to the top surface of said epitaxial layer; a vertical drain contact region 110 where current flows through; a deep trench region 112 for the formation of vertical drain contact region 110 while its open; conductive gate including a doped polysilicon layer 114 and an upper silicide layer 115 formed over a gate dielectric 113; an insulating layer 116 covering the source region 106, the conductive gate sidewalls and its upper surface, and the LDD region 108. The illustrated structure further comprises a shallow trench region 118 by which body region 104 and source region 106 are connected to source metal 119, while a body contact doping region 117 having a dopant concentration P++ greater than the concentration of body region is introduced to reduce the resistance between body region and source metal.
As analyzed in prior art, the LDD region 108 increases the drain-to-source breakdown voltage (BV) of the LDMOS due to its lower doping concentration. However, the low concentration of drain region can not provide a low resistance path for current flow, that means the on resistance between drain and source (Rdson) is large due to low doping concentration in drain region, which will lead to a large conduction loss. Therefore, it is necessary to make a compromise between breakdown voltage and Rdson to optimize the device performance.
Another disadvantage of the prior art is that, there is a high parasitic resistance R L 109 between surface of the LDD region 108 and N+ region 110 connected to bottom of LDD region 108 due to the lower doping concentration, causing high Rdson between drain and source.
Another disadvantage of the prior is that, a parasitic bipolar N+PN in the prior art is easily triggered on due to existence of high base resistance R B 111 underneath source region 106, resulting in device destroy.
Accordingly, it would be desirable to provide a new LDMOS cell structure with low on-resistance between the source region and drain region while sustaining a high breakdown voltage without triggering on the parasitic bipolar.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide new and improved LDMOS cell and manufacture process to reduce the on resistance and increase breakdown voltage, while remaining a lower fabricating cost.
One aspect of the present invention is that, as shown in FIG. 2, and FIGS. 4 to 8, after the formation of the LDD-N1 region, another LDD implantation with a higher doping concentration and lower energy is carried out above said LDD-N1 region with the same mask to form an LDD-N2 region encompassed in the LDD-N1 region. At the same time, one side of both said LDD-N1 region and said LDD-N2 region contacts with a highly doped N+ region next to a drain contact trench, and another side of both the LDD-N1 and the LDD-N2 regions overlaps with doped polysilicon. By employing the double N LDD structure, the low energy implantation LDD-N2 region provides a low on-resistance path for the current flow, while the high energy implantation LDD-N1 region forms a lightly doped region to sustain a high breakdown voltage. FIG. 3 shows a doping profile along A-A′ cross section of FIG. 2 in comparison with the single LDD in the prior art, from which it can be seen that, the doping profile of the double LDD region along a direction vertical to said channel region has a non-Gaussian distribution with “double hump” shape, which is not disclosed in the prior art. The simulation result of Rdson when Vg=10V is shown in Table 1, its value is reduced to about 41% compared to the prior art in FIG. 1. Further, when considering the FOM (Figure of Merit) value which is defined by Rdson times Qg, it also can be seen from Table 1 that, the structure of the present invention is well optimized by reducing the FOM to 61% of the prior art, thus a successful compromise between high breakdown voltage and reduced on-resistance is achieved by employing the present invention.
TABLE 1
Simulated Parameters when Vgs = 10 V
FOM
BV Rdson Qgd Qg (Rdson * Qg)
Device (V) (mohm · mm2) (nC/mm2) (nC/mm2) (mohm · nC)
Single 20 10 0.5 2.2 22
LDD
Double 25 5.9 1.1 1.9 11.2
LDD
Another aspect of the present invention is that, as shown in FIG. 2, and FIGS. 3 to 8, before the source implantation, a step of P+ implantation for the formation of avalanche improved region is carried out with a concentration from 1E18 to 5E19 atoms/cm3 to form a P+ area underneath source region for reducing the base resistance in the parasitic bipolar.
Another aspect of the present invention is that, in some preferred embodiments, as shown in FIGS. 4, 6, and 8, Vth (threshold voltage) of the LDMOS is adjusted by Ion Implantation in channel region with dopant opposite to body region, e.g., N type dopant. The Rdson can be reduced further without having punch-through issue.
Another aspect of the present invention is that, in some preferred embodiments, as shown in FIG. 5 and FIG. 6, in order to reduce contact dimension, trench source-body contact structure which is same as the prior art, is employed to take place of traditional planar contact as used in FIG. 2 and FIG. 4.
Another aspect of the present invention is that, as shown in FIG. 7 and FIG. 8, the contact CD can be further shrunk with filling tungsten plug into the source-body contact trench and metal step coverage is also thus significantly improved.
Another aspect of the present invention is that, as no additional mask is required to implement the LDD-N2 region and the P+ area as mentioned above during fabrication, the device has better performance of high BV and low Rdson than the prior art without extra fabrication cost.
Briefly, in a preferred embodiment, as shown in FIG. 2, the present invention discloses an LDMOS cell comprising: an N+ substrate with a resistivity of less than 3 mohm-cm onto which a lightly doped P− epitaxial layer is grown; a P body region formed inside the P− epitaxial layer near the upper surface, within which an N+ source region is formed above a P+ avalanche improved region; an LDD-N1 region implanted within the P− epitaxial layer adjacent to the P body region and separated from the N+ source region by a channel region; an LDD-N2 region implanted near the top surface of the LDD-N1 region to further reduce the path resistance for current flow; a conductive gate formed onto a first insulating layer over the channel region and partially covers the N+ source region, LDD-N1 region and the LDD-N2 region with a layer of silicide thereon; a first trench serving as a drain contact trench opened through the LDD-N2 region, the LDD-N1 region and the P− epitaxial layer and extending into the N+ substrate to enable the formation of a drain contact region and filled with doped poly or Ti/TiN/W or Co/TiN/W plug; an N+ highly doped region surrounding sidewall of the drain contact trench and connecting the LDD-N1 region and the LDD-N2 region; a second insulating layer covering the N+ source region, the conductive gate sidewalls and its upper surface, the LDD-N1 region and the LDD-N2 region; a P++ body contact doping region next to the N+ source region near the top surface of the P body region above the P+ avalanche improved region to provide a low resistance contact between source metal and the P body region; the source metal formed over the second insulating layer to contact the N+ source region and the P++ body contact doping region laterally.
Briefly, in another preferred embodiment, as shown in FIG. 4, the present invention disclosed a similar LDMOS cell to structure in FIG. 2 except that, the channel region of cell structure in FIG. 4 was Ion Implanted with dopant of opposite doping type to body region to adjusted Vth to a lower value for Rdson reduction.
Briefly, in another preferred embodiment, as shown in FIG. 5, the present invention discloses a similar LDMOS cell to the structure shown in FIG. 2 except that, a second trench serving as a source-body contact trench is etched through the second insulating layer and the N+ source region, and extends into the P+ avalanche improved region or through the P+ avalanche improved region to the P body region (not shown). Accordingly, the P++ body contact doping region area is formed around the bottom of the second trench to provide a low resistance contact between the body region and the source metal filled into said second trench.
Briefly, in another preferred embodiment, as shown in FIG. 6, the present invention disclosed a similar LDMOS cell to structure in FIG. 5 except that, the channel region of cell structure in FIG. 6 was Ion Implanted with dopant of opposite doping type to body region to adjusted Vth to a lower value for Rdson reduction.
Briefly, in another preferred embodiment, as shown in FIGS. 7 and 8, the present invention discloses a similar LDMOS cell to the structures shown in FIGS. 5 and 6, respectively. The devices further comprise a source-body contact trench padded with a barrier layer composed of Ti/TiN or Co/TiN and filled with tungsten plug to contact the P body region and the N+ source region. The source-body contact trench is further extended into the P body region and has a P++ body contact doping region implanted surrounding at least its bottom to reduce the contact resistance. The top surface of the second insulation layer is covered with a metal resistance-reduction interlayer composed of Ti or Ti/TiN for reducing contact resistance between the tungsten plug and the source metal.
These and other objects and advantages of the present invention will no doubt become obvious to those of ordinary skill in the art after having read the following detailed description of the preferred embodiment, which is illustrated in the various drawing figures.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention can be more fully understood by reading the following detailed description of the preferred embodiments, with reference made to the accompanying drawings, wherein:
FIG. 1 is a side cross-sectional view of a LDMOS cell of prior art.
FIG. 2 is a side cross-sectional view of a preferred embodiment in accordance with the present invention.
FIG. 3 is doping profile comparison between single LDD and double LDD.
FIG. 4 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
FIG. 5 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
FIG. 6 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
FIG. 7 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
FIG. 8 is a side cross-sectional view of another preferred embodiment in accordance with the present invention.
FIGS. 9A to 9D are a serial of side cross sectional views for showing the processing steps for fabricating LDMOS cell in FIG. 5.
DETAILED DESCRIPTION OF THE EMBODIMENTS
Please refer to FIG. 2 for a preferred embodiment of the present invention. The shown LDMOS cell is formed on an N+ substrate 200 onto which is grown a P− epitaxial layer 202 wherein a P body region 204 is implanted. An N+ source region 206 is formed near the top surface of the P body region 204 with a P+ avalanche improved region 217 underneath using the same source mask. Adjacent to a LDD-N1 region 208 and a LDD-N2 region 209 which is implanted successively near the top surface of the P− epitaxial layer, a first trench is etched through the P− epitaxial layer and filled with doped poly or Ti/TiN/W or Co/TiN/W as drain contact metal plug 212. An N+ highly doped region 210 is formed next to said drain contact and connected to both the underneath LDD-N1 region and the LDD-N2 region to provide a low resistance path for current flow. Above a first insulating layer, which serves as a gate oxide layer 213, a conductive gate 214 is formed over a channel region with a layer of silicide 215 thereon, partially overlaps the N+ source region 206, the LDD-N1 region 208 and the LDD-N2 region 209. Source metal 219 is deposited on a second insulating layer 216 and contacts with the N+ source region 206 and the P body region 204 laterally through a P++ body contact doping region 218 which reduces the resistance between the P body region and the source metal. What should be noticed is that the LDD-N2 region is encompassed in the LDD-N1 region and has the doping profile as shown in FIG. 3, which illustrates a non-Gaussian distribution having a “double hump” shape.
FIG. 4 shows another preferred embodiment of the present invention. Comparing to FIG. 2, the channel region 420 of the structure in FIG. 4 is Ion Implanted with dopant of opposite doping type to body region to reduce the threshold voltage.
FIG. 5 shows another preferred embodiment of the present invention. Comparing to FIG. 2, the structure in FIG. 5 has a second trench etched through said second insulating layer 516, the N+ source region 506 and into the P+ avalanche improved region 517 to serve as a source-body contact trench. Around the bottom of said second trench, a P++ body contact doping region 518 is accordingly formed to reduce the resistance between the P body region 504 and the source metal 519.
FIG. 6 shows another preferred embodiment of the present invention. Comparing to FIG. 5, the channel region 620 of the structure in FIG. 6 is Ion Implanted with dopant of opposite doping type to body region to reduce the threshold voltage.
FIGS. 7 and 8 show another preferred embodiments of the present invention. Comparing to FIGS. 5 and 6, the source-body contact trench is filled with Tungsten plug padded with a barrier layer composed of Ti/TiN or Co/TiN. The top surface of the second insulation layer is covered with a metal resistance-reduction interlayer composed of Ti or Ti/TiN for reducing contact resistance between the tungsten plug and the source metal.
FIGS. 9A to 9D show a series of exemplary steps that are performed to form the inventive LDMOS of the present invention shown in FIG. 5. In FIG. 9A, a P− doped epitaxial layer 502 is grown on an N+ substrate 500, e.g., Arsenic doped substrate, then, a trench mask (not shown) is applied, which is then conventionally exposed and patterned to leave mask portions. The patterned mask portions define the first trench 512′, which is dry silicon etched through mask to the interface between substrate and epitaxial layer. Next, a sacrificial oxide (not shown) is grown and then removed to eliminate the plasma damage may introduced during trenches etching process. After the trench mask removal, an angle As implantation is carried out above first trench 512′ with ±3 degree respecting to top surface of epitaxial layer to form the N+ region 510 adjacent to said first trench, as shown in FIG. 9B. Next, doped poly, Ti/TiN/W or Co/TiN/W plug is deposited into trench 512′ to form drain contact plug 512 and is then CMP (Chemical Mechanical Polishing) or etched back to expose the epitaxial layer. After that, P body implantation is carried out above P body mask (not shown) to form body region 504. Refer to FIG. 9C, a first insulating layer, doped poly and silicide layer are deposited successively onto the top surface of epitaxial layer and then etched back to form gate oxide 513 and conductivity gate 514 with silicide 515 thereon. Then, a high energy LDD Arsenic or Phosphorus implantation with 150˜300 KeV and 1E11˜5E11 cm−2 dose; and low energy LDD Arsenic or phosphorus implantation with 60˜100 KeV and 1E12˜5E12 cm−2 dose are successively continued to form LDD-N1 region 508 and LDD-N2 region 509 followed by a step of LDD anneal process. Next, with the same source mask (not shown), Boron implantation is applied to form P+ avalanche improved region 517, followed by Arsenic implantation for the formation of source region 506 and a step of source anneal. After that, in FIG. 9D, a second insulating layer 516 is deposited along the whole surface of device onto which formed source contact mask (not shown) for the etching of second trench by dry oxide etching through second insulating layer 516 and dry silicon etching through source region 506 and into P+ avalanche improved region 517. Above the second trench, BF2 Ion Implantation is implemented to form the P++body contact doping region 518 around the bottom of said second trench. At last, source metal 519 is deposited filling the second trench and covering the second insulating layer 516.
Although the present invention has been described in terms of the presently preferred embodiments, it is to be understood that such disclosure is not to be interpreted as limiting. Various alternations and modifications will no doubt become apparent to those skilled in the art after reading the above disclosure. Accordingly, it is intended that the appended claims be interpreted as covering all alternations and modifications as fall within the true spirit and scope of the invention.

Claims (16)

1. A Laterally Diffused MOS (LDMOS) transistor formed in a P− epitaxial layer onto an N+ substrate comprising:
a P body region formed in P− epitaxial layer and overlapped with a doped polysilicon as a conductive gate padded with a gate oxide for formation of a channel region, wherein said P body region further encompasses an N+ source region, a P++ body contact doping region and a P+ avalanche improved region;
a drain contact trench filled with a conductive plug extending from the top surface of said P− epitaxial layer to contact with N+ substrate and an N+ highly, doped region formed along a sidewall of said drain contact trench;
a first LDD-N1 region formed by ion implantation for the formation of a drift drain region between said channel region and N+ highly doped region;
a second LDD-N2 region formed by ion implantation with a lower energy than that of said first LDD-N1 region but with a dose higher than said first LDD-N1 region wherein said second LDD-N2 region is encompassed in said first LDD-N1 region and contacts said highly doped N+ region;
each of said first LDD-N1 and second said LDD-N2 regions has one side opposite to said N+highly doped region overlapped with said doped polysilicon;
a combination doping profile of said first LDD-N1 region and second LDD-N2 region along a direction vertical to said channel region has a non-Gaussian distribution with a double hump shape;
a conductive gate of said doped polysilicon insulated from P− epitaxial layer and partially overlapping said N+ source region and said first LDD-N1 and second LDD-N2 regions, wherein said conductive gate has a layer of silicide thereon; and
a source metal insulated from said conductive gate and shorted to N+ source region and P++ body contact doping region.
2. The LDMOS transistor of claim 1, wherein said conductive plug filled into said drain contact trench is doped poly or Ti/TiN/W or Co/TiN/W.
3. The LDMOS transistor of claim 1, the first LDD-N1 region has Arsenic or Phosphorus implantation with an energy range from 150˜300 KeV and dose range from 1E11˜5E11 cm−2.
4. The LDMOS transistor of claim 1, the second LDD-N2 region has Arsenic or Phosphorus implantation with an energy range from 60˜100 KeV and dose range from 1E12˜5E12 cm2.
5. The LDMOS transistor of claim 1, wherein said channel region is not ion implanted with N type dopant.
6. The LDMOS transistor of claim 1, wherein said channel region is ion implanted with N type dopant.
7. A Laterally Diffused MOS (LDMOS) transistor formed in a P− epitaxial layer onto an N+ substrate comprising:
a P-body region formed in said P− epitaxial layer and overlapped with a doped polysilicon as a conductive gate padded with a gate oxide forming a channel region, wherein said P body region further encompasses an N+ source region, a P++ body contact doping region and a P+ avalanche improved region;
a drain contact trench filled with a conductive plug extending from the top surface of said P− epitaxial layer to contact with said N+ substrate and an N+ highly doped region formed along a sidewall of said drain contact trench;
a first LDD-N1 region formed by ion implantation forming a drift drain region between said channel region and said N+highly doped and contacting said N+highly doped region;
a second LDD-N2 region formed by ion implantation with a lower energy than that of said first LDD-N1 region but with a higher dose than said first LDD-N1 region wherein said second LDD-N2 region is encompassed in said first LDD-N1 region and contacts said highly doped N+ region;
each of said first LDD-N1 and said second LDD-N2 regions has one side opposite to said N+highly doped region overlapped with said doped polysilicon;
a combination doping profile of said first LDD-N1 region and said second LDD-N2 region along a direction vertical to said channel region has a non-Gaussian distribution with a double hump shape;
a conductive gate of doped polysilicon insulated from said P− epitaxial layer and partially overlapping said N+ source region and said first LDD-N1 and second LDD-N2 regions, wherein said conductive gate has a layer of silicide thereon; and
a source-body contact trench penetrating though said N+ source region and into said P+ avalanche improved region, wherein said P++ body contact doping region wraps at least the bottom of said source-body contact trench.
8. The LDMOS transistor of claim 7, wherein said conductive plug filled into said drain contact trench is doped poly or Ti/TiN/W or Co/TiN/W.
9. The LDMOS transistor of claim 7, the first LDD-N1 region has Arsenic or Phosphorus implantation with an energy range from 150˜300 KeV and a dose range from 1E11˜5E11 cm−2.
10. The LDMOS transistor of claim 7, the second LDD-N2 has Arsenic or Phosphorus implantation with an energy range from 60˜100 KeV and a dose range from 1E12˜5E12 cm−2.
11. The LDMOS transistor of claim 7, wherein said channel region is not ion implanted with N type dopant.
12. The LDMOS transistor of claim 7, wherein said channel region is ion implanted with N type dopant.
13. The LDMOS transistor of claim 7 further comprising a tungsten plug filled into said source-body contact trench and a source metal insulated from said conductive gate, wherein said source metal is connected to said tungsten plug to be shorted to said N+ source region and said P++ body contact doping region.
14. The LDMOS transistor of claim 1, wherein when Vg=10V, BV=25V and Rdson=5.9 mohm*mm2.
15. The LDMOS transistor of claim 7, wherein when Vg=10V, BV=25V and Rdson=5.9 mohm*mm2.
16. The LDMOS transistor of claim 7 further comprising a source metal insulated from said conductive gate and filling into said source-body contact trench to be shorted to said N+ source region and said P++ body contact doping region.
US12/382,708 2009-03-23 2009-03-23 LDMOS with double LDD and trenched drain Expired - Fee Related US7898026B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US12/382,708 US7898026B2 (en) 2009-03-23 2009-03-23 LDMOS with double LDD and trenched drain
US13/005,991 US8120106B2 (en) 2009-03-23 2011-01-13 LDMOS with double LDD and trenched drain
US13/006,556 US8314000B2 (en) 2009-03-23 2011-01-14 LDMOS with double LDD and trenched drain

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/382,708 US7898026B2 (en) 2009-03-23 2009-03-23 LDMOS with double LDD and trenched drain

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US13/005,991 Division US8120106B2 (en) 2009-03-23 2011-01-13 LDMOS with double LDD and trenched drain
US13/006,556 Division US8314000B2 (en) 2009-03-23 2011-01-14 LDMOS with double LDD and trenched drain

Publications (2)

Publication Number Publication Date
US20100237411A1 US20100237411A1 (en) 2010-09-23
US7898026B2 true US7898026B2 (en) 2011-03-01

Family

ID=42736767

Family Applications (3)

Application Number Title Priority Date Filing Date
US12/382,708 Expired - Fee Related US7898026B2 (en) 2009-03-23 2009-03-23 LDMOS with double LDD and trenched drain
US13/005,991 Expired - Fee Related US8120106B2 (en) 2009-03-23 2011-01-13 LDMOS with double LDD and trenched drain
US13/006,556 Active US8314000B2 (en) 2009-03-23 2011-01-14 LDMOS with double LDD and trenched drain

Family Applications After (2)

Application Number Title Priority Date Filing Date
US13/005,991 Expired - Fee Related US8120106B2 (en) 2009-03-23 2011-01-13 LDMOS with double LDD and trenched drain
US13/006,556 Active US8314000B2 (en) 2009-03-23 2011-01-14 LDMOS with double LDD and trenched drain

Country Status (1)

Country Link
US (3) US7898026B2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10084079B2 (en) 2015-06-16 2018-09-25 Samsung Electronics Co., Ltd. Semiconductor device having a drift region with non-uniform impurity concentration profile
US20220278009A1 (en) * 2021-02-26 2022-09-01 Alpha And Omega Semiconductor International Lp Dmos fet chip scale package and method of making the same
US11495681B2 (en) * 2020-09-15 2022-11-08 United Microelectronics Corp. Semiconductor device and manufacturing method thereof

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080246080A1 (en) * 2006-07-28 2008-10-09 Broadcom Corporation Shallow trench isolation (STI) based laterally diffused metal oxide semiconductor (LDMOS)
US7855414B2 (en) 2006-07-28 2010-12-21 Broadcom Corporation Semiconductor device with increased breakdown voltage
US7936007B2 (en) * 2009-04-16 2011-05-03 Fairchild Semiconductor Corporation LDMOS with self aligned vertical LDD backside drain
US8283722B2 (en) * 2010-06-14 2012-10-09 Broadcom Corporation Semiconductor device having an enhanced well region
US8138558B2 (en) * 2010-08-20 2012-03-20 Great Wall Semiconductor Corporation Semiconductor device and method of forming low voltage MOSFET for portable electronic devices and data processing centers
US9123807B2 (en) 2010-12-28 2015-09-01 Broadcom Corporation Reduction of parasitic capacitance in a semiconductor device
JP5729331B2 (en) * 2011-04-12 2015-06-03 株式会社デンソー Semiconductor device manufacturing method and semiconductor device
US9412881B2 (en) 2012-07-31 2016-08-09 Silanna Asia Pte Ltd Power device integration on a common substrate
CN103035675A (en) * 2012-10-26 2013-04-10 上海华虹Nec电子有限公司 Radio frequency (RF) laterally diffused metal oxide semiconductor (LDMOS) component and manufacture method
US9324838B2 (en) 2013-01-11 2016-04-26 Stmicroelectronics S.R.L. LDMOS power semiconductor device and manufacturing method of the same
US9087774B2 (en) * 2013-09-26 2015-07-21 Monolithic Power Systems, Inc. LDMOS device with short channel and associated fabrication method
US8987820B1 (en) * 2013-10-11 2015-03-24 Vanguard International Semiconductor Corporation Lateral double diffused metal-oxide-semiconductor device and method for fabricating the same
US20150118810A1 (en) * 2013-10-24 2015-04-30 Madhur Bobde Buried field ring field effect transistor (buf-fet) integrated with cells implanted with hole supply path
US9450076B2 (en) 2014-01-21 2016-09-20 Stmicroelectronics S.R.L. Power LDMOS semiconductor device with reduced on-resistance and manufacturing method thereof
US9520367B2 (en) 2014-08-20 2016-12-13 Freescale Semiconductor, Inc. Trenched Faraday shielding
US9437693B2 (en) 2014-12-17 2016-09-06 Freescale Semiconductor, Inc. Device having a shield plate dopant region and method of manufacturing same
US9666710B2 (en) 2015-05-19 2017-05-30 Nxp Usa, Inc. Semiconductor devices with vertical field floating rings and methods of fabrication thereof
CN105553262B (en) * 2015-08-24 2018-02-16 苏州瑞铬优电子科技有限公司 Method for improving conversion efficiency of DC/DC boost converter
US10211784B2 (en) 2016-11-03 2019-02-19 Nxp Usa, Inc. Amplifier architecture reconfiguration
US10672934B2 (en) * 2017-10-31 2020-06-02 Taiwan Semiconductor Manufacturing Company Ltd. SPAD image sensor and associated fabricating method
CN108666364A (en) * 2018-04-23 2018-10-16 上海华虹宏力半导体制造有限公司 RFLDMOS device and manufacturing method
CN112117332B (en) * 2020-11-02 2023-08-22 上海华虹宏力半导体制造有限公司 LDMOS device and process method
CN113808924A (en) * 2021-08-27 2021-12-17 中国科学院微电子研究所 Preparation method of semiconductor device

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040262680A1 (en) * 2001-08-17 2004-12-30 Karl-Ernst Ehwald Dmos transistor
US20080246086A1 (en) * 2005-07-13 2008-10-09 Ciclon Semiconductor Device Corp. Semiconductor devices having charge balanced structure

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7419858B2 (en) * 2006-08-31 2008-09-02 Sharp Laboratories Of America, Inc. Recessed-gate thin-film transistor with self-aligned lightly doped drain

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040262680A1 (en) * 2001-08-17 2004-12-30 Karl-Ernst Ehwald Dmos transistor
US20080246086A1 (en) * 2005-07-13 2008-10-09 Ciclon Semiconductor Device Corp. Semiconductor devices having charge balanced structure

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10084079B2 (en) 2015-06-16 2018-09-25 Samsung Electronics Co., Ltd. Semiconductor device having a drift region with non-uniform impurity concentration profile
US11495681B2 (en) * 2020-09-15 2022-11-08 United Microelectronics Corp. Semiconductor device and manufacturing method thereof
US20220278009A1 (en) * 2021-02-26 2022-09-01 Alpha And Omega Semiconductor International Lp Dmos fet chip scale package and method of making the same
US11699627B2 (en) * 2021-02-26 2023-07-11 Alpha And Omega Semiconductor International Lp DMOS FET chip scale package and method of making the same

Also Published As

Publication number Publication date
US20110165748A1 (en) 2011-07-07
US20110108913A1 (en) 2011-05-12
US8120106B2 (en) 2012-02-21
US8314000B2 (en) 2012-11-20
US20100237411A1 (en) 2010-09-23

Similar Documents

Publication Publication Date Title
US7898026B2 (en) LDMOS with double LDD and trenched drain
US7687851B2 (en) High density trench MOSFET with reduced on-resistance
US8058685B2 (en) Trench MOSFET structures using three masks process
US10134892B2 (en) High voltage device with low Rdson
US7602037B2 (en) High voltage semiconductor devices and methods for fabricating the same
US7365402B2 (en) LDMOS transistor
US10008598B2 (en) Top drain LDMOS
US8310001B2 (en) MOSFET switch with embedded electrostatic charge
US8198154B2 (en) Method of forming bottom-drain LDMOS power MOSFET structure having a top drain strap
US9136323B2 (en) Drain-end drift diminution in semiconductor devices
US8030705B2 (en) Semiconductor device and method of fabricating the same
US7816720B1 (en) Trench MOSFET structure having improved avalanche capability using three masks process
US20030060013A1 (en) Method of manufacturing trench field effect transistors with trenched heavy body
US20120080748A1 (en) Trench mosfet with super pinch-off regions
US20110006362A1 (en) Trench MOSFET with on-resistance reduction
US10784337B2 (en) MOSFET and a method for manufacturing the same
US8222108B2 (en) Method of making a trench MOSFET having improved avalanche capability using three masks process
US20120175699A1 (en) Trench mosfet with super pinch-off regions and self-aligned trenched contact
US20110062489A1 (en) Power device with self-aligned silicide contact
CN101490847A (en) Structure and manufacturing method of planar split gate high-performance metal-oxide-semiconductor field-effect transistor
US20130256786A1 (en) Trench mosfet with shielded electrode and avalanche enhancement region
CN104409500A (en) Radio frequency LDMOS (lateral diffused metal oxide semiconductor) and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: FORCE MOS TECHNOLOGY CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HSIEH, FU-YUAN;REEL/FRAME:022484/0217

Effective date: 20090303

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2552)

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20230301