US7466006B2 - Structure and method for RESURF diodes with a current diverter - Google Patents
Structure and method for RESURF diodes with a current diverter Download PDFInfo
- Publication number
- US7466006B2 US7466006B2 US11/134,792 US13479205A US7466006B2 US 7466006 B2 US7466006 B2 US 7466006B2 US 13479205 A US13479205 A US 13479205A US 7466006 B2 US7466006 B2 US 7466006B2
- Authority
- US
- United States
- Prior art keywords
- region
- conductivity type
- semiconductor
- substrate
- terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 238000000034 method Methods 0.000 title abstract description 17
- 239000004065 semiconductor Substances 0.000 claims abstract description 87
- 239000000758 substrate Substances 0.000 claims abstract description 64
- 230000003071 parasitic effect Effects 0.000 claims abstract description 20
- 230000009471 action Effects 0.000 claims abstract description 6
- 210000000746 body region Anatomy 0.000 claims description 12
- 238000002955 isolation Methods 0.000 claims description 8
- 230000008878 coupling Effects 0.000 claims description 5
- 238000010168 coupling process Methods 0.000 claims description 5
- 238000005859 coupling reaction Methods 0.000 claims description 5
- 230000008859 change Effects 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 230000008569 process Effects 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 3
- 238000005468 ion implantation Methods 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- 229910017052 cobalt Inorganic materials 0.000 description 2
- 239000010941 cobalt Substances 0.000 description 2
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000000873 masking effect Effects 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000000116 mitigating effect Effects 0.000 description 1
- 230000002265 prevention Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
- H10D8/411—PN diodes having planar bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/109—Reduced surface field [RESURF] PN junction structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- This invention generally relates to Smart Power integrated circuits and, more particularly, to means and methods for reducing substrate leakage currents associated with RESURF diodes employed in such integrated circuits.
- FIG. 1 shows a simplified schematic cross-section through double RESURF MOSFET diode device 20 .
- RESURF MOSFET structures and methods are well known in the art and much used in power ICs.
- RESURF diode device 20 comprises P substrate 22 , N-type buried layer (NBL) 24 overlying substrate 22 , P-epi region 26 overlying NBL 24 , P-buried region 28 typically implanted within P-epi region 26 , N-well region 30 located between P-buried region 28 and surface 35 , P-body region 32 extending into P-epi region 26 from surface 35 and laterally separated from N-well region 30 by channel region 27 , N+ sinker region 34 extending from surface 35 through P-epi region 26 to NBL 24 , N+ contact region 36 at surface 35 in N+ sinker region 34 for making contact to NBL 24 via N+ sinker region 34 , P+ (e.g., anode) region 38 in P-body region 32 laterally separated from N+ contact region 36 by oxide (OX) isolation region 40 , MOS gate 42 located over surface 35 above portion 33 of P-body region 32 extending laterally from P+ anode region 38 across channel region 27 and portion 31 of N-well region
- Isolation oxide (OX) region 44 is provided vertically extending from surface 35 into N-well region 30 and laterally extending approximately from edge 42 - 1 of gate 42 to N+ cathode region 46 in N-well region 30 at surface 35 .
- Connection 39 with lead 29 coupling P+ anode region 38 and gate 42 forms the anode contact of RESURF diode device 20 and connection 47 to N+ region 46 forms the cathode contact of RESURF diode device 20 .
- Connection 41 is typically provided tying BL contact 37 to cathode connection 47 .
- FIG. 2 is simplified electrical equivalent circuit 50 of diode 20 of FIG. 1 .
- Equivalent circuit 50 comprises PN diode 52 and PNP parasitic transistor 54 inherently present in RESURF diode device 20 of FIG. 1 .
- PN diode 52 is provided by anode region 38 with contact 39 in P-body 32 and cathode region 46 with contact 47 in N-well 30 .
- Parasitic PNP transistor 54 is provided by P-epi region 26 , P-body 32 and contact region 38 that act as emitter 55 ; NBL 24 that acts as base 56 ; and P substrate 22 that acts as collector 57 .
- Base 56 is coupled to cathode contact 47 via N+ sinker region 34 , N+ contact region 36 and connection 41 . While the arrangement of FIGS.
- parasitic transistor 54 provides a leakage current path to substrate 22 as the forward bias across diode 52 is increased. This is undesirable and can degrade overall performance of the integrated circuit within which the diode of FIGS. 1-2 is incorporated.
- parasitic transistor 54 provides a leakage current path to substrate 22 as the forward bias across diode 52 is increased. This is undesirable and can degrade overall performance of the integrated circuit within which the diode of FIGS. 1-2 is incorporated.
- FIG. 1 is a simplified schematic cross-section through a known double RESURF diode device
- FIG. 2 is a simplified electrical equivalent circuit of the diode device of FIG. 1 ;
- FIG. 3 is a simplified schematic cross-section through a RESURF diode device according to a first exemplary embodiment of the invention
- FIG. 4 is a simplified electrical equivalent circuit of the diode device of FIG. 3 ;
- FIG. 5 is a simplified schematic cross-section through a RESURF diode device according to a further exemplary embodiment of the invention.
- FIG. 6 is a simplified electrical equivalent circuit of the diode device of FIG. 5 ;
- FIG. 7 is a simplified schematic cross-section through a further known RESURF diode device
- FIG. 8 is a simplified electrical equivalent circuit of the diode device of FIG. 7 ;
- FIG. 9 is a simplified schematic cross-section through a RESURF diode device according to a still further exemplary embodiment of the invention.
- FIG. 10 is a simplified electrical equivalent circuit of the diode device of FIG. 9 ;
- FIG. 11 shows plots as a function of forward current of the ratio of substrate current (Isub) to diode current (Ic) for diode devices of the prior art and the invention of the type illustrated in FIGS. 1 and 3 ;
- FIG. 12 shows plots as a function of forward current of the ratio of diode current (Ic) to substrate current (Isub) for diode devices of the prior art and the invention of the type illustrated in FIGS. 7 and 9 .
- FIG. 3 is a simplified schematic cross-section through RESURF diode device 60 according to a first exemplary embodiment of the invention. Like reference numbers are used to identify analogous regions to those of diode device 20 of FIG. 1 .
- RESURF diode device 60 comprises P substrate 22 , N-type buried layer (NBL) 24 overlying substrate 22 , P-epi region 26 overlying NBL 24 , P-buried region 28 typically implanted within P-epi region 26 , N-well region 30 located between P-buried region 28 and surface 35 , P-body region 32 extending into P-epi region 26 from surface 35 and laterally separated from N-well region 30 by channel region 27 , N+ sinker region 34 extending from surface 35 through P-epi region 26 to NBL 24 , N+ contact region 36 at surface 35 in N+ sinker region 34 for making contact to NBL 24 via N+ sinker region 34 , P+ (e.g., anode) region 38 in P-body region 32 laterally separated
- Isolation oxide (OX) region 44 is provided extending downward from surface 35 into N-well region 30 and laterally extending approximately from edge 42 - 1 of gate 42 to P+ region 64 and N+ region 46 in N-well region 30 at surface 35 .
- Connection 39 with lead 29 coupling P+ anode region 38 and gate 42 forms the anode contact of RESURF diode device 60 .
- Connection 63 to P+ region 62 and N+ region 46 forms the cathode contact of RESURF diode device 60 .
- Connection 63 ohmically couples P+ region 62 and N+ region 46 .
- Connection 65 is desirably but not essentially provided to short N+ BL contact region 36 to cathode connection 63 .
- Ohmic contacts are conveniently made to regions 36 , 38 , 46 and 62 using cobalt silicide, but other materials well known in the art may also be used.
- Various conductors as for example and not intended to be limiting, Ti, TiN, W are applied to the cobalt-silicide ohmic contacts to form connection 63 and the other connections and interconnection (e.g., 21 , 29 , 37 , 39 , 41 , 65 ). How to make ohmic contact to and provide connections to and interconnections between various regions of semiconductor devices is well known in the art.
- Device 60 of FIG. 3 differs from device 20 of FIG. 1 by inclusion of P+ region 62 adjacent to or in proximity of N+ region 46 and ohmically coupled thereto via connection 63 .
- P+ region 62 coupled to N+ region 46 creates a base-collector shorted PNP device from anode 39 to cathode 63 (e.g., see FIG. 4 ). Since provision of P+ regions (e.g., by ion implantation) is already incorporated in the manufacturing process flow (e.g., for providing P+ region 38 ) only a mask layer change is needed to include P+ region 62 and no new process steps are required.
- the cobalt silicide used for ohmic contact to regions 36 , 38 , 46 also serves to provide ohmic contact to region 62 .
- Connection 63 provides a substantially shorting contact to both P+ region 62 and N+ region 46 . This is also accomplished merely by a mask layer change without additional processing steps. While P+ region 62 is shown in FIG. 3 (and subsequent figures) as being located between N+ region 46 and oxide isolation region 44 , this is merely for convenience of explanation and not intended to be limiting.
- the lateral arrangement of regions 62 , 46 can be interchanged or they can be laterally separated provided that they are substantially shorted together by connection 63 so that diode 52 of FIGS. 1-2 is replaced by base-collector shorted PNP device 72 of FIGS. 3-4 .
- FIG. 4 is simplified electrical equivalent circuit 70 of diode device 60 of FIG. 3 .
- Equivalent circuit 70 comprises parasitic PNP transistor 54 inherently present in RESURF diode device 60 (as it was in diode device 20 ), and shorted base-collector PNP device 72 extending between anode 39 and cathode 63 .
- PNP device 72 comprises emitter 74 formed by P+ contact region 38 , P-body 32 and P-epi region 26 , base 75 formed by N-well region 30 and N+ contact region 46 , and collector 76 formed by P+ region 62 .
- base 75 is also formed by NBL 24 , N+ sinker region 34 and N+ contact 36 coupled to N+ region 64 .
- Connection 63 shorts base 75 and collector 76 together.
- base-collector shorted device 72 has gain so that the current flowing from anode 39 to cathode 63 through device 72 for a given anode-cathode bias increases relative to the current flowing to substrate 22 through parasitic device 54 (e.g., see FIG. 1 ).
- the performance of diode device 60 of FIG. 2 is improved relative to prior art device 20 of FIG. 1 .
- Optional N-buffer region 64 is desirably provided in N-well 30 of device 60 underlying P+ region 62 and N+ region 46 .
- N-buffer region 64 is conveniently doped more heavily than N-well region 30 and less heavily than N+ contact.
- N-buffer region 64 is desirable for punch-through mitigation or prevention.
- the inclusion of N-buffer region 64 may require an additional masking layer from the point of view of the device of FIG. 3 alone.
- an implant appropriate for providing N-buffer region 64 is often readily available in power IC technologies where it may be needed for other devices being manufactured on the same substrate at the same time as the invented device and can, therefore, be included for this device with only a mask layer modification and without an additional step in the overall process.
- FIG. 5 is a simplified schematic cross-section through RESURF diode device 60 ′ analogous to device 60 of FIG. 3 but according to a further exemplary embodiment of the invention and FIG. 6 is simplified electrical equivalent circuit 70 ′ of the diode device of FIG. 5 , analogous to equivalent circuit 70 of FIG. 4 .
- Devices 60 , 60 ′ and equivalent circuits 70 , 70 ′ differ in that connection 65 of FIGS. 3-4 tying N+ BL contact region 36 to cathode regions 62 , 46 is omitted and N+ sinker region 66 provided so that NBL 24 is tied to cathode regions 62 , 46 via N+ sinker region 66 rather than via connection 65 .
- diode device 60 ′ and equivalent circuit 70 ′ is substantially the same as for device 60 and circuit 70 with connection 65 .
- the arrangement of FIGS. 5-6 is convenient in that connection 65 is not required.
- N+ sinker region 66 is conveniently provided at the same time as or in place of N+ sinker region 34 and only a mask change is needed.
- N-Buffer region 64 is conveniently omitted in the arrangement of FIG. 5 since N+ sinker 66 inherently provides punch-through protection. Additional chip area is not needed.
- FIG. 7 is a simplified schematic cross-section through further prior art RESURF diode device 20 ′ analogous to device 20 of FIG. 1 and FIG. 8 is simplified electrical equivalent circuit 50 ′ of the diode device of FIG. 7 , analogous to equivalent circuit 50 of FIG. 2 .
- Diode device 20 ′ of FIG. 7 differs from device 20 of FIG. 1 in that connection 21 is provided between P+ anode region 38 and N+ buried layer contact region 36 and connection 41 of FIG. 1 is omitted. This is, a configuration sometimes encountered in applications where lateral MOS diodes are needed. In other respects, the configuration of device 20 ′ is substantially similar to the configuration of device 20 . As shown by equivalent circuit 50 ′ of FIG.
- diode 52 exists between anode 39 and cathode 47 of device 20 ′, just as for device 20 .
- connection 21 shorting anode 39 comprising gate 42 and P+ region 38 to N-type BL 24 via N+ contact region 36 and N+ sinker region 34 has the effect of creating parasitic NPN transistor 94 between anode 39 and cathode 47 .
- Emitter 96 is provided by N-well 30 and N+ region 46
- base 97 is provided by P+ contact region 38
- P-body region 32 P-epi region 26 and P-buried region 28
- collector 98 is provided by the combination of N-type BL 24 , N+ sinker 34 and N+ region 36 .
- parasitic NPN 94 causes a substantial part of the anode-cathode current to flow through buried layer 24 .
- the voltage drop in buried layer 24 can turn on substrate diode 92 , thereby increasing the leakage current to substrate 22 .
- this problem has generally been mitigated by breaking up device 20 ′ into several small sections with an isolation tie to N-type BL 24 disposed in between at regular intervals. This consumes additional device area resulting in increased die cost for the same performance.
- FIG. 9 is a simplified schematic cross-section through RESURF diode device 100 analogous to devices 60 , 60 ′ of FIGS. 3 , 5 but according to a still further exemplary embodiment of the invention
- FIG. 10 is simplified electrical equivalent circuit 110 analogous to equivalent circuits 70 . 70 ′ of FIGS. 4 , 6 but of the diode device of FIG. 9
- Connection 21 between anode 39 and N+ buried layer contact region 36 is included in device 100 , in the same manner as for device 20 ′ of FIG. 7 .
- parasitic NPN transistor 94 exists for the same reason as explained in connection with equivalent circuit 50 ′ of FIG. 8 .
- Diode device 100 of FIG. 9 differs from device 20 ′ of FIG.
- P+ region 62 is included in N-well region 30 in the same manner as already described in connection with device 60 of FIG. 3 .
- Optional N-buffer region 64 may also be included but this is not essential.
- including P+ region 62 creates base-collector shorted PNP transistor 72 between anode 39 and cathode 63 in place of diode 52 of FIG. 8 .
- the gain inherent in PNP transistor 72 increases the proportion of anode-cathode current that flows through device 72 relative to that flowing via parasitic NPN device 94 , with the consequence that the biasing effect of the lateral voltage drop in N-type BL 24 is reduced and less current passes through diode 92 to substrate 22 .
- the performance of RESURF diode device 100 is improved compared to otherwise equivalent prior art diode device 20 ′.
- FIG. 11 shows plot 120 as a function of forward current of the ratio of substrate current (Isub) to diode current (Ic) for diode devices of the prior art and of the invention.
- Trace 122 is the ratio (Isub)/(Ic) for a prior art device of the type illustrated in FIGS. 1-2 and trace 124 is the ratio (Isub)/(Ic) for a device according to the invention of the type illustrated in FIGS. 3-4 and 5 - 6 . It will be noted that for substantially all values of forward current, the invented device has lower substrate current indicating that it significantly improves overall performance.
- FIG. 12 shows plot 130 as a function of forward current of the ratio of diode current (Ic) to substrate current (Isub) for diode devices of the prior art and the invention.
- Trace 132 is the ratio (Ic)/(Isub) for a prior art device of the type illustrated in FIGS. 7-8 and trace 134 is the ratio (Ic)/(Isub) for a device according to the invention of the type illustrated in FIGS. 9-10 . It will be noted that for substantially all values of forward current, the invented device has higher diode current (lower substrate current) indicating that it significantly improves overall performance.
- each N and P-type region may be replaced with its equivalent of opposite conductivity type, with corresponding changes in the polarity of applied voltages and equivalent circuit elements. The principles taught by the invention apply to such an arrangement.
- the invention provides an additional region of the appropriate conductivity type to create a collector-base shorted transistor functioning as or in place of the diode extending between anode and cathode, irrespective of whether the diode is a PN diode (as described above) or an NP diode obtained by swapping the N and P regions. Replacing the diode with a shorted base-collector transistor provides gain which increases the current flowing between anode and cathode relative to the parasitic current flowing into the substrate.
- the invention provides the equivalent of a lateral diode device between first and second surface terminals on a semiconductor substrate where a vertical parasitic device also exists that permits leakage current to flow from the first terminal of the diode device to the substrate, which leakage current is reduced by having the second terminal of the diode device comprise both N and P type regions coupled together by the second terminal.
- This arrangement forms a shorted base-collector lateral transistor acting as the diode between the first and second terminals, which lateral transistor has gain, thereby increasing the proportion of the current entering the first terminal that flows to the second terminal.
- the second terminal is also coupled to a buried layer that overlies the substrate beneath the shorted base-collector lateral transistor, either by a surface lead to a buried layer contact or by providing a doped region of the same conductivity type as the buried layer extending between the N or P region of the second terminal and the buried layer.
- the invention also improves performance where the gate and the source-like contact of the diode device (e.g., its anode) is ohmically coupled to the buried layer contact.
- a method of making a lateral diode function on a substrate of a first conductivity type comprising, in any order, forming a buried layer of a second conductivity type different than the first conductivity type in contact with the substrate, depositing an epi layer of the first conductivity type located in contact with the buried layer and having a first surface opposite the buried layer, doping a body region of the first conductivity type in the epi-layer, doping a well region of the second conductivity type in the epi-layer laterally spaced apart from the body region by a channel region, providing a first contact region of the first conductivity type in the body region, providing a second contact region of the second conductivity type in the well region, providing a third contact region of the first conductivity type in the well region proximate the second contact region, forming a gate insulated from and overlying the surface and the channel region, making a first ohmic connection to the first contact region and the gate, and making a second ohmic connection to the second and third contact
- the steps of providing the first and third contact regions are carried out substantially simultaneously.
- the method comprises providing a contact sinker through the epi-layer for making contact with the buried layer.
- a connection from the buried layer contact to either the first or second ohmic connections is desirably provided.
- the body region, well region, contact regions and sinker region are conveniently but not essentially provided by ion implantation.
- the buried layer may be formed by ion implantation or any other convenient means.
- a semiconductor device comprising, a semiconductor substrate of a first conductivity type; first and second surface terminals laterally spaced-apart on a surface above the semiconductor substrate, a first semiconductor region of the first conductivity type overlying the substrate and ohmically coupled to the first terminal, a second semiconductor region of a second opposite conductivity type overlying the substrate ohmically coupled to the second terminal and laterally arranged with respect to the first semiconductor region, a parasitic vertical device comprising the first semiconductor region and the substrate, that permits leakage current to flow from the first terminal to the substrate, and a third semiconductor region of the first conductivity type in proximity to the second semiconductor region and ohmically coupled to the second terminal, thereby forming in combination with the second semiconductor region a shorted base-collector region of a lateral transistor extending between the first and second terminals to provide the diode action.
- the diode device further comprises a channel region of the first conductivity type separating the first and second regions at the surface, and a gate electrode overlying the channel region.
- the gate electrode is ohmically coupled to the first terminal.
- the device further comprises a buried layer of the second conductivity type located between the substrate and the first, second and third semiconductor regions, and a buried layer contact region of the second conductivity type extending from the buried layer to the surface to permit electrical contact to the buried layer.
- the device further comprises an ohmic connection extending between the second terminal and the buried layer contact region.
- the device further comprises an ohmic connection extending between the first terminal and the buried layer contact region.
- the device further comprises a buried layer of the second conductivity type located between the substrate and the first, second and third semiconductor regions, and a buried layer contact region of the second conductivity type extending from the buried layer to the second semiconductor region.
- the device further comprises a fourth semiconductor region of the second conductivity type, more lightly doped than the second semiconductor region and underlying the second semiconductor region.
- the first region of the first semiconductor type comprises a first highly doped contact region ohmically coupled to the first terminal and a less highly doped body region of the first conductivity type underlying the first highly doped contact region
- the second region of the second semiconductor type comprises a second highly doped contact region ohimcally coupled to the second terminal and a less highly doped well region of the second conductivity type underlying the second highly doped contact region.
- the device further comprises a buffer region of the second conductivity type underlying the second highly doped contact region and extending into the well region, and more highly doped than the well region.
- the second region of the second semiconductor type comprises a second highly doped contact region ohimcally coupled to the second terminal and a less highly doped well region of the second conductivity type underlying the second highly doped contact region, and the device further comprising a buried region of the first conductivity type located between the buried layer and the well region.
- a lateral device for providing diode action on a semiconductor substrate of a first conductivity type comprising, a buried layer of a second conductivity type different than the first conductivity type overlying the substrate, further semiconductor regions overlying the buried layer and having a surface spaced apart from the buried layer, a first contact region of the first conductivity type in the further semiconductor regions overlying the buried layer and extending to the surface, a second contact region of the second conductivity type in the further semiconductor regions overlying the buried later, laterally disposed with respect to the first contact region, and extending to the surface, a first terminal ohmically coupled to the first contact region, a second terminal ohmically coupled to the second contact region, a vertical parasitic device embodying the first contact region, a portion of the further semiconductor regions and the substrate, whereby the parasitic device is adapted to provides a leakage current path to the substrate from the first terminal when bias is applied between the first and second terminals, and
- the further semiconductor regions comprises a body region of the first conductivity type including the first contact region, a well region of the second conductivity type including the second and third contact regions and laterally separated from the body region at the surface.
- the device further comprises a gate insulated from the surface, electrically coupled to the first terminal, and overlying a channel region separating the body region and the well region at the surface.
- the device further comprises a buried layer contact region of the same conductivity type as the buried layer, extending through the further semiconductor regions from the buried layer toward the surface.
- the buried layer contact region underlies and makes contact at least with the second contact region.
- the device further comprises an ohmic connection located on or above the surface and coupling the buried layer contact region to the second contact region. In a yet still further embodiment, the device further comprises an ohmic connection located on or above the surface and coupling the buried layer contact region to the first contact.
Landscapes
- Bipolar Integrated Circuits (AREA)
- Bipolar Transistors (AREA)
Abstract
Description
Claims (15)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/134,792 US7466006B2 (en) | 2005-05-19 | 2005-05-19 | Structure and method for RESURF diodes with a current diverter |
US11/363,901 US7439584B2 (en) | 2005-05-19 | 2006-02-28 | Structure and method for RESURF LDMOSFET with a current diverter |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/134,792 US7466006B2 (en) | 2005-05-19 | 2005-05-19 | Structure and method for RESURF diodes with a current diverter |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/363,901 Continuation-In-Part US7439584B2 (en) | 2005-05-19 | 2006-02-28 | Structure and method for RESURF LDMOSFET with a current diverter |
Publications (2)
Publication Number | Publication Date |
---|---|
US20060261382A1 US20060261382A1 (en) | 2006-11-23 |
US7466006B2 true US7466006B2 (en) | 2008-12-16 |
Family
ID=37447554
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/134,792 Expired - Fee Related US7466006B2 (en) | 2005-05-19 | 2005-05-19 | Structure and method for RESURF diodes with a current diverter |
Country Status (1)
Country | Link |
---|---|
US (1) | US7466006B2 (en) |
Cited By (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090294849A1 (en) * | 2008-05-30 | 2009-12-03 | Freescale Semiconductor, Inc. | Resurf semiconductor device charge balancing |
US20110140199A1 (en) * | 2009-12-11 | 2011-06-16 | Hitachi, Ltd. | Semiconductor device and method of manufacturing the same |
US20110266614A1 (en) * | 2010-04-29 | 2011-11-03 | Khan Tahir A | Ldmos with enhanced safe operating area (soa) and method therefor |
US20140210003A1 (en) * | 2013-01-25 | 2014-07-31 | Jae-hyok Ko | Diode, esd protection circuit and method of manufacturing the same |
US8853780B2 (en) * | 2012-05-07 | 2014-10-07 | Freescale Semiconductor, Inc. | Semiconductor device with drain-end drift diminution |
US9040384B2 (en) | 2012-10-19 | 2015-05-26 | Freescale Semiconductor, Inc. | High voltage diode |
US9059008B2 (en) | 2012-10-19 | 2015-06-16 | Freescale Semiconductor, Inc. | Resurf high voltage diode |
US9490322B2 (en) | 2013-01-23 | 2016-11-08 | Freescale Semiconductor, Inc. | Semiconductor device with enhanced 3D resurf |
US9490360B2 (en) | 2014-02-19 | 2016-11-08 | United Microelectronics Corp. | Semiconductor device and operating method thereof |
US9543379B2 (en) | 2014-03-18 | 2017-01-10 | Nxp Usa, Inc. | Semiconductor device with peripheral breakdown protection |
US9871135B2 (en) | 2016-06-02 | 2018-01-16 | Nxp Usa, Inc. | Semiconductor device and method of making |
US9905687B1 (en) | 2017-02-17 | 2018-02-27 | Nxp Usa, Inc. | Semiconductor device and method of making |
US20200194581A1 (en) * | 2018-12-18 | 2020-06-18 | Vanguard International Semiconductor Corporation | Semiconductor device and method for forming the same |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10290702B2 (en) | 2012-07-31 | 2019-05-14 | Silanna Asia Pte Ltd | Power device on bulk substrate |
US8994105B2 (en) | 2012-07-31 | 2015-03-31 | Azure Silicon LLC | Power device integration on a common substrate |
US8928116B2 (en) | 2012-07-31 | 2015-01-06 | Silanna Semiconductor U.S.A., Inc. | Power device integration on a common substrate |
US9412881B2 (en) | 2012-07-31 | 2016-08-09 | Silanna Asia Pte Ltd | Power device integration on a common substrate |
US9583564B2 (en) * | 2013-03-15 | 2017-02-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Isolation structure |
KR102495452B1 (en) * | 2016-06-29 | 2023-02-02 | 삼성전자주식회사 | Semiconductor device |
US9761707B1 (en) * | 2016-08-19 | 2017-09-12 | Nxp Usa, Inc. | Laterally diffused MOSFET with isolation region |
US10083897B2 (en) | 2017-02-20 | 2018-09-25 | Silanna Asia Pte Ltd | Connection arrangements for integrated lateral diffusion field effect transistors having a backside contact |
US9923059B1 (en) | 2017-02-20 | 2018-03-20 | Silanna Asia Pte Ltd | Connection arrangements for integrated lateral diffusion field effect transistors |
Citations (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4963951A (en) * | 1985-11-29 | 1990-10-16 | General Electric Company | Lateral insulated gate bipolar transistors with improved latch-up immunity |
US5773852A (en) * | 1996-03-20 | 1998-06-30 | Korea Electronics Co., Ltd. | Shorted anode lateral insulated gate bipolar transistor |
US5801431A (en) * | 1996-01-18 | 1998-09-01 | International Rectifier Corporation | MOS gated semiconductor device with source metal covering the active gate |
US5959332A (en) * | 1994-08-19 | 1999-09-28 | Stmicroelectronics, S.R.L. | Electrostatic-discharge protection device and method for making the same |
US6100549A (en) | 1998-08-12 | 2000-08-08 | Motorola, Inc. | High breakdown voltage resurf HFET |
US6288424B1 (en) | 1998-09-23 | 2001-09-11 | U.S. Philips Corporation | Semiconductor device having LDMOS transistors and a screening layer |
US6573562B2 (en) * | 2001-10-31 | 2003-06-03 | Motorola, Inc. | Semiconductor component and method of operation |
US6693339B1 (en) * | 2003-03-14 | 2004-02-17 | Motorola, Inc. | Semiconductor component and method of manufacturing same |
US20040084744A1 (en) * | 2002-10-31 | 2004-05-06 | Motorola, Inc. | Semiconductor component and method of manufacturing same |
US6747332B2 (en) | 2002-04-01 | 2004-06-08 | Motorola, Inc. | Semiconductor component having high voltage MOSFET and method of manufacture |
US20040195644A1 (en) * | 2003-04-01 | 2004-10-07 | Micrel, Incorporated | Ballast resistors for transistor devices |
US20040238913A1 (en) * | 2002-05-09 | 2004-12-02 | Kwon Tae-Hun | Reduced surface field technique for semiconductor devices |
US6853033B2 (en) | 2001-06-05 | 2005-02-08 | National University Of Singapore | Power MOSFET having enhanced breakdown voltage |
US6888210B2 (en) | 2002-02-08 | 2005-05-03 | Fairchild Korea Semiconductor Ltd. | Lateral DMOS transistor having reduced surface field |
US6909143B2 (en) * | 2003-04-09 | 2005-06-21 | Fairchild Korea Semiconductor | Lateral double-diffused MOS transistor having multiple current paths for high breakdown voltage and low on-resistance |
US6911696B2 (en) * | 2002-11-26 | 2005-06-28 | Infineon Technologies Ag | LDMOS transistor |
US7095092B2 (en) * | 2004-04-30 | 2006-08-22 | Freescale Semiconductor, Inc. | Semiconductor device and method of forming the same |
US20060246670A1 (en) * | 2005-04-29 | 2006-11-02 | Freescale Semiconductor, Inc. | Schottky device and method of forming |
-
2005
- 2005-05-19 US US11/134,792 patent/US7466006B2/en not_active Expired - Fee Related
Patent Citations (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4963951A (en) * | 1985-11-29 | 1990-10-16 | General Electric Company | Lateral insulated gate bipolar transistors with improved latch-up immunity |
US5959332A (en) * | 1994-08-19 | 1999-09-28 | Stmicroelectronics, S.R.L. | Electrostatic-discharge protection device and method for making the same |
US5801431A (en) * | 1996-01-18 | 1998-09-01 | International Rectifier Corporation | MOS gated semiconductor device with source metal covering the active gate |
US5773852A (en) * | 1996-03-20 | 1998-06-30 | Korea Electronics Co., Ltd. | Shorted anode lateral insulated gate bipolar transistor |
US6100549A (en) | 1998-08-12 | 2000-08-08 | Motorola, Inc. | High breakdown voltage resurf HFET |
US6288424B1 (en) | 1998-09-23 | 2001-09-11 | U.S. Philips Corporation | Semiconductor device having LDMOS transistors and a screening layer |
US6853033B2 (en) | 2001-06-05 | 2005-02-08 | National University Of Singapore | Power MOSFET having enhanced breakdown voltage |
US6573562B2 (en) * | 2001-10-31 | 2003-06-03 | Motorola, Inc. | Semiconductor component and method of operation |
US6888210B2 (en) | 2002-02-08 | 2005-05-03 | Fairchild Korea Semiconductor Ltd. | Lateral DMOS transistor having reduced surface field |
US6747332B2 (en) | 2002-04-01 | 2004-06-08 | Motorola, Inc. | Semiconductor component having high voltage MOSFET and method of manufacture |
US20040238913A1 (en) * | 2002-05-09 | 2004-12-02 | Kwon Tae-Hun | Reduced surface field technique for semiconductor devices |
US20040084744A1 (en) * | 2002-10-31 | 2004-05-06 | Motorola, Inc. | Semiconductor component and method of manufacturing same |
US6882023B2 (en) | 2002-10-31 | 2005-04-19 | Motorola, Inc. | Floating resurf LDMOSFET and method of manufacturing same |
US6911696B2 (en) * | 2002-11-26 | 2005-06-28 | Infineon Technologies Ag | LDMOS transistor |
US6693339B1 (en) * | 2003-03-14 | 2004-02-17 | Motorola, Inc. | Semiconductor component and method of manufacturing same |
US20040195644A1 (en) * | 2003-04-01 | 2004-10-07 | Micrel, Incorporated | Ballast resistors for transistor devices |
US6909143B2 (en) * | 2003-04-09 | 2005-06-21 | Fairchild Korea Semiconductor | Lateral double-diffused MOS transistor having multiple current paths for high breakdown voltage and low on-resistance |
US7095092B2 (en) * | 2004-04-30 | 2006-08-22 | Freescale Semiconductor, Inc. | Semiconductor device and method of forming the same |
US20060246670A1 (en) * | 2005-04-29 | 2006-11-02 | Freescale Semiconductor, Inc. | Schottky device and method of forming |
Non-Patent Citations (2)
Title |
---|
Freescale Semiconductor, Inc. U.S. Appl. No. 10/836,170 filed on Apr. 30, 2004 entitled, "Semiconductor Device and Method of Forming the Same." |
R. Zhu et al., "Suppression of substrate injection by RESURF LDMOS devices in a smart power technology for 20-30v applications," IEEE BCTM 11.1, 1998, pp. 184-186. |
Cited By (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090294849A1 (en) * | 2008-05-30 | 2009-12-03 | Freescale Semiconductor, Inc. | Resurf semiconductor device charge balancing |
US9466712B2 (en) | 2008-05-30 | 2016-10-11 | Freescale Semiconductor, Inc. | Resurf semiconductor device charge balancing |
US9041103B2 (en) | 2008-05-30 | 2015-05-26 | Freescale Semiconductor, Inc | RESURF semiconductor device charge balancing |
US8389366B2 (en) * | 2008-05-30 | 2013-03-05 | Freescale Semiconductor, Inc. | Resurf semiconductor device charge balancing |
US20110140199A1 (en) * | 2009-12-11 | 2011-06-16 | Hitachi, Ltd. | Semiconductor device and method of manufacturing the same |
US8546213B2 (en) * | 2009-12-11 | 2013-10-01 | Hitachi, Ltd. | Method of manufacturing semiconductor device having high voltage ESD protective diode |
US8907419B2 (en) | 2010-04-29 | 2014-12-09 | Freescale Semiconductor, Inc. | LDMOS with enhanced safe operating area (SOA) and method therefor |
US8330220B2 (en) * | 2010-04-29 | 2012-12-11 | Freescale Semiconductor, Inc. | LDMOS with enhanced safe operating area (SOA) and method therefor |
US20110266614A1 (en) * | 2010-04-29 | 2011-11-03 | Khan Tahir A | Ldmos with enhanced safe operating area (soa) and method therefor |
US8853780B2 (en) * | 2012-05-07 | 2014-10-07 | Freescale Semiconductor, Inc. | Semiconductor device with drain-end drift diminution |
US9136323B2 (en) | 2012-05-07 | 2015-09-15 | Freescale Semiconductor, Inc. | Drain-end drift diminution in semiconductor devices |
US9496333B2 (en) | 2012-10-19 | 2016-11-15 | Freescale Semiconductor, Inc. | Resurf high voltage diode |
US9040384B2 (en) | 2012-10-19 | 2015-05-26 | Freescale Semiconductor, Inc. | High voltage diode |
US9059008B2 (en) | 2012-10-19 | 2015-06-16 | Freescale Semiconductor, Inc. | Resurf high voltage diode |
US9466665B2 (en) | 2012-10-19 | 2016-10-11 | Freescale Semiconductor, Inc. | High voltage diode |
US9691880B2 (en) | 2013-01-23 | 2017-06-27 | Nxp Usa, Inc. | Semiconductor device with enhanced 3D resurf |
US9490322B2 (en) | 2013-01-23 | 2016-11-08 | Freescale Semiconductor, Inc. | Semiconductor device with enhanced 3D resurf |
US20140210003A1 (en) * | 2013-01-25 | 2014-07-31 | Jae-hyok Ko | Diode, esd protection circuit and method of manufacturing the same |
US9093287B2 (en) * | 2013-01-25 | 2015-07-28 | Samsung Electronics Co., Ltd. | Diode, ESD protection circuit and method of manufacturing the same |
US9490360B2 (en) | 2014-02-19 | 2016-11-08 | United Microelectronics Corp. | Semiconductor device and operating method thereof |
US9543379B2 (en) | 2014-03-18 | 2017-01-10 | Nxp Usa, Inc. | Semiconductor device with peripheral breakdown protection |
US9871135B2 (en) | 2016-06-02 | 2018-01-16 | Nxp Usa, Inc. | Semiconductor device and method of making |
US9905687B1 (en) | 2017-02-17 | 2018-02-27 | Nxp Usa, Inc. | Semiconductor device and method of making |
US20200194581A1 (en) * | 2018-12-18 | 2020-06-18 | Vanguard International Semiconductor Corporation | Semiconductor device and method for forming the same |
Also Published As
Publication number | Publication date |
---|---|
US20060261382A1 (en) | 2006-11-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7439584B2 (en) | Structure and method for RESURF LDMOSFET with a current diverter | |
US7466006B2 (en) | Structure and method for RESURF diodes with a current diverter | |
US7915674B2 (en) | Lateral diffused metal oxide semiconductor device | |
US9673188B2 (en) | Integrated electrostatic discharge (ESD) clamping for an LDMOS transistor device having a bipolar transistor | |
US8193585B2 (en) | Semiconductor device with increased snapback voltage | |
US8802509B2 (en) | Configuration of gate to drain (GD) clamp and ESD protection circuit for power device breakdown protection | |
CN100527410C (en) | ESD protection device for semiconductor products | |
CN101350351A (en) | Semiconductor structure and forming method thereof | |
US8912569B2 (en) | Hybrid transistor | |
US8134219B2 (en) | Schottky diodes | |
US8441070B2 (en) | Semiconductor device and method of manufacturing semiconductor device | |
US8686531B2 (en) | Structure and method for forming a guard ring to protect a control device in a power semiconductor IC | |
US8513736B2 (en) | Semiconductor device | |
US8455953B2 (en) | Semiconductor device and method of manufacturing semiconductor device | |
US8809988B2 (en) | Low leakage and/or low turn-on voltage Schottky diode | |
US11322610B2 (en) | High voltage lateral junction diode device | |
US8283696B2 (en) | Integrated low leakage diode | |
CN110299357A (en) | Semiconductor device | |
US8022506B2 (en) | SOI device with more immunity from substrate voltage | |
US9263429B2 (en) | Semiconductor device and manufacturing method of the same | |
US20100109076A1 (en) | Structures for electrostatic discharge protection | |
US6384453B1 (en) | High withstand voltage diode and method for manufacturing same | |
US20120187484A1 (en) | Lateral double diffused metal oxide semiconductor device | |
JP6389247B2 (en) | Insulated gate bipolar transistor amplifier circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KHEMKA, VISHNU K.;BOSE, AMITAVA;ZHU, RONGHUA;REEL/FRAME:016595/0841 Effective date: 20050518 |
|
AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: CITIBANK, N.A., NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:022380/0409 Effective date: 20090216 Owner name: CITIBANK, N.A.,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:022380/0409 Effective date: 20090216 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424 Effective date: 20130521 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266 Effective date: 20131101 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0807 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NORTH STAR INNOVATIONS INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:037694/0264 Effective date: 20151002 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536 Effective date: 20151207 |
|
AS | Assignment |
Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001 Effective date: 20190217 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20201216 |