US7186616B2 - Method of removing nanoclusters in a semiconductor device - Google Patents
Method of removing nanoclusters in a semiconductor device Download PDFInfo
- Publication number
- US7186616B2 US7186616B2 US11/082,094 US8209405A US7186616B2 US 7186616 B2 US7186616 B2 US 7186616B2 US 8209405 A US8209405 A US 8209405A US 7186616 B2 US7186616 B2 US 7186616B2
- Authority
- US
- United States
- Prior art keywords
- nanoclusters
- insulating layer
- layer
- forming
- flowing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0411—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having floating gates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/68—Floating-gate IGFETs
- H10D30/6891—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode
- H10D30/6893—Floating-gate IGFETs characterised by the shapes, relative sizes or dispositions of the floating gate electrode wherein the floating gate has multiple non-connected parts, e.g. multi-particle floating gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/031—Manufacture or treatment of data-storage electrodes
- H10D64/035—Manufacture or treatment of data-storage electrodes comprising conductor-insulator-conductor-insulator-semiconductor structures
Definitions
- This disclosure relates to packaged semiconductors and more particularly to processing of semiconductors having nanoclusters.
- Nanoclusters including nanocrystals, are structures of a single chemical composition which are typically in the range of one to twenty-five nanometers in diameter. Nanoclusters are used as semiconductor storage elements and as optoelectronic devices for semiconductor applications.
- nanoclusters When nanoclusters are embedded into a portion of an integrated circuit, the nanoclusters that are deposited in the periphery region should be removed prior to the formation of peripheral devices such as transistors having gates, sources and drains. During deposition, nanoclusters of different sizes and shapes are formed. Some deposited nanoclusters are much larger than others while others are oblong in shape. The deposition of nanoclusters is not selective across a semiconductor substrate. Therefore, in some areas of an integrated circuit, the nanoclusters must be removed after a blanket deposition. When nanoclusters are deposited on a thin oxide surface, a long wet etch or dry etch is required to remove the nanoclusters from areas where no nanoclusters are desired.
- the long wet or dry etch compromises the integrity of the semiconductor being manufactured.
- the wet etching causes recessing of exposed oxide surfaces.
- isolation trenches are commonly formed to electrically separate transistors. These isolation trenches are filled with oxide that becomes recessed as a result of any wet etch chemistry that might be used to remove adjacent nanoclusters.
- conventional dry etch chemistries are applied to remove nanoclusters, all exposed silicon surfaces are consumed resulting in either roughened surfaces or recessed regions. Because nanoclusters are realistically not all uniform spheres, the removal of the nanoclusters using conventional etching techniques is not consistent. As a result, those nanoclusters which are larger or which have oblong shapes may remain on a surface.
- FIGS. 1–5 illustrate in cross-sectional form a method for removing nanoclusters from a desired portion of a semiconductor in accordance with one form of the present invention
- FIGS. 6–9 illustrate in cross-sectional form another form of a method for removing nanoclusters from a desired portion of a semiconductor.
- FIG. 1 Illustrated in FIG. 1 is a portion of a semiconductor device 10 in accordance with one form of the present invention.
- the semiconductor device 10 has a substrate 11 , a first isolation trench 12 and a second isolation trench 13 formed therein.
- the substrate 11 is single crystal silicon.
- other materials may be used such as gallium arsenide, silicon on insulator (SOI), etc.
- the isolation trenches may contain any of numerous insulating materials.
- isolation trenches 12 and 13 may contain silicon dioxide, nitride, high k dielectric materials, etc.
- each of the isolation trenches contain a same dielectric material. However, different dielectric materials may be present in different isolation trenches. It should be well understood that an integrated circuit has scores of such isolation trenches for electrical device separation.
- first dielectric layer 14 is silicon dioxide. In one form the first dielectric layer 14 is thermally grown overlying the substrate 11 and the isolation trenches 12 and 13 . However, the first dielectric layer 14 may be formed by other techniques including formation by deposition. Overlying the first dielectric layer 14 is a plurality of nanoclusters 16 . Nanoclusters are, in the illustrated form, silicon nanoclusters. It should be understood that nanoclusters having silicon content with other materials may also be used. In one form the nanoclusters 16 are formed by chemical vapor deposition (CVD).
- CVD chemical vapor deposition
- nanoclusters 16 may also be formed by other techniques including aerosol deposition or ion implantation. Overlying and surrounding the plurality of nanoclusters 16 is a second insulating layer or a control dielectric layer 18 .
- the control dielectric layer 18 is, in one form, silicon dioxide. Other dielectric materials may however be used such as nitrides, high k dielectric materials and composite layers of oxides and the above. In one form the control dielectric layer 18 is deposited.
- other formation techniques may be used including thermal growth so that the first dielectric layer 14 and the control dielectric layer 18 are a same dielectric layer and the nanoclusters 16 are formed by ion implantation.
- a nonvolatile memory (NVM) stack 20 exists in the form of the first dielectric layer 14 , the plurality of nanoclusters 16 and the control dielectric layer 18 .
- NVM nonvolatile memory
- a control electrode or gate electrode 22 is patterned to overlie the control dielectric layer 18 between isolation trench 12 and isolation trench 13 . The patterning is accomplished by the formation of a dielectric cap 24 over the desired remaining portion of the gate electrode 22 and then etching the gate electrode 22 with a conventional anisotropic dry etch.
- An anisotropic dry etch (e.g. a reactive ion etch (RIE)) is performed to remove all exposed portions of the control dielectric layer 18 .
- the dielectric cap 24 functions as a masking layer to protect the underlying gate electrode 22 and NVM stack 20 having control dielectric layer 18 , nanoclusters 16 and the first dielectric layer 14 .
- the anisotropic dry etch functions to substantially remove the control dielectric layer 18 but it should be understood that some residual dielectric material (not shown) may exist between the nanoclusters 16 and/or on top of the nanoclusters 16 .
- the anisotropic dry etch is not endpointed but rather is a timed etch. In another form, a wet etch may be performed rather than a dry etch. Potentially there will be undercutting of the NVM stack 20 with a wet etch since the wet etch is isotropic.
- semiconductor device 10 Illustrated in FIG. 3 is further processing of semiconductor device 10 .
- semiconductor device 10 is exposed to a flow of hydrogen (H 2 ) gas at a temperature between approximately four hundred degrees Celsius and nine hundred degrees Celsius.
- the hydrogen gas functions to reduce any oxide contained on the surface of the nanoclusters 16 .
- the hydrogen gas removes all oxygen in the form of oxide bonds that are present on the surface of the nanoclusters 16 .
- the removal of the surface oxygen from the nanoclusters 16 that are silicon based provides a significant advantage in being able to readily remove all of the nanoclusters.
- Other reducing gases include, for example, carbon monoxide and other hydrocarbons.
- the flow of the hydrogen reducing gas is timed so that the NVM stack 20 is not significantly laterally etched because the purpose is to expose the silicon of the nanoclusters 16 .
- This purpose can be readily achieved without degrading the structure of the NVM stack 20 .
- flowing the hydrogen for approximately one minute or less will expose silicon on most of the surfaces of the nanoclusters 16 without significantly etching the NVM stack 20 .
- directionality of the hydrogen reducing gas is implied, there is no requirement that the gas flow be directional.
- FIG. 4 Illustrated in FIG. 4 is further processing of semiconductor device 10 in accordance with the present invention.
- flow of the hydrogen reducing gas is terminated and a flow of hydrogen chloride (HCl) is begun in a same chamber without breaking a vacuum associated with the processing flow.
- HCl hydrogen chloride
- the hydrogen chloride is flowed for a short duration at temperatures somewhere from approximately four hundred degrees Celsius to nine hundred degrees Celsius.
- the HCl is flowed for less than one minute in order to avoid etching exposed sides of the gate electrode 22 which is typically polysilicon.
- an oxide sidewall spacer may first be formed around gate electrode 22 prior to flowing the H 2 and HCl gases.
- the chlorine in the HCl gas functions to react with silicon and remove all of the exposed nanoclusters 16 while not reacting with the underlying first dielectric layer 14 which is typically an oxide.
- a gaseous element such as chlorine may be used to consume the nanoclusters 16 without significantly degrading the chemistry or the shape of the underlying supporting layer which in this example is the first dielectric layer 14 .
- the first dielectric layer 14 functions during this portion of the processing to protect the underlying silicon substrate 11 from the gas containing halogen being used to remove the nanoclusters 16 ′.
- the reaction gases and volatile byproducts such as SiCl 4 are pumped from a chamber (not shown) containing semiconductor device 10 and are not deposited elsewhere on semiconductor device 10 to further modify semiconductor device 10 .
- the nanoclusters 16 ′ are illustrated in significantly reduced size prior to being completely consumed by the HCl.
- Other removal gases may be used.
- any gas that has halogen may be used to remove the nanoclusters 16 .
- such halogen containing gases are fluorine (F 2 ) or hydrogen bromide (HBr).
- F 2 fluorine
- HBr hydrogen bromide
- Illustrated in FIG. 5 is further processing of semiconductor device 10 to form a completed operating transistor capable of functioning as a nonvolatile memory (NVM) cell.
- NVM nonvolatile memory
- As a first component of the processing remaining portions of the first dielectric layer 14 are removed by a wet etch.
- sidewall liner 30 is formed by a blanket deposition of a dielectric and an anisotropic etch of the dielectric to leave the illustrated sidewall liner 30 .
- a first portion of source 36 and drain 38 extensions are implanted immediately adjacent the sidewall liner 30 and within the substrate 11 to the respective isolation trenches 12 and 13 .
- a conventional sidewall spacer 32 is formed adjacent the sidewall liner 30 on each side of the gate electrode 22 .
- a typical material used for the sidewall spacer is a nitride. It should be understood that sidewall spacer 32 surrounds the gate electrode 22 . During the formation of the sidewall spacer 32 , the dielectric cap 24 is removed if it has not already been removed prior to the formation of sidewall liner 30 . A second and stronger implant of source 36 and drain 38 is made to create a deeper source and a deeper drain, respectively. Conventional contacts (not shown) to the source, drain and gate of semiconductor device 10 may be readily formed. It should be apparent that there has been provided a method for efficiently and effectively removing silicon nanoclusters to form an NVM memory cell transistor. Other types of devices may be formed using the methods taught herein. For example, various optoelectronic devices may be formed using the methods described herein.
- FIG. 6 Illustrated in FIG. 6 is a semiconductor device 10 ′ formed using another form of the present invention.
- structural elements illustrated in FIGS. 6–9 that are analogous to those illustrated in FIGS. 1–5 will be numbered the same. Similarly, redundancy of common steps used in the method of FIGS. 6–9 and FIGS. 1–5 will be avoided.
- the structure of semiconductor device 10 ′ of FIG. 6 is formed substantially as illustrated in FIG. 1 .
- the control dielectric layer 18 of the NVM stack 20 is exposed to a germanium implantation as illustrated in FIG. 6 .
- germanium is implanted at a dose within a range of 10 15 to 5 ⁇ 10 16 atoms per centimeter squared (cm 2 ) and at an ion energy within a range of 2 to 15 keV.
- This implant dosage corresponds to a germanium content of the nanoclusters in the range of two to fifty percent.
- the germanium is driven into and through the control dielectric layer 18 and reaches the nanoclusters 16 .
- the germanium is driven into the nanoclusters 16 which previously was silicon with an oxide outer shell.
- the silicon nanoclusters 16 now form germanium-containing silicon nanoclusters 16 ′′.
- germanium is also implanted into the first dielectric layer 14 .
- the portion of control dielectric layer 18 that is covered by and underlying the gate electrode 22 and the dielectric cap 24 is not exposed directly to the germanium implantation. All other portions of the control dielectric layer 18 will contain both oxide and germanium.
- An optional anneal step may also be implemented following the implantation of germanium. In one form, the anneal is performed in a range of approximately 900 degrees Celsius and 1100 degrees Celsius for less than one minute. The anneal functions to make the nanoclusters 16 crystalline again after the germanium implant which may make the nanoclusters amorphous. In another form, other elements may be implanted into semiconductor device 10 ′ rather than germanium.
- nitrogen may be implanted into the nanoclusters 16 to form silicon nitride nanoclusters 16 ′′.
- the nitrogen implant in one form is at an energy within a range of one to six kilo electron Volts with a dose within a range of 5 ⁇ 10 15 to 5 ⁇ 10 16 atoms per cm 2 .
- This implant dosage corresponds to a nitrogen content in the nanoclusters in the range of five to fifty percent.
- FIG. 7 Illustrated in FIG. 7 is further processing of semiconductor device 10 ′ wherein the control dielectric layer 18 is removed by an anisotropic dry etch to expose nanoclusters 16 ′′ which have some germanium content.
- an anisotropic dry etch By way of example only a reactive ion etch (RIE) is performed to remove all exposed portions of the control dielectric layer 18 .
- the dielectric cap 24 functions as a masking layer to protect the underlying gate electrode 22 and NVM stack 20 having control dielectric layer 18 , nanoclusters 16 and the first dielectric layer 14 .
- the anisotropic dry etch functions to substantially remove the control dielectric layer 18 but it should be understood that some residual dielectric material (not shown) may exist between the nanoclusters 16 ′′ and/or on top of the nanoclusters 16 ′′.
- the anisotropic dry etch is not endpointed but rather is a timed etch. In another form, a wet etch may be performed rather than a dry etch. Potentially there will be undercutting of the NVM stack 20 with a wet etch since the wet etch is isotropic. It should be understood that the processing illustrated in FIGS. 6 and 7 may be reversed. In other words, the control dielectric layer 18 that is removed in FIG. 7 may be removed before the germanium implant of FIG. 6 . The end structure and material content as illustrated in FIG. 7 results in either order to begin the processing illustrated in FIG. 8 .
- FIG. 8 Illustrated in FIG. 8 is further processing of semiconductor device 10 ′ wherein the nanoclusters 16 ′′ are removed using a conventional isotropic wet etch.
- the nanoclusters 16 ′′ are silicon germanium in content
- an RCA clean is implemented.
- the RCA clean is a two step process wherein the first step involves exposure to a mixture containing ammonia hydroxide, hydrogen peroxide and water. The second step involves exposure to a mixture containing hydrochloric acid, hydrogen peroxide and water.
- the RCA clean removes the germanium containing silicon nanoclusters 16 ′′ selective to the underlying first dielectric layer 14 .
- the RCA clean typically occurs at room temperature. If the nanoclusters 16 ′′ have a silicon nitride content, a hot phosphoric acid etch is used to remove the nanoclusters 16 ′′ selective to the underlying first dielectric layer 14 .
- FIG. 9 Illustrated in FIG. 9 is further processing of semiconductor device 10 ′ to form a completed operating transistor capable of functioning as a nonvolatile memory (NVM) cell.
- NVM nonvolatile memory
- FIG. 9 Illustrated in FIG. 9 is further processing of semiconductor device 10 ′ to form a completed operating transistor capable of functioning as a nonvolatile memory (NVM) cell.
- NVM nonvolatile memory
- sidewall liner 30 is formed by a blanket deposition of a dielectric and an anisotropic etch of the dielectric to leave the illustrated sidewall liner 30 .
- a first portion of source 36 and drain 38 extensions are implanted immediately adjacent the sidewall liner 30 and within the substrate 11 to the respective isolation trenches 12 and 13 .
- a conventional sidewall spacer 32 is formed adjacent the sidewall liner 30 on each side of the gate electrode 22 .
- a typical material used for the sidewall spacer is a nitride. It should be understood that sidewall spacer 32 surrounds the gate electrode 22 . During the formation of the sidewall spacer 32 , the dielectric cap 24 is removed if it has not already been removed prior to the formation of sidewall liner 30 . A second and stronger implant of source 36 and drain 38 is made to create a deeper source and a deeper drain, respectively. Conventional contacts (not shown) to the source, drain and gate of semiconductor device 10 may be readily formed. It should be apparent that there has been provided a method for efficiently and effectively removing silicon nanoclusters to form an NVM memory cell transistor. Other types of devices may be formed using the methods taught herein. For example, various optoelectronic devices may be formed using the methods described herein.
- the methods provided herein provide a practical and efficient selective nanocluster deposition process.
- the methods provided herein will reduce topography at the silicon surface and minimize the time length and intensity required for wet cleans commonly implemented after etching.
- a method in which a semiconductor substrate is provided and a first insulating layer is formed over a surface of the semiconductor substrate. A layer of nanoclusters is formed over a surface of the first insulating layer. A second insulating layer is formed over the layer of nanoclusters. A selected portion of the second insulating layer is etched. A reducing gas is flowed over the semiconductor device.
- the semiconductor substrate is at a temperature in a range of 400–900 degrees Celsius.
- a gas containing halogen is flowed over the semiconductor device, the semiconductor substrate being at a temperature in a range of 400–900 degrees Celsius.
- a selected portion of the second insulating layer being etched is etched using a dry etch process.
- the reducing gas is flowed by flowing a gas comprising hydrogen.
- the flowing of the gas containing halogen further includes flowing a gas having hydrogen chloride.
- the nanoclusters of the layer of nanoclusters are silicon nanoclusters.
- a control electrode is formed over the second insulating layer prior to etching a selected portion thereof.
- source/drain extensions are implanted in the semiconductor substrate.
- the first insulating layer is formed by forming the first insulating layer from an oxide comprising silicon.
- flowing the gas containing halogen directly follows flowing the reducing gas without exposing the nanoclusters to oxygen.
- a method wherein a semiconductor substrate is formed and a first insulating layer is formed over a surface of the semiconductor substrate. A layer of nanoclusters is formed over a surface of the first insulating layer. A second insulating layer is formed over the layer of nanoclusters. Germanium is implanted into the nanoclusters. A selected portion of the second insulating layer is etched. The layer of nanoclusters is removed using a wet etch process that is selective to the first insulating layer. In another form implanting Germanium is performed using an ion energy of between 2 and 15 kilo electron Volts with a dose in the range of 10 15 to 5 ⁇ 10 16 atoms/cm 2 .
- the semiconductor substrate is annealed after implanting Germanium into the nanoclusters.
- a selected portion of the second insulating layer is etched by using a dry etch process.
- the wet etch process used to remove the layer of nanoclusters is an RCA clean.
- a control electrode is formed over the second insulating layer prior to etching a selected portion and source/drain extensions are implanted in the semiconductor substrate.
- a first insulating layer is formed over a surface of the semiconductor substrate.
- a layer of nanoclusters is formed over a surface of the first insulating layer.
- a second insulating layer is formed over the layer of nanoclusters. Nitrogen is implanted into the nanoclusters. A selected portion of the second insulating layer is etched. The layer of nanoclusters is removed using a wet etch process that is selective to the first insulating layer. In one form nitrogen is implanted using an ion energy of between 1 and 6 kilo electron volts with a dose in the range of 5 ⁇ 10 15 to 5 ⁇ 10 16 atoms/cm 2 .
- etching the selected portion of the second insulating layer is performed by using a dry etch process.
- the wet etch process used to remove the layer of nanoclusters is a phosphoric acid etch process.
- a control electrode is formed over the second insulating layer prior to etching a selected portion. Source/drain extensions are implanted in the semiconductor substrate.
- the term “plurality”, as used herein, is defined as two or more than two.
- the term “another”, as used herein, is defined as at least a second or more.
- the terms “including” and/or “having”, as used herein, are defined as “comprising” (i.e., open language).
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Semiconductor Memories (AREA)
- Drying Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (14)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/082,094 US7186616B2 (en) | 2005-03-16 | 2005-03-16 | Method of removing nanoclusters in a semiconductor device |
PCT/US2006/000611 WO2006101574A1 (en) | 2005-03-16 | 2006-01-10 | Method of removing nanoclusters in a semiconductor device |
TW095104264A TWI427705B (en) | 2005-03-16 | 2006-02-08 | Method for removing nano clusters in a semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/082,094 US7186616B2 (en) | 2005-03-16 | 2005-03-16 | Method of removing nanoclusters in a semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20060211199A1 US20060211199A1 (en) | 2006-09-21 |
US7186616B2 true US7186616B2 (en) | 2007-03-06 |
Family
ID=37010911
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/082,094 Expired - Fee Related US7186616B2 (en) | 2005-03-16 | 2005-03-16 | Method of removing nanoclusters in a semiconductor device |
Country Status (3)
Country | Link |
---|---|
US (1) | US7186616B2 (en) |
TW (1) | TWI427705B (en) |
WO (1) | WO2006101574A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090212349A1 (en) * | 2008-02-21 | 2009-08-27 | Tetsuya Kai | Semiconductor device and method for manufacturing the same |
US20100159651A1 (en) * | 2008-12-19 | 2010-06-24 | Shen Jinmiao J | Method of forming nanocrystals |
US7871886B2 (en) | 2008-12-19 | 2011-01-18 | Freescale Semiconductor, Inc. | Nanocrystal memory with differential energy bands and method of formation |
US9776853B2 (en) | 2012-12-18 | 2017-10-03 | Nxp Usa, Inc. | Reducing MEMS stiction by deposition of nanoclusters |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070123045A1 (en) * | 2005-11-30 | 2007-05-31 | Stephan Wege | Method for the treatment of material, in particular in the fabrication of semiconductor components |
US7955935B2 (en) * | 2006-08-03 | 2011-06-07 | Micron Technology, Inc. | Non-volatile memory cell devices and methods |
US7557008B2 (en) * | 2007-01-23 | 2009-07-07 | Freescale Semiconductor, Inc. | Method of making a non-volatile memory device |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5943571A (en) * | 1996-08-14 | 1999-08-24 | Siemens Aktiengesellschaft | Method for manufacturing fine structures |
US6060743A (en) * | 1997-05-21 | 2000-05-09 | Kabushiki Kaisha Toshiba | Semiconductor memory device having multilayer group IV nanocrystal quantum dot floating gate and method of manufacturing the same |
US6413819B1 (en) * | 2000-06-16 | 2002-07-02 | Motorola, Inc. | Memory device and method for using prefabricated isolated storage elements |
US20040150024A1 (en) | 2002-11-05 | 2004-08-05 | Stmicroelectronics S.A. | Method for storing a binary datum in a memory cell of an integrated memory circuit, corresponding integrated circuit and fabrication method |
US20050014335A1 (en) | 2003-06-13 | 2005-01-20 | Matthias Goldbach | Method for fabricating a memory cell |
US6896744B2 (en) * | 2001-05-22 | 2005-05-24 | Mitsubishi Chemical Corporation | Method for cleaning a surface of a substrate |
US6958265B2 (en) * | 2003-09-16 | 2005-10-25 | Freescale Semiconductor, Inc. | Semiconductor device with nanoclusters |
-
2005
- 2005-03-16 US US11/082,094 patent/US7186616B2/en not_active Expired - Fee Related
-
2006
- 2006-01-10 WO PCT/US2006/000611 patent/WO2006101574A1/en active Application Filing
- 2006-02-08 TW TW095104264A patent/TWI427705B/en not_active IP Right Cessation
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5943571A (en) * | 1996-08-14 | 1999-08-24 | Siemens Aktiengesellschaft | Method for manufacturing fine structures |
US6060743A (en) * | 1997-05-21 | 2000-05-09 | Kabushiki Kaisha Toshiba | Semiconductor memory device having multilayer group IV nanocrystal quantum dot floating gate and method of manufacturing the same |
US6413819B1 (en) * | 2000-06-16 | 2002-07-02 | Motorola, Inc. | Memory device and method for using prefabricated isolated storage elements |
US6896744B2 (en) * | 2001-05-22 | 2005-05-24 | Mitsubishi Chemical Corporation | Method for cleaning a surface of a substrate |
US20040150024A1 (en) | 2002-11-05 | 2004-08-05 | Stmicroelectronics S.A. | Method for storing a binary datum in a memory cell of an integrated memory circuit, corresponding integrated circuit and fabrication method |
US20050014335A1 (en) | 2003-06-13 | 2005-01-20 | Matthias Goldbach | Method for fabricating a memory cell |
US6958265B2 (en) * | 2003-09-16 | 2005-10-25 | Freescale Semiconductor, Inc. | Semiconductor device with nanoclusters |
Non-Patent Citations (6)
Title |
---|
Kim, Dong-Won; "Charge retention characteristics of SiGe quantum dot flash memories"; Conference Digest, Device Research Conference; 2002; 1 pg. abstract & pp. 151-152; IEEE; USA. |
Stegemann et al. Microstructure and Electrical Properties of Ge- and Si-Nanoclusters in implanted Gate Oxide for embedded Memory Applications. 2000. * |
Surface Cleaning and Wet Processing Terminology. Arrizona Board of Regents for the University of Arizona. 1999. * |
Wan, Development of silicon nitride dots for nanocrystal memory cells, Solid-State Electronics 48, 2004, pp.1519-1524. * |
Yingqui et al. GE nanocrystal formed directly by high-dose-ion-implantation and the related UV-VIS photoluminescence. Dec. 1-5, 2003. Abstract. * |
Zhu, Jane G. et al.; "Effects of Ion Beam Mixing on the Formation of SiGe Nanocrystals by Ion Implantation"; Proceedings of the 11<SUP>th </SUP>International Conference on Ion Implantation Technology; Jun. 16-21, 1996; 1 pg. abstract & pp. 690-693; IEEE; USA. |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090212349A1 (en) * | 2008-02-21 | 2009-08-27 | Tetsuya Kai | Semiconductor device and method for manufacturing the same |
US8115248B2 (en) * | 2008-02-21 | 2012-02-14 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
USRE44630E1 (en) * | 2008-02-21 | 2013-12-10 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
US20100159651A1 (en) * | 2008-12-19 | 2010-06-24 | Shen Jinmiao J | Method of forming nanocrystals |
US7799634B2 (en) | 2008-12-19 | 2010-09-21 | Freescale Semiconductor, Inc. | Method of forming nanocrystals |
US7871886B2 (en) | 2008-12-19 | 2011-01-18 | Freescale Semiconductor, Inc. | Nanocrystal memory with differential energy bands and method of formation |
US20110073936A1 (en) * | 2008-12-19 | 2011-03-31 | Freescale Semiconductor, Inc. | Nanocrystal memory with differential energy bands and method of formation |
US8163609B2 (en) | 2008-12-19 | 2012-04-24 | Freescale Semiconductor, Inc. | Nanocrystal memory with differential energy bands and method of formation |
US9776853B2 (en) | 2012-12-18 | 2017-10-03 | Nxp Usa, Inc. | Reducing MEMS stiction by deposition of nanoclusters |
Also Published As
Publication number | Publication date |
---|---|
WO2006101574A1 (en) | 2006-09-28 |
US20060211199A1 (en) | 2006-09-21 |
TWI427705B (en) | 2014-02-21 |
TW200703517A (en) | 2007-01-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7416945B1 (en) | Method for forming a split gate memory device | |
JP4583910B2 (en) | Transistor of semiconductor device and manufacturing method thereof | |
US7557008B2 (en) | Method of making a non-volatile memory device | |
US6346468B1 (en) | Method for forming an L-shaped spacer using a disposable polysilicon spacer | |
US8232171B2 (en) | Structure with isotropic silicon recess profile in nanoscale dimensions | |
JP2010501122A (en) | Active region compatible with dielectric layer | |
US7297598B2 (en) | Process for erase improvement in a non-volatile memory device | |
WO2006101574A1 (en) | Method of removing nanoclusters in a semiconductor device | |
US9627269B2 (en) | Transistor and fabrication method thereof | |
KR100669864B1 (en) | Manufacturing method of nonvolatile memory device | |
JP2007507092A (en) | Method for forming a semiconductor device having an isolation region | |
US7494895B2 (en) | Method of fabricating a three-dimensional MOSFET employing a hard mask spacer | |
JP4834304B2 (en) | Manufacturing method of semiconductor device | |
US20110156123A1 (en) | Method for manufacturing twin bit structure cell with hafnium oxide layer | |
US8546224B2 (en) | Method for manufacturing twin bit structure cell with aluminum oxide layer | |
JP5365054B2 (en) | Manufacturing method of semiconductor device | |
US6872667B1 (en) | Method of fabricating semiconductor device with separate periphery and cell region etching steps | |
US8598001B2 (en) | Method for manufacturing twin bit structure cell with hafnium oxide and nano-crystalline silicon layer | |
US7785965B2 (en) | Dual storage node memory devices and methods for fabricating the same | |
US7550357B2 (en) | Semiconductor device and fabricating method thereof | |
US20110140191A1 (en) | Method for manufacturing twin bit structure cell with silicon nitride layer | |
US9431408B2 (en) | Methods for fabricating integrated circuits with a high-voltage MOSFET | |
US7118997B2 (en) | Implantation of gate regions in semiconductor device fabrication | |
CN104916640A (en) | Semi-floating gate memory structure | |
JP2008198786A (en) | Manufacturing method of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RAO, RAJESH A.;MURALIDHAR, RAMACHANDRAN;STEIMLE, ROBET F.;REEL/FRAME:016393/0406 Effective date: 20050316 |
|
AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424 Effective date: 20130521 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266 Effective date: 20131101 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517 Effective date: 20151207 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NORTH STAR INNOVATIONS INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:037694/0264 Effective date: 20151002 |
|
AS | Assignment |
Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001 Effective date: 20160912 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536 Effective date: 20151207 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001 Effective date: 20190217 |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20190306 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421 Effective date: 20151207 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001 Effective date: 20160622 |
|
AS | Assignment |
Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001 Effective date: 20160912 |