US7082058B2 - Non-volatile semiconductor memory device having sense amplifier with increased speed - Google Patents
Non-volatile semiconductor memory device having sense amplifier with increased speed Download PDFInfo
- Publication number
- US7082058B2 US7082058B2 US10/991,042 US99104204A US7082058B2 US 7082058 B2 US7082058 B2 US 7082058B2 US 99104204 A US99104204 A US 99104204A US 7082058 B2 US7082058 B2 US 7082058B2
- Authority
- US
- United States
- Prior art keywords
- current
- sink
- sense amplifier
- nmos transistor
- data line
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 29
- 230000004044 response Effects 0.000 claims description 5
- 238000010586 diagram Methods 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 230000007423 decrease Effects 0.000 description 2
- 230000003321 amplification Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000036039 immunity Effects 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
- G11C16/28—Sensing or reading circuits; Data output circuits using differential sensing or reference cells, e.g. dummy cells
Definitions
- This disclosure relates to a semiconductor memory device, and more particularly, to a non-volatile semiconductor memory device having a sense amplifier.
- Basic operations in a semiconductor memory device such as a DRAM(Dynamic Random Access Memory), an SRAM(Static Random Access Memory), or a flash memory, include reading and writing data. There are usually minor differences among the memory types for the write operation, but there is little difference in the read operation.
- the read operation in a typical semiconductor memory device is controlled by a read enable signal that is applied by a switch to a corresponding memory cell or data read path, which provides an indication of a data read operation.
- a memory cell is enabled by electrically connecting a bit line and a word line to the memory cell.
- a word line is a line that is connected to a gate of a memory cell transistor
- a bit line is a line that is connected to a source or drain of the cell transistor.
- a flash memory reads data by sensing current, which is different from a DRAM.
- a current sense amplifier capable of sensing and amplifying is used to read data in the flash memory.
- a current mirror is one example of a current sense amplifier.
- a current mirror has a stable operation, which results from a high noise immunity and a low operating voltage. But it has a shortcoming, namely a relatively high current consumption. Furthermore, another shortcoming is its long sensing times. There have been prior efforts to reduce the current consumption and the sensing time of the data.
- a non-volatile memory cell MC is connected to a sense amplifier unit 10 through a column selection transistor M 5 .
- the sense amplifier unit 10 includes an NMOS transistor M 2 , an inverter I 1 , PMOS transistors M 1 , M 3 , M 6 ′ and an NMOS diode M 4 .
- the inverter I 1 inverts a signal of a bit line BL.
- the NMOS transistor M 2 is connected between a node N 1 and the bit line BL, and has its gate receiving an output of the inverter I 1 .
- the PMOS transistor M 1 is connected between a power source Vcc and the node N 1 , and has its gate connected to the node N 1 .
- the PMOS transistor M 3 is connected between the power source Vcc and an output node N 2 , and has its gate connected to the node N 1 .
- the PMOS transistor M 1 and the PMOS transistor M 3 have a configuration of a current mirror.
- a transistor M 6 ′ is connected between the power source Vcc and the node N 1 , and is turned on or off by a control signal PC.
- the NMOS diode M 4 is connected between the node N 2 and a ground node. A sensing current flowing through the PMOS transistor M 3 is converted to a voltage by the NMOS diode
- a current of the memory cell MC is detected by the sense amplifier unit 10 , and a sensing current is converted to a voltage.
- Sensed data (voltage) is output from the node N 2 .
- the data value of the memory cell MC is determined.
- the control signal PC is set low, thus turning on the PMOS transistor M 6 ′, which precharges the node N 1 to the level of the power source Vcc.
- the PMOS transistor M 6 ′ When the PMOS transistor M 6 ′ is turned on and the precharge operation is completed, the PMOS transistor M 3 turns off. Thus, the current does not flow through the PMOS transistor M 3 and the NMOS transistor M 4 , reducing current consumption during the precharging operation.
- the sense amplifier of a conventional single ended system utilizes a current on the sensing node via a current mirror, and not a current flowing in a main cell and a reference cell. That is, this conventional sense amplifier has a configuration for sensing a voltage shifted by a current difference.
- the time it takes to sense data stored in a memory cell depends upon how quickly the sensed current reaches a stabilized state. For example, if the cell transistor is in an on-state, then data sensing is valid when the data sensing current is above a determined reference current. That is, when the sensed current begins to be in a steady state, the current sensed for an on-cell is greater than the reference current. Conversely, a current sensed for an off-cell is less than the reference current.
- a precharge time is defined as the time it takes for the reference current flowing in the reference cell and the cell current flowing in the memory cell to become equal to a precharge current.
- the precharge is started by supplying current to the data line through a PMOS load.
- the bit line is charged by the supply of the precharge current, thus a precharge voltage increases and a current flows to the sensing memory cell.
- the precharge time is very long.
- FIG. 2 is a graph illustrating a precharge time for on-cell and off-cell.
- the horizontal axis represents time and the vertical axis represents current.
- the precharge time t 2 for the off cell is longer than a precharge time t 1 for the on cell. That is, the precharge time t 2 for the off cell becomes the total precharged time of the sense amplifier. Reducing this precharge time can reduce the data sensing time.
- the precharge time can be reduced by decreasing the current consumption during the sensing operation and simultaneously enabling a sensed current to reach a steady state in a shorter time. Thereby a semiconductor memory device capable of increasing data sensing speed is desired.
- Some embodiments of the invention provide a semiconductor memory device having a sense amplifier.
- the semiconductor memory device increases data sensing speed without the additional current consumption, and variably controls a sensing current in conformity with the state of the memory cell.
- FIG. 1 is a schematic diagram illustrating the configuration of a sense amplifier according to the conventional art
- FIG. 2 is a graph illustrating the precharge time in a sense amplifier of the conventional art
- FIG. 3 is a block diagram schematically showing the configuration of a semiconductor memory device according to an example embodiment of the invention.
- FIG. 4 is a block diagram schematically showing the configuration of a switching control part referred to FIG. 3 ;
- FIG. 5 is a graph showing a shift of the sink current through a switching operation referred to FIG. 4 ;
- FIG. 6 is a graph illustrating the precharge time referred to FIG. 3 .
- FIG. 3 illustrates the configuration of a semiconductor memory device according to an example embodiment of the invention.
- a semiconductor memory device is composed of a sense amplifier unit 500 , a current sink unit 100 , 200 and a sink current control unit 400 .
- the current sink unit is constructed of a first current sink part 100 and a second current sink part 200 .
- the sense amplifier unit 500 is connected to a column selection transistor N 206 through a data line DL_main, and the column selection transistor N 206 is connected to a specific memory cell Main Cell by a word line selection signal Main WL and a column selection signal Y-Pass.
- a reference cell Ref_Cell is connected to the sense amplifier unit 500 through a reference column selection transistor N 106 and a reference line DL_ref connected to the reference column selection transistor N 106 .
- the first current sink part 100 is coupled in parallel to the reference line DL_ref, connected to a node between the sense amplifier unit 500 and the reference cell Ref_Cell.
- the second current sink part 200 is coupled in parallel to the data line DL_main, connected to a node between the sense amplifier unit 500 and the memory cell Main Cell.
- the sink current control unit 400 is connected to the first current sink part 100 and the second current sink part 200 as a current mirror type, to control sink current.
- the sense amplifier unit 500 is constructed of PMOS transistors (P 101 ,P 102 ,P 103 ,P 104 ,P 201 ,P 202 ,P 203 ,P 204 ), NMOS transistors (N 101 ,M 102 ,N 201 ,N 202 ) and an inverter 210 .
- the NMOS transistor N 201 is connected between the data line DL_main, which is connected to the column selection transistor N 206 , and the PMOS transistor P 202 , and maintains the voltage of the data line DL_main as a determined voltage in response to a bias voltage Bias.
- the PMOS transistor P 202 is connected between the NMOS transistor N 201 and the PMOS transistor P 201 , and is configured with the PMOS transistor P 203 as a current mirror type, to perform a precharge of the data line DL_main.
- the PMOS transistor P 201 is connected between the PMOS transistor P 202 and a power source Vcc, and receives a precharge signal nPRE through a gate thereof.
- the PMOS transistor P 204 is connected between the power source Vcc and the PMOS transistor P 203 and receives the precharge signal nPRE through a gate thereof.
- the PMOS transistor P 203 is connected between the PMOS transistor P 204 and the NMOS transistor N 202 , and is configured as a current mirror with the PMOS transistor P 202 .
- the NMOS transistor N 202 is connected between the PMOS transistor P 203 and ground, and is configured as a current mirror type with the NMOS transistor N 102 .
- the NMOS transistor N 101 is connected between the reference line DL_ref, which is connected to the reference column selection transistor N 106 , and the PMOS transistor P 102 , and controls the voltage of the reference line DL_ref in response to the bias signal.
- the PMOS transistor P 102 is connected between the NMOS transistor N 101 and the PMOS transistor P 101 , and is configured as a current mirror type with the PMOS transistor P 103 to perform a precharge of the reference line DL_ref.
- the PMOS transistor P 101 is connected between the PMOS transistor P 102 and the power source Vcc, and receives the precharge signal nPRE through a gate thereof.
- the PMOS transistor P 104 is connected between the power source Vcc and the PMOS transistor P 103 , and receives the precharge signal nPRE through a gate thereof.
- the PMOS transistor P 103 is connected between the PMOS transistor P 104 and the NMOS transistor N 102 , and is configured as a current mirror type with the PMOS transistor P 102 .
- the NMOS transistor N 102 is connected between the PMOS transistor P 103 and ground, and is configured as a current mirror type with the NMOS transistor N 202 .
- the first current sink part 100 is constructed of first and second NMOS transistors N 103 , N 104 .
- the first NMOS transistor N 103 is connected between the reference line DL_ref and the second NMOS transistor N 104 , and receives a sink enable signal En_sink through a gate thereof.
- the second NMOS transistor N 104 is connected between the first NMOS transistor N 103 and ground, and has a current mirror type with a fifth NMOS transistor N 205 of the sink current control unit 400 , as described below.
- the second current sink part 200 is constructed of third and fourth NMOS transistors N 203 , N 204 .
- the third NMOS transistor N 203 is connected between the data line DL_main and the fourth NMOS transistor N 204 , and receives the sink enable signal En_sink through a gate thereof.
- the NMOS transistor N 204 is connected between the third NMOS transistor N 203 and ground, and is configured as a current mirror with the fifth NMOS transistor N 205 of the sink current control unit 400 , as described below.
- the first NMOS transistor N 103 and the third NMOS transistor N 203 have the same characteristics and size.
- the second NMOS transistor N 104 , the fourth NMOS transistor N 204 and the fifth NMOS transistor N 205 all have the same characteristics and size.
- the sink current control unit 400 includes the fifth NMOS transistor N 205 , resistance elements R, R 1 , R 2 , switching units SW 1 , SW 2 , and a switching control part 300 .
- the fifth NMOS transistor N 205 has the configuration of a current mirror type with the second NMOS transistor N 104 of the first current sink part 100 and with the fourth NMOS transistor N 204 of the second current sink part 200 , and is connected between the resistance element R 2 and ground.
- the resistance elements R, R 1 , R 2 are connected between the power source and the fifth NMOS transistor N 205 sequentially and in series.
- the switching unit SW 1 is constructed of an NMOS transistor and is connected with both terminals of the resistance element R 1 , and receives a switching signal C 1 of the switching control part 300 through a gate thereof.
- the switching unit SW 2 is constructed of an NMOS transistor, and is connected with both terminals of the resistance element R 2 , and receives a switching signal C 2 through a gate thereof.
- the switching control part 300 may be configured in various forms, and FIG. 4 illustrates one example for the configuration of the switching control part.
- the switching control part 300 includes a first switching control block 310 and a second switching control block 320 , the first switching control block 310 being for controlling the first switching unit SW 1 and the second switching control block 320 being for controlling the second switching unit SW 2 .
- the first switching control block 310 is composed of a PMOS transistor P 311 , NMOS transistors (N 312 , N 313 ), a fuse 317 , a NOR gate 314 and inverters 315 , 316 .
- the second switching control block 320 is composed of a PMOS transistor P 321 , NMOS transistors (N 322 , N 323 ), a fuse 327 , a NOR gate 324 and an inverter 325 .
- the PMOS transistor P 311 is connected between the power source Vcc and the fuse 317 , and receives a switching start signal Power_up through the gate thereof.
- the NMOS transistor N 312 is connected between the fuse 317 and ground, and receives the switching start signal Power_up through the gate thereof.
- the NOR gate 314 receives the switching start signal Power_up through one input terminal, and another input terminal thereof is connected to a node that is connected with the fuse 317 and the NMOS transistor N 312 .
- the inverter 315 is connected to the output terminal of the NOR gate 314 , and the output terminal of the inverter 315 is connected to the input terminal of the inverter 316 .
- the NMOS transistor N 313 is connected between the input terminal of the NOR gate 314 , which is connected to the fuse 317 , and ground.
- the gate of the NMOS transistor N 313 is connected to an output terminal of the NOR gate 314 .
- the inverter 316 is connected to the output terminal of the inverter 315 through an input terminal thereof, and outputs the switching signal C 1 through an output terminal thereof.
- the PMOS transistor P 321 is connected between the power source Vcc and the fuse 327 , and receives the switching start signal Power_up through a gate thereof.
- the NMOS transistor N 322 is connected between the fuse 327 and ground, and receives the switching start signal Power_up through its gate.
- the NOR gate 324 receives the switch start signal Power_up through one input terminal, and another input terminal thereof is connected to a node that is connected with the fuse 327 and the NMOS transistor 322 .
- the NMOS transistor N 323 is connected between an input terminal of the NOR gate 324 , which is connected to the fuse 327 , and ground, and a gate thereof is connected to an output terminal of the NOR gate 324 .
- the inverter 325 is connected to the output terminal of the NOR gate 324 through an input terminal thereof, and outputs the switching signal C 2 through an output terminal thereof.
- the fuses may be wed to select a standby current level.
- the semiconductor memory device which is provided with the sense amplifier having the above-described configuration, operates as follows.
- the precharge signal nPRE when the precharge signal nPRE is applied low, the PMOS transistors P 101 , P 201 are turned on, and a precharge of the reference line DL_ref and the data line DL_main begins through the PMOS transistors P 102 , P 202 .
- the voltage of the reference line DL_ref and the data line DL_main reach the same voltage as the applied voltage Bias minus the threshold voltage Vt of the NMOS transistors N 101 and N 201 , respectively, and this is the steady-state.
- a current Ipre_ref flowing through the PMOS transistor P 102 becomes equal to the current obtained by adding up Icell_ref flowing in the reference cell Ref_Cell, and a first sink current Isink_ref of the first current sink part 100 that operates by a sink enable signal En_sink applied simultaneously to the precharge signal nPRE. Furthermore, a current Ipre_main flowing through the PMOS transistor P 202 becomes equal to the current obtained by adding up the current Icell_main flowing in the memory cell Main Cell, and a second sink current Isink_main of the second current sink part 200 that operates by the sink enable signal En_sink.
- the current flowing in the reference line DL_REF and the data line DL_main increases by the quantity of the first sink current Isink_ref and the second sink current Isink_main, respectively, as compared with the conventional art. That is, the precharge time is reduced to a precharge time corresponding to the increased current quantity.
- the current obtained by adding up the current Icell_ref flowing in the reference cell Ref_Cell and the first sink current Isink_ref is the same as the current flowing in the NMOS transistor N 102 , and becomes the same as the current flowing through the NMOS transistor N 202 by the current mirror. Furthermore, the current obtained by adding up a current flowing in the memory cell Main Cell Icell_main and the second sink current Isink_main becomes the same as the current flowing through the PMOS transistor P 203 by the current mirror.
- Data of the memory cell Main Cell is outputted to the inverter 210 and is sensed by using the voltage variation of the sensing node So_node based on the difference between the current Icell_ref flowing in the reference cell Ref_Cell and the current Icell_main flowing in the memory cell Main Cell.
- the first current sink part 100 and the second current sink part 200 operate by the sink enable signal En-sink, and additional current consumption can be prevented by operating only when the sense amplifier operates.
- the first sink current Isink_ref and the second sink current Isink_main are simultaneously controlled as the same current quantity, by controlling a third sink current Isink flowing in the fifth NMOS transistor N 205 of the sink current control unit 400 which has a current mirror with the second NMOS transistor N 104 of the first current sink part 100 and the fourth NMOS transistor N 204 of the second current sink part 200 .
- a current quantity of the third sink current Isink increases or decreases through an opening or closing of the switching unit SW 1 , SW 2 .
- the opening and closing of the switching unit SW 1 , SW 2 is controlled by a combination of the control signals C 1 , C 2 outputted from the switching control part 300 .
- the switching control part 300 generates the switching control signals C 1 , C 2 by using a fuse.
- the input signal power_up is a pulse generated when the semiconductor chip is entirely powered on, and is maintained in a low state after the power-on.
- the output signal C 1 is maintained as a low state when a fuse 317 is closed, or is maintained as a high state when the fuse 317 is opened.
- the output signal C 2 is maintained as a high state when fuse 327 is closed, or is maintained as a low state when fuse 327 is opened.
- the third sink current Isink can increase or decrease by a state of the memory cell based on this configuration of the switching control part 300 .
- FIG. 5 illustrates the third sink current's dependence on the control signals C 1 , C 2 .
- the horizontal axis represents time and the vertical axis represents current.
- FIG. 5 if all levels of the control signals C 1 , C 2 are low, the least current flows, and if all levels of the control signals C 1 , C 2 are high, the most current flows. If levels of the controls signals C 1 , C 2 are different, a medium current flows.
- FIG. 5 provides an example of the configuration of the switching control part referred to FIG. 4 .
- various logical configurations can be provided through diverse designs of the switching control part.
- FIG. 6 is a graph that illustrates the precharge time based on the conventional technique and the precharge time based on an example embodiment of the invention, for an off cell. Recall that the longer precharge time for an off-cell is the upper limit for the precharge time, as opposed to an on-cell. Thus shorter off-cell precharge times demonstrate an overall faster sensing speed.
- the current Ioff+Isink_main flowing in the data line increases more quickly than the current Ioff of a data line without the current sink unit.
- the precharge time t 4 the case without a current sink unit, is shortened to the precharge time t 3 , the case of utilizing a current sink unit.
- the sink current can be appropriately controlled to improve the sensing speed even in case the state of the memory cell is changed.
- the data sensing speed can increase by shortening the precharge time of the data line, and the sensing current is variably controlled in conformity with the state of a memory cell to also control the sensing speed.
- Embodiments of the invention may be practiced in many ways. What follows are exemplary, non-limiting descriptions of some of these embodiments.
- An embodiment of the invention provides a non-volatile semiconductor memory device having a sense amplifier that senses data stored in a selected memory cell by comparing cell current differences from a reference cell.
- the semiconductor memory device includes a current sink unit coupled in parallel with a reference line and a data line, the reference line being for connecting between the reference cell and the sense amplifier, and the data line being for connecting between the selected memory cell and the sense amplifier, where the current sink unit together increases currents of the reference line and the data line; and a sink current control unit having a current mirror type with the current sink unit, the sink current control unit being provided with a switching unit and being for controlling a sink current of the current sink unit.
- the semiconductor memory device includes a sink current control unit provided with a switching unit, the sink current control unit being for generating a control signal that controls a sink current; and a current sink unit coupled in parallel with a reference line and a data line, the reference line being for connecting between the reference cell and the sense amplifier, and the data line being for connecting between the selected memory cell and the sense amplifier, where the current sink unit has a current mirror type with the sink current control unit, and together increases currents of the reference line and the data line in response to the control signal of the sink current control unit.
- the current sink unit may be composed of a first current sink part coupled in parallel to the reference line for connecting between the reference cell and the sense amplifier, the first current sink part being for increasing the current of the reference line; and a second current sink part coupled in parallel to the data line for connecting between the selected memory cell and the sense amplifier, the second current sink part being for increasing the current of the data line.
- the sink current control unit may be constructed of an NMOS transistor, a plurality of resistance elements, a switching unit for controlling a connection state of the resistance elements, and a switching control part for controlling the switching unit.
- the switching control part can control each connection state of the resistance elements through an opening or a closing of a fuse, and the sense amplifier may have a current mirror type.
- the structural configuration of the invention can increase the sensing speed of the sense amplifier and can control the sensing current in conformity with the state of the memory cell.
Landscapes
- Read Only Memory (AREA)
Abstract
Description
Claims (23)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR2003-83427 | 2003-11-24 | ||
KR10-2003-0083427A KR100513403B1 (en) | 2003-11-24 | 2003-11-24 | Non-volatile semiconductor memory apparatus having speed sense amplifier |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050111261A1 US20050111261A1 (en) | 2005-05-26 |
US7082058B2 true US7082058B2 (en) | 2006-07-25 |
Family
ID=34588004
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/991,042 Expired - Lifetime US7082058B2 (en) | 2003-11-24 | 2004-11-16 | Non-volatile semiconductor memory device having sense amplifier with increased speed |
Country Status (3)
Country | Link |
---|---|
US (1) | US7082058B2 (en) |
JP (1) | JP4624727B2 (en) |
KR (1) | KR100513403B1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070236999A1 (en) * | 2005-04-12 | 2007-10-11 | Yosuhiko Honda | Reference current generating circuit of nonvolatile semiconductor memory device |
US20110216601A1 (en) * | 2010-03-02 | 2011-09-08 | Macronix International Co., Ltd. | Current sink system based on sample and hold for source side sensing |
CN102208207A (en) * | 2010-03-30 | 2011-10-05 | 旺宏电子股份有限公司 | Drain current system based on sample and hold source side sensing |
US8654600B1 (en) | 2011-03-01 | 2014-02-18 | Lattice Semiconductor Corporation | Low-voltage current sense amplifier |
WO2019199618A1 (en) * | 2018-04-09 | 2019-10-17 | Anaflash Inc | Logic compatible embedded flash memory |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2007141273A (en) * | 2005-11-14 | 2007-06-07 | Renesas Technology Corp | Nonvolatile storage device |
JP2009129470A (en) * | 2007-11-20 | 2009-06-11 | Toshiba Corp | Semiconductor memory device |
KR101027696B1 (en) * | 2009-12-29 | 2011-04-12 | 주식회사 하이닉스반도체 | Current sensing circuit and semiconductor memory device using same |
KR101999764B1 (en) | 2012-08-24 | 2019-07-12 | 에스케이하이닉스 주식회사 | Semiconductor memory device |
KR102186883B1 (en) | 2013-05-31 | 2020-12-04 | 에스케이하이닉스 주식회사 | Integrated circuit and operating method for the same |
KR102150469B1 (en) * | 2014-04-04 | 2020-09-02 | 에스케이하이닉스 주식회사 | Resistive memory device |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6055187A (en) * | 1996-04-30 | 2000-04-25 | Stmicroelectronics S.R.L. | Sensing circuitry for reading and verifying the contents of electrically programmable/erasable non-volatile memory cells |
US6275961B1 (en) * | 1996-02-27 | 2001-08-14 | Micron Technology, Inc. | Circuit and method for performing tests on memory array cells using external sense amplifier reference current |
US6504761B2 (en) | 2001-02-13 | 2003-01-07 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory device improved sense amplification configuration |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5390147A (en) * | 1994-03-02 | 1995-02-14 | Atmel Corporation | Core organization and sense amplifier having lubricating current, active clamping and buffered sense node for speed enhancement for non-volatile memory |
JPH08195092A (en) * | 1995-01-13 | 1996-07-30 | Toyota Motor Corp | Data read-out circuit |
JP2000260195A (en) * | 1999-03-10 | 2000-09-22 | Toshiba Corp | Read only memory |
-
2003
- 2003-11-24 KR KR10-2003-0083427A patent/KR100513403B1/en not_active IP Right Cessation
-
2004
- 2004-06-18 JP JP2004181552A patent/JP4624727B2/en not_active Expired - Fee Related
- 2004-11-16 US US10/991,042 patent/US7082058B2/en not_active Expired - Lifetime
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6275961B1 (en) * | 1996-02-27 | 2001-08-14 | Micron Technology, Inc. | Circuit and method for performing tests on memory array cells using external sense amplifier reference current |
US6055187A (en) * | 1996-04-30 | 2000-04-25 | Stmicroelectronics S.R.L. | Sensing circuitry for reading and verifying the contents of electrically programmable/erasable non-volatile memory cells |
US6504761B2 (en) | 2001-02-13 | 2003-01-07 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory device improved sense amplification configuration |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070236999A1 (en) * | 2005-04-12 | 2007-10-11 | Yosuhiko Honda | Reference current generating circuit of nonvolatile semiconductor memory device |
US7477549B2 (en) * | 2005-04-12 | 2009-01-13 | Kabushiki Kaisha Toshiba | Reference current generating circuit of nonvolatile semiconductor memory device |
US20110216601A1 (en) * | 2010-03-02 | 2011-09-08 | Macronix International Co., Ltd. | Current sink system based on sample and hold for source side sensing |
US8149627B2 (en) * | 2010-03-02 | 2012-04-03 | Macronix International Co., Ltd. | Current sink system based on sample and hold for source side sensing |
CN102208207A (en) * | 2010-03-30 | 2011-10-05 | 旺宏电子股份有限公司 | Drain current system based on sample and hold source side sensing |
CN102208207B (en) * | 2010-03-30 | 2013-11-06 | 旺宏电子股份有限公司 | Sink Current System Based on Source Terminal Sensing with Sample and Hold |
US8654600B1 (en) | 2011-03-01 | 2014-02-18 | Lattice Semiconductor Corporation | Low-voltage current sense amplifier |
WO2019199618A1 (en) * | 2018-04-09 | 2019-10-17 | Anaflash Inc | Logic compatible embedded flash memory |
Also Published As
Publication number | Publication date |
---|---|
JP4624727B2 (en) | 2011-02-02 |
KR100513403B1 (en) | 2005-09-09 |
JP2005158220A (en) | 2005-06-16 |
US20050111261A1 (en) | 2005-05-26 |
KR20050049720A (en) | 2005-05-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6504761B2 (en) | Non-volatile semiconductor memory device improved sense amplification configuration | |
US6438038B2 (en) | Read circuit of nonvolatile semiconductor memory | |
US7369450B2 (en) | Nonvolatile memory having latching sense amplifier and method of operation | |
US8437196B2 (en) | Sense-amplifier circuit for non-volatile memories that operates at low supply voltages | |
US7855583B2 (en) | Sense amplifier for low voltage high speed sensing | |
US5761123A (en) | Sense amplifier circuit of a nonvolatile semiconductor memory device | |
US7590003B2 (en) | Self-reference sense amplifier circuit and sensing method | |
EP0994484A1 (en) | Memory cell sense amplifier | |
US8310891B2 (en) | Resistance variable memory device for protecting coupling noise | |
JP3886669B2 (en) | Semiconductor memory device | |
US20130155755A1 (en) | Resistive memory apparatus | |
JP2723015B2 (en) | Semiconductor storage device | |
US5487045A (en) | Sense amplifier having variable sensing load for non-volatile memory | |
US7082058B2 (en) | Non-volatile semiconductor memory device having sense amplifier with increased speed | |
US5940322A (en) | Constant voltage generating circuit with improved line voltage control | |
US6906975B2 (en) | Reference voltage generating circuit of nonvolatile ferroelectric memory device | |
US7609555B2 (en) | Sensing circuit for flash memory device operating at low power supply voltage | |
KR100630346B1 (en) | Word line driving circuit and driving method by charge distribution in read mode | |
JP2001014879A (en) | Read-out circuit for non-volatile memory | |
US6856547B2 (en) | Circuit for biasing an input node of a sense amplifier with a pre-charge stage | |
US7826291B2 (en) | Precharge and evaluation phase circuits for sense amplifiers | |
US4807193A (en) | Semiconductor memory device with a detection circuit to detect word line potential | |
JP4593707B2 (en) | Memory cell sense amplifier | |
KR100418578B1 (en) | Bit-line sense amp control circuit in semiconductor memory device | |
US6693827B2 (en) | Memory cell sensing circuit capable of enhancing the sensing speed |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, SEUNG-KEUN;PARK, JIN-SUNG;REEL/FRAME:015598/0925 Effective date: 20041106 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: MOSAID TECHNOLOGIES INCORPORATED, CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SAMSUNG ELECTRONICS CO., LTD.;REEL/FRAME:025423/0186 Effective date: 20101026 |
|
AS | Assignment |
Owner name: ROYAL BANK OF CANADA, CANADA Free format text: U.S. INTELLECTUAL PROPERTY SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) - SHORT FORM;ASSIGNORS:658276 N.B. LTD.;658868 N.B. INC.;MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:027512/0196 Effective date: 20111223 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: CHANGE OF NAME;ASSIGNOR:MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:032439/0638 Effective date: 20140101 |
|
AS | Assignment |
Owner name: CONVERSANT IP N.B. 276 INC., CANADA Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344 Effective date: 20140611 Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344 Effective date: 20140611 Owner name: CONVERSANT IP N.B. 868 INC., CANADA Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344 Effective date: 20140611 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA Free format text: CHANGE OF ADDRESS;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033678/0096 Effective date: 20140820 Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: CHANGE OF ADDRESS;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033678/0096 Effective date: 20140820 |
|
AS | Assignment |
Owner name: CPPIB CREDIT INVESTMENTS INC., AS LENDER, CANADA Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033706/0367 Effective date: 20140611 Owner name: ROYAL BANK OF CANADA, AS LENDER, CANADA Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:033706/0367 Effective date: 20140611 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |
|
AS | Assignment |
Owner name: CPPIB CREDIT INVESTMENTS, INC., CANADA Free format text: AMENDED AND RESTATED U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:046900/0136 Effective date: 20180731 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424 Effective date: 20180731 Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424 Effective date: 20180731 |
|
AS | Assignment |
Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CPPIB CREDIT INVESTMENTS INC.;REEL/FRAME:054371/0684 Effective date: 20201028 |
|
AS | Assignment |
Owner name: MOSAID TECHNOLOGIES INCORPORATED, CANADA Free format text: CHANGE OF NAME;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY INC.;REEL/FRAME:058297/0646 Effective date: 20210401 |
|
AS | Assignment |
Owner name: MOSAID TECHNOLOGIES INCORPORATED, CANADA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE CONVEYING PARTY'S NAME PREVIOUSLY RECORDED ON REEL 058297 FRAME 0646. ASSIGNOR(S) HEREBY CONFIRMS THE CHANGE OF NAME;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:064746/0409 Effective date: 20210401 |