US7049697B2 - Process for making fine pitch connections between devices and structure made by the process - Google Patents
Process for making fine pitch connections between devices and structure made by the process Download PDFInfo
- Publication number
- US7049697B2 US7049697B2 US10/606,425 US60642503A US7049697B2 US 7049697 B2 US7049697 B2 US 7049697B2 US 60642503 A US60642503 A US 60642503A US 7049697 B2 US7049697 B2 US 7049697B2
- Authority
- US
- United States
- Prior art keywords
- chips
- layer
- chip
- support
- vias
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 238000000034 method Methods 0.000 title abstract description 50
- 239000004065 semiconductor Substances 0.000 claims abstract description 11
- 238000009429 electrical wiring Methods 0.000 claims description 6
- 238000011049 filling Methods 0.000 claims description 4
- 239000003989 dielectric material Substances 0.000 claims 2
- 239000007787 solid Substances 0.000 claims 2
- 230000005855 radiation Effects 0.000 abstract description 7
- 239000010410 layer Substances 0.000 description 78
- 238000004519 manufacturing process Methods 0.000 description 14
- 239000000463 material Substances 0.000 description 12
- 239000002184 metal Substances 0.000 description 11
- 229910052751 metal Inorganic materials 0.000 description 11
- 238000005304 joining Methods 0.000 description 9
- 238000012545 processing Methods 0.000 description 9
- 229910000679 solder Inorganic materials 0.000 description 9
- 238000003475 lamination Methods 0.000 description 8
- 239000004642 Polyimide Substances 0.000 description 7
- 239000000956 alloy Substances 0.000 description 7
- 229920001721 polyimide Polymers 0.000 description 7
- 239000000758 substrate Substances 0.000 description 7
- 238000005275 alloying Methods 0.000 description 6
- 239000000853 adhesive Substances 0.000 description 4
- 230000001070 adhesive effect Effects 0.000 description 4
- 229910045601 alloy Inorganic materials 0.000 description 4
- 238000010438 heat treatment Methods 0.000 description 4
- 239000012790 adhesive layer Substances 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 229910052737 gold Inorganic materials 0.000 description 3
- 229910052718 tin Inorganic materials 0.000 description 3
- 238000013459 approach Methods 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 239000000919 ceramic Substances 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000000227 grinding Methods 0.000 description 2
- 238000000608 laser ablation Methods 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 229920001169 thermoplastic Polymers 0.000 description 2
- 235000012431 wafers Nutrition 0.000 description 2
- 229910015363 Au—Sn Inorganic materials 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 239000005352 borofloat Substances 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000032798 delamination Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000005496 eutectics Effects 0.000 description 1
- 239000011888 foil Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 229910001092 metal group alloy Inorganic materials 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 229920001187 thermosetting polymer Polymers 0.000 description 1
- 239000004416 thermosoftening plastic Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68359—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used as a support during manufacture of interconnect decals or build up layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16237—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8112—Aligning
- H01L2224/81136—Aligning involving guiding structures, e.g. spacers or supporting members
- H01L2224/81138—Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
- H01L2224/8114—Guiding structures outside the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
Definitions
- This invention relates to manufacturing of integrated circuit devices. More particularly, this invention relates to a process for interconnecting multiple devices (generally with different sizes, architectures and functions) at close proximity and with a very high wiring density.
- a conventional method of joining a semiconductor device to a carrier involves the use of controlled-collapse chip connections (C4s).
- C4s controlled-collapse chip connections
- U.S. Pat. No. 4,489,364 assigned to International Business Machines Corporation, discloses a ceramic chip carrier for supporting an array of chips by means of solder balls, such as C4s, to form a multichip module (MCM).
- MCM multichip module
- a C4 chip/carrier joining method typically requires an array of pads of about 100 ⁇ m diameter, with the pads at approximately a 200 ⁇ m pitch.
- MCMs tend to be expensive, due to their multilayered ceramic structure, and require significantly more area than the combined area of the chips.
- another method must be used for devices which require a joining pitch below 150 ⁇ m.
- the present invention addresses the above-described need by providing a method for fabricating a semiconductor device including a chip, in which very fine-pitch connections are made between chips by using matching stud/via structures.
- a stud is provided on a first surface of a chip (the surface closest to the active area), and a first layer is formed on a plate which is transparent to ablating radiation.
- the first layer includes a conducting pad on a surface of the layer opposite the plate, and generally has electrical wiring therein for device interconnection.
- a second layer is formed on that surface of the first layer, and a via is formed in the second layer to expose the conducting pad; the alignment substrate, the first layer and the second layer form a temporary alignment structure.
- the stud on the chip surface is then aligned and inserted into the via, and the chip is attached to the alignment structure.
- the first surface of the chip thus contacts the second layer and the stud makes electrical contact with the conducting pad (so that a stud/via connection is made).
- a support is then attached to the chip (or array of chips) on the backside thereof.
- the interface between the first layer and the transparent plate is ablated using ablating radiation (typically laser radiation) transmitted through the plate, thereby detaching the plate.
- the chip (or chip array) and the alignment structure may be fully bonded by performing a lamination process.
- the support may be attached by forming an alloy between metal layers deposited on the backside of the chip and on the top surface of the support.
- the chip array and support may be attached by forming stud/via connections (e.g. studs on the back surfaces of the chips with vias formed in a layer deposited on the support). If the chips are of different thicknesses, the chips are planarized (typically by grinding and/or chemical-mechanical polishing) before the support is attached.
- connection pads such as C4 pads are formed on this surface. Interconnection with other carriers may also be accomplished using stud/via connections instead of C4 connection pads.
- a stud is provided on the first layer formed on the transparent plate, while a via is formed in a second layer on the first surface of the chip (that is, the positions of stud and via are reversed from the method described just above).
- the stud is aligned to the via, and the chip is attached to the alignment structure so that the first layer contacts the second layer and the stud makes electrical contact with the conducting pad.
- the chip and the alignment structure may be bonded by a lamination process, as noted above.
- the support substrate may also be attached by metallizing the chip and support and forming an alloy therebetween, or by making stud/via connections. If the chips are of different thicknesses, the chips are planarized.
- a backside support is then attached to the chip (or array of chips). The interface between the first layer and the transparent plate is ablated using ablating radiation transmitted through the plate, thereby detaching the plate.
- a semiconductor device which includes a plurality of chips.
- a support is attached to the chips on the back surfaces thereof.
- a first layer is disposed on the front surfaces of the chips; this layer has a plurality of vias formed therein and conducting pads in registration with the vias.
- a plurality of studs, corresponding to the vias, are disposed in the vias.
- a second layer is attached to the first layer on a surface of the first layer opposite the front surfaces of the chips. This second layer is aligned to the first layer by the studs in the vias.
- the second layer includes electrical wiring connecting to the chips through the studs and the conducting pads.
- the electrical wiring in the second layer makes electrical connections between the chips.
- the stud/via structures may be formed either with the studs in contact with the front surfaces of the chips or with the studs in contact with the second layer.
- the support may be attached to the back surfaces of the chips by a metal alloy layer, or by a layer which includes stud/via structures. Electrical connection pads (such as C4 pads) may be provided on the second layer.
- the chips may include chips with active devices and chips without active devices.
- the chips without active devices may have passive components fabricated thereon and connected with the active devices through the electrical wiring. Chips with passive components are advantageously located in proximity to the chips with active devices, in spaces left vacant by the placement thereof.
- FIG. 1 shows a chip carrier on which four individual chips are mounted and through which the chips are interconnected.
- FIG. 2A is a schematic cross-sectional view of a semiconductor device or chip, according to a first embodiment of the invention.
- FIG. 2B is a schematic cross-sectional view of a temporary structure including a transparent plate for aligning and attaching the chip, according to the first embodiment of the invention.
- FIGS. 3A–3E illustrate steps in a fabrication process for a device having a dense arrangement of chips, in accordance with the first embodiment of the invention.
- FIGS. 4A–4C illustrate an alternative method of attaching the chip support shown in FIG. 3E .
- FIG. 5 illustrates the use of ablating radiation to detach the transparent plate.
- FIGS. 6A and 6B illustrate further steps in the fabrication process according to the first embodiment of the invention, after removal of the transparent plate;
- FIGS. 6A and 6B show chip supports attached as in FIGS. 3E and 4C , respectively.
- FIG. 6C shows fabrication of interconnects using stud/via connections as an alternative to the C4 interconnections of FIGS. 6A and 6B .
- FIGS. 7A and 7B are schematic cross-sectional views of a chip and temporary alignment structure, respectively, according to a second embodiment of the invention.
- FIGS. 8A–8C illustrate steps in a fabrication process for a device having a dense arrangement of chips, in accordance with the second embodiment of the invention.
- FIG. 8D shows fabrication of interconnects using stud/via connections as an alternative to the C4 interconnections of FIGS. 8B and 8C .
- FIGS. 9A–9C illustrate an additional aspect of the invention in which passive devices are located in spaces between chips.
- a semiconductor device including a chip is fabricated using stud/via connections, as detailed below.
- chip 2 has metal studs 20 formed on the terminal surface 2 a (see FIG. 2A ). Studs 20 may be formed of Ni, Cu, Ni-plated Cu, W or some other metal or combination of metals. It is understood that the active areas of chip 2 are close to surface 2 a ; some material will be removed from the back surface 2 b in a later processing step. The studs 20 protrude from surface 2 a a distance which typically is 5 ⁇ m or less. A layer 21 of a low-melting-point alloy material is deposited on the surface of the stud; this facilitates formation of an electrical connection during the joining process.
- This material is typically 90/10 Pb/Sn solder, 2 ⁇ m or less thick; alternative alloy materials include Au/Sn and Sn/Ag.
- the alloy material may be subjected to a thermal reflow process so that layer 21 acquires a rounded shape, as shown in FIG. 2A ; this facilitates alignment of the studs on the chip to vias on the alignment structure.
- FIG. 2B shows the structure of a temporary alignment structure 12 , according to the first embodiment of the invention.
- the temporary alignment structure 12 includes a transparent plate 22 (such as boro-float glass from Schott Glasses). At this stage in the process, the transparent plate 22 has various layers disposed thereon; plate 22 is separated from those layers at a later stage of the process.
- Dielectric layer 23 typically polyimide
- high-density wiring 24 generally several levels of Cu conductors, as shown schematically in FIG. 2B ), and has electrical joining pads 25 on the surface 23 a opposite plate 22 .
- layer 23 including the conductors, is shown as a single layer, it will be appreciated that for ease of manufacturing it is often designed and fabricated as a multilayer structure.
- Pads 25 are typically Ni, but may also be Cu, Au, Co or a combination thereof.
- a dielectric layer 26 overlies the wiring layer 23 ; layer 26 may be formed of a polyimide material typically used in thin film packaging processing.
- Layer 26 has vias 27 formed therein (e.g. by reactive-ion etching or by an excimer laser), so that a terminal metal joining pad 25 is at each via bottom.
- the thickness of layer 26 (and hence the depth of the vias 27 ) is chosen to match the height of the studs 20 .
- the vias may be formed with a sloped wall angle as a guide for high-accuracy, self-aligned placement of the studs 20 in the vias 27 .
- the wall angle of the via may be tailored to be either near-vertical or sloped. A near-vertical profile can be obtained if the vias are formed by RIE. It has been noticed that stud/via alignment is readily accomplished when the wall angle is 65°; a via with this wall angle may conveniently be obtained when an excimer laser is used to form the via.
- thermoplastic polymer adhesive may be deposited on the top of the dielectric layer 26 , to ensure reliable bonding to the chip surface 2 a .
- the entire layer 26 may be formed of adhesive material.
- An adhesive layer may be deposited on surface 2 a of chip 2 in addition to, or instead of, layer 28 .
- FIGS. 3A–3G The process for aligning and mounting multiple chips 2 to the alignment structure 12 , in accordance with the first embodiment of the invention, is shown in FIGS. 3A–3G .
- the chips are aligned to the alignment structure 12 by placing studs 20 in corresponding vias 27 .
- an automated alignment tool may be used to align the chips to the alignment structure; if such a tool is used, the matching of the stud pattern to the via pattern can be made with a pitch of less than 1 ⁇ m.
- the alignment may be done optically, by viewing an alignment mark on surface 2 a of chip 2 through the transparent plate 22 ; in that case a viewing hole must be formed in layers 23 and 26 . Since the system may be built from chips having different functions and originating from different device wafers, adjacent chips may have different thicknesses, as shown in FIG. 3A .
- Each chip 2 may be temporarily held in position relative to the alignment structure 12 , while alignment and placement of other chips is performed. This may be done by using focused infrared heating to melt solder on a selected stud (e.g. solder 21 t on stud 20 t ), thereby “spot welding” the stud to the corresponding joining pad 25 t . It will be appreciated that such heating should be performed outside an active device area of the chip, as heating through the device area should be avoided. Adhesive or solder fuses may also be used at specified locations on the front surface 2 a of the chip, so that the chip is temporarily held to corresponding portions of the alignment structure.
- chip 2 may be temporarily held in position by performing the alignment procedure at an elevated temperature, so that the surface of polyimide layer 26 is slightly “tacky” before being brought into contact with surface 2 a of chip 2 .
- a lamination process is performed to permanently attach the chips to layers 23 and 26 (see FIG. 3B ).
- the lamination process is typically performed at elevated temperature and pressure, to ensure (1) stud/via registration; (2) vertical metal bonding between the studs 20 and via joining pads 25 ; and (3) bonding of the chips 2 to layer 26 (and to any material therebetween).
- the temperature may be in the range 200° C.–400° C. and the pressure may be in the range 10 psi–200 psi.
- the lamination process causes the solder 21 to flow so that solder either partially or completely fills via 27 .
- the gaps 30 between adjacent chips be as narrow as possible (see FIGS. 3A and 3B ).
- the gaps 30 between chips may be fully or partially filled with a suitable material 31 , such as thermoset epoxy or another organic material ( FIG. 3C ). If a gap fill process is performed, gaps 30 have a minimum size determined by the filling procedure used. The different chips will typically have their thicknesses reduced and preferably made uniform in a later processing step; accordingly, if a gap fill process is performed the gaps 30 need only be filled to a level matching their eventual uniform thickness.
- the chips are then thinned and planarized to have a uniform thickness, preferably by grinding and chemical-mechanical polishing (CMP) of their back surfaces 2 b .
- CMP chemical-mechanical polishing
- a chip support 32 (typically a Si wafer) is then bonded to the planarized back surface 2 p of the chips, as shown in FIG. 3E . If the system has only low-power ( ⁇ 1 W) chips, this bonding may be performed using an insulating adhesive.
- a thermally conductive bond between chips 2 and support 32 may be obtained by a metal alloying process, in which an alloy is formed between metallized surfaces of the planarized chips 2 and the chip support 32 .
- the chip support 32 is first coated with a layer 33 to ensure adhesion of the conductive layer to the chip support surface; for example, this layer may be a Ti/TiN combination or TiW.
- a similar layer 34 is deposited on the back surface 2 p of the chips. The two layers 33 , 34 are then placed together facing each other, with an alloying layer 35 placed between them (see FIG. 3E ).
- Alloying layer 35 is preferably a metal (e.g. Sn) or combination of metals (e.g. Au—Sn) which permits bonding below 400° C., in order to be compatible with previously processed materials.
- a metal e.g. Sn
- Au—Sn metals
- Using a slightly crushable Sn foil between the two layers 33 , 34 ensures good mechanical contact before alloying.
- an additional layer with suitable eutectic properties may be deposited on each bonding layer 33 , 34 , and the two surfaces then brought into direct contact. Applying a heat treatment (below 400° C.) results in formation of an alloy between layer 35 and each of layers 33 and 34 .
- Another low cost alternative which is known in the art, is to coat one surface with Au or Au/Si which becomes a bonding layer at 400° C.
- FIGS. 4A–4C An alternative process for obtaining a thermally conductive bond between chips 2 and support 32 is shown in FIGS. 4A–4C .
- This process uses a stud/via matching technique, similar to that described above.
- Metal studs 40 are formed on the planarized surface 2 p of the chips. These studs may be the same metal as studs 20 , or may be of Cu to ensure thermal conductivity.
- a layer of solder 41 may be applied to the surface of the stud.
- Chip support 32 has conducting pads 45 deposited thereon, with a polyimide layer 46 overlying the pads ( FIG. 4B ).
- the polyimide layer 46 has vias 47 formed therein to expose pads 45 .
- the studs 40 on chips 2 are then aligned to the vias 47 , and a lamination process is performed to permanently attach the chip support 32 ( FIG. 4C ). As shown in FIG. 4C , the size and pitch of studs 40 and vias 47 may be much greater than those of the wiring interconnection studs 20 and vias 27 .
- a stud/via connection between the support 32 and chips 2 may also be realized by reversing the positions of studs and vias shown in FIGS. 4A–4C ; that is, studs 40 may be formed on support 32 while conducting pads 45 and layer 46 are deposited on planarized surface 2 p.
- the chip support 32 can be of any convenient size and shape to accommodate the chips.
- the substrate may also be rectangular.
- FIG. 3E (alternatively, FIG. 4C ) is then subjected to a laser ablation process.
- laser radiation 36 incident on surface 22 a of transparent plate 22 , penetrates the plate and ablates the interface between the plate and the polyimide of layer 23 .
- U.S. Pat. No. 5,258,236, assigned to the assignee of the present invention the disclosure of this patent is incorporated herein by reference.
- the chip support 32 thus becomes the support for the chips, the wiring layer, and the stud/via connections therebetween.
- FIG. 6A if the chip support 32 is attached using a metallization and alloying process (see FIG. 3E ). Alternatively, if a stud/via connection process is used to attach chip support 32 (see FIGS. 4A–4C ), the device appears as shown in FIG. 6B . It should be noted that the size and pitch of the C4 pads 37 is much greater than that of the studs 20 or vias 27 .
- Additional levels of interconnection may also be formed using stud/via connections instead of C4 pads.
- conducting pads 61 may be formed on surface 23 b of the wiring layer 23 and then covered with a polyimide layer 62 , which then has interconnect vias 63 formed therein to expose pads 61 . These vias are then aligned to interconnect studs on the chip carrier (not shown). It will be appreciated that the interconnect studs and vias may be reversed (that is, studs may instead be formed on surface 23 b to match vias on the chip carrier).
- a similar stud/via joining process is used to join the chips and the wiring layer, but the positions of studs and vias are reversed.
- chip 2 has disposed thereon conducting pads 55 , dielectric layer 56 with vias 57 , and thermoplastic adhesive layer 58 .
- Temporary alignment structure 12 including transparent plate 22 and high-density wiring layer 23 , has studs 50 with solder layers 51 ( FIG. 7B ).
- the chips and alignment structure are then aligned as in the first embodiment, resulting in the arrangement shown in FIG. 8A .
- Further processing including lamination, optionally filling the gap 60 , planarizing the chips and attaching chip support 32 , also proceeds as in the first embodiment. If the chip support is attached using a metallization/alloying process, the resulting structure is as shown in FIG. 8B (compare FIG. 6A ). If the chip support is attached using a stud/via connection process with studs on the planarized back surface of the chips, the resulting structure is as shown in FIG. 8C (compare FIG. 6B ).
- interconnection C4 pads may be replaced by a stud/via arrangement, as in the first embodiment, as shown for example in FIG. 8D (compare FIG. 6C ).
- the chips 2 have common dimensions so that the chips may be arranged in a uniform, rectangular format with narrow gaps 65 between the chips, as shown in FIG. 9A (which may be understood as a plan view of either FIG. 3A or FIG. 8A ).
- FIG. 9A which may be understood as a plan view of either FIG. 3A or FIG. 8A .
- the chips may be supplied by a variety of manufacturers and be of various dimensions. This may result in a situation where the placement pattern of the chips cannot avoid wasted space, as shown in FIG. 9B ; chips 200 – 204 are interconnected and are in close proximity, but their varying sizes leave a vacant space 205 in the midst of the chip arrangement. This situation not only wastes space but also may create processing difficulties.
- passive components e.g. resistors, capacitors etc.
- the device chips To generally be interconnected with the device chips, to allow proper functioning of the devices. It is possible to build the passive components on top of the device chips, but this approach severely limits processing temperatures and hence the choice of materials used in the fabrication of the passive components.
- the system-on-a-chip structure is improved by fabricating the required passive components on a separate chip 210 which is sized to fit in the space 205 (see FIG. 9C ).
- the passive components on chip 210 are interconnected with the device chips through wiring layer 23 , as described above.
- This arrangement not only makes use of the vacant space, but also offers processing and performance advantages.
- Fabricating the passive components on a separate chip (as opposed to on top of the device chip, for example) permits greater freedom of material choices and a wider range of processing temperatures, thereby providing the opportunity to create optimized passive components.
- locating the passive components adjacent to the device chips (as opposed to being fabricated in the substrate, for example) provides greater opportunities for improved chipset performance.
- processing difficulties may be avoided by filling space 205 with a dummy piece of silicon (in place of chip 210 ) to maintain a uniformly sized gap 65 between the chips.
- the chip connection method described herein permits greatly increased wiring density for chip-to-chip interconnections, thereby realizing higher device bandwidth. Furthermore, with this method the need for conventional C4 chip-to-chip connections is eliminated; the complexity of the carrier substrate is therefore reduced. More space thus becomes available for a system designer to allocate C4s to meet other requirements; this in turn offers opportunities to design more advanced device structures.
- this method permits both highly accurate chip placement with vertical interconnections on the front side of the chips and assured thermal conductivity on the backside of the chips. Furthermore, by using direct wiring interconnections, the overall chip signal fidelity is significantly improved (especially for high-frequency devices), and power requirements are reduced.
- this method is applicable to form large-area chips, chips with mixed functions, and chips fabricated with various (perhaps incompatible) processes. Accordingly, this method is especially useful for specialized, high-functionality chips such as ASICs, wireless chips and A/D convertor chips, among others.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Wire Bonding (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A semiconductor device structure including fine-pitch connections between chips is fabricated using stud/via matching structures. The stud and via are aligned and connected, thereby permitting fine-pitch chip placement and electrical interconnections. A chip support is then attached to the device. A temporary chip alignment structure includes a transparent plate exposed to ablating radiation; the plate is then detached and removed. This method permits interconnection of multiple chips (generally with different sizes, architectures and functions) at close proximity and with very high wiring density. The device may include passive components located on separate chips, so that the device includes chips with and without active devices.
Description
This application is a division of application Ser. No. 10/213,872, filed Aug. 6, 2002, now U.S. Pat. No. 6,737,297, which is a continuation-in-part of application Ser. No. 09/669,531 filed Sep. 26, 2000 now U.S. Pat No. 6,444,560.
This invention relates to manufacturing of integrated circuit devices. More particularly, this invention relates to a process for interconnecting multiple devices (generally with different sizes, architectures and functions) at close proximity and with a very high wiring density.
The need for greater functionality and performance in semiconductor devices has resulted in the development of larger and more complex chips. In addition, it is often desirable to include several different functions on a single chip to obtain a “system on a chip,” which generally requires both an increased chip size and a more complicated manufacturing process. These factors both tend to depress manufacturing yield. It is estimated that many such complex chips, with areas greater than 400 mm2, will generally have very low manufacturing yield (perhaps under 10%).
One method of maintaining acceptable yields is to manufacture smaller chips, and then to interconnect those chips on a single substrate or chip carrier. Besides improved manufacturing yield, another major advantage of this approach is that the individual chips may be of different sizes, perform different functions, or be fabricated by different or incompatible methods. A conventional method of joining a semiconductor device to a carrier involves the use of controlled-collapse chip connections (C4s). For example, U.S. Pat. No. 4,489,364, assigned to International Business Machines Corporation, discloses a ceramic chip carrier for supporting an array of chips by means of solder balls, such as C4s, to form a multichip module (MCM). As an example, as shown in FIG. 1 , four separate chips 10 are mounted on a carrier 11; the carrier includes the wiring necessary to interconnect the chips. A C4 chip/carrier joining method typically requires an array of pads of about 100 μm diameter, with the pads at approximately a 200 μm pitch. Such MCMs tend to be expensive, due to their multilayered ceramic structure, and require significantly more area than the combined area of the chips. For devices which require a joining pitch below 150 μm, another method must be used.
To realize the advantages offered by the system-on-a-chip (SOC) concept, it becomes necessary for all of the different chip functions to be in very close proximity and have very precise alignment with respect to each other. The alignment and interconnection should also be performed with minimal added complexity in the overall process. In the case of an SOC, the interconnections should be made on top of the chips rather than in the chip carrier substrate. Furthermore, it is highly desirable that the passive components (resistors, capacitors, etc.) required for proper operation of the chips be located in close proximity to the chips.
There remains a need for a process for fabricating a device having a dense arrangement of chips and a high wiring density of chip-to-chip interconnections which can be practiced with high manufacturing yield.
The present invention addresses the above-described need by providing a method for fabricating a semiconductor device including a chip, in which very fine-pitch connections are made between chips by using matching stud/via structures.
According to a first aspect of the invention, a stud is provided on a first surface of a chip (the surface closest to the active area), and a first layer is formed on a plate which is transparent to ablating radiation. The first layer includes a conducting pad on a surface of the layer opposite the plate, and generally has electrical wiring therein for device interconnection. A second layer is formed on that surface of the first layer, and a via is formed in the second layer to expose the conducting pad; the alignment substrate, the first layer and the second layer form a temporary alignment structure. The stud on the chip surface is then aligned and inserted into the via, and the chip is attached to the alignment structure. The first surface of the chip thus contacts the second layer and the stud makes electrical contact with the conducting pad (so that a stud/via connection is made). A support is then attached to the chip (or array of chips) on the backside thereof. The interface between the first layer and the transparent plate is ablated using ablating radiation (typically laser radiation) transmitted through the plate, thereby detaching the plate.
The chip (or chip array) and the alignment structure may be fully bonded by performing a lamination process. To ensure thermal conductivity from the chip to the support material, the support may be attached by forming an alloy between metal layers deposited on the backside of the chip and on the top surface of the support. Alternatively, the chip array and support may be attached by forming stud/via connections (e.g. studs on the back surfaces of the chips with vias formed in a layer deposited on the support). If the chips are of different thicknesses, the chips are planarized (typically by grinding and/or chemical-mechanical polishing) before the support is attached.
The detaching and removal of the transparent plate exposes a surface of the first layer. In order to permit interconnection with other carriers, connection pads such as C4 pads are formed on this surface. Interconnection with other carriers may also be accomplished using stud/via connections instead of C4 connection pads.
According to a second aspect of the invention, a stud is provided on the first layer formed on the transparent plate, while a via is formed in a second layer on the first surface of the chip (that is, the positions of stud and via are reversed from the method described just above). The stud is aligned to the via, and the chip is attached to the alignment structure so that the first layer contacts the second layer and the stud makes electrical contact with the conducting pad.
After the stud and via are aligned, the chip and the alignment structure may be bonded by a lamination process, as noted above. The support substrate may also be attached by metallizing the chip and support and forming an alloy therebetween, or by making stud/via connections. If the chips are of different thicknesses, the chips are planarized. A backside support is then attached to the chip (or array of chips). The interface between the first layer and the transparent plate is ablated using ablating radiation transmitted through the plate, thereby detaching the plate.
According to another aspect of the invention, a semiconductor device is provided which includes a plurality of chips. A support is attached to the chips on the back surfaces thereof. A first layer is disposed on the front surfaces of the chips; this layer has a plurality of vias formed therein and conducting pads in registration with the vias. A plurality of studs, corresponding to the vias, are disposed in the vias. A second layer is attached to the first layer on a surface of the first layer opposite the front surfaces of the chips. This second layer is aligned to the first layer by the studs in the vias. The second layer includes electrical wiring connecting to the chips through the studs and the conducting pads.
The electrical wiring in the second layer makes electrical connections between the chips. The stud/via structures may be formed either with the studs in contact with the front surfaces of the chips or with the studs in contact with the second layer.
The support may be attached to the back surfaces of the chips by a metal alloy layer, or by a layer which includes stud/via structures. Electrical connection pads (such as C4 pads) may be provided on the second layer.
It should be noted that the chips may include chips with active devices and chips without active devices. In particular, the chips without active devices may have passive components fabricated thereon and connected with the active devices through the electrical wiring. Chips with passive components are advantageously located in proximity to the chips with active devices, in spaces left vacant by the placement thereof.
In accordance with the present invention, a semiconductor device including a chip is fabricated using stud/via connections, as detailed below.
First Embodiment:Stud Formed on Device Chip
In the first embodiment of the invention, chip 2 has metal studs 20 formed on the terminal surface 2 a (see FIG. 2A ). Studs 20 may be formed of Ni, Cu, Ni-plated Cu, W or some other metal or combination of metals. It is understood that the active areas of chip 2 are close to surface 2 a; some material will be removed from the back surface 2 b in a later processing step. The studs 20 protrude from surface 2 a a distance which typically is 5 μm or less. A layer 21 of a low-melting-point alloy material is deposited on the surface of the stud; this facilitates formation of an electrical connection during the joining process. This material is typically 90/10 Pb/Sn solder, 2 μm or less thick; alternative alloy materials include Au/Sn and Sn/Ag. The alloy material may be subjected to a thermal reflow process so that layer 21 acquires a rounded shape, as shown in FIG. 2A ; this facilitates alignment of the studs on the chip to vias on the alignment structure.
As shown in FIG. 2B , the vias may be formed with a sloped wall angle as a guide for high-accuracy, self-aligned placement of the studs 20 in the vias 27. The wall angle of the via may be tailored to be either near-vertical or sloped. A near-vertical profile can be obtained if the vias are formed by RIE. It has been noticed that stud/via alignment is readily accomplished when the wall angle is 65°; a via with this wall angle may conveniently be obtained when an excimer laser is used to form the via.
A thin coating 28 of thermoplastic polymer adhesive may be deposited on the top of the dielectric layer 26, to ensure reliable bonding to the chip surface 2 a. Alternatively, the entire layer 26 may be formed of adhesive material. An adhesive layer may be deposited on surface 2 a of chip 2 in addition to, or instead of, layer 28.
The process for aligning and mounting multiple chips 2 to the alignment structure 12, in accordance with the first embodiment of the invention, is shown in FIGS. 3A–3G . The chips are aligned to the alignment structure 12 by placing studs 20 in corresponding vias 27. As is understood by those skilled in the art, an automated alignment tool may be used to align the chips to the alignment structure; if such a tool is used, the matching of the stud pattern to the via pattern can be made with a pitch of less than 1 μm. Alternatively, the alignment may be done optically, by viewing an alignment mark on surface 2 a of chip 2 through the transparent plate 22; in that case a viewing hole must be formed in layers 23 and 26. Since the system may be built from chips having different functions and originating from different device wafers, adjacent chips may have different thicknesses, as shown in FIG. 3A .
Each chip 2 may be temporarily held in position relative to the alignment structure 12, while alignment and placement of other chips is performed. This may be done by using focused infrared heating to melt solder on a selected stud (e.g. solder 21 t on stud 20 t), thereby “spot welding” the stud to the corresponding joining pad 25 t. It will be appreciated that such heating should be performed outside an active device area of the chip, as heating through the device area should be avoided. Adhesive or solder fuses may also be used at specified locations on the front surface 2 a of the chip, so that the chip is temporarily held to corresponding portions of the alignment structure.
Alternatively (even if adhesive layer 28 is not used), chip 2 may be temporarily held in position by performing the alignment procedure at an elevated temperature, so that the surface of polyimide layer 26 is slightly “tacky” before being brought into contact with surface 2 a of chip 2.
After all of the chips 2 have been aligned and temporarily held or “tacked” to the alignment structure, a lamination process is performed to permanently attach the chips to layers 23 and 26 (see FIG. 3B ). The lamination process is typically performed at elevated temperature and pressure, to ensure (1) stud/via registration; (2) vertical metal bonding between the studs 20 and via joining pads 25; and (3) bonding of the chips 2 to layer 26 (and to any material therebetween). Depending on the materials used, the temperature may be in the range 200° C.–400° C. and the pressure may be in the range 10 psi–200 psi. As shown in FIG. 3B , the lamination process causes the solder 21 to flow so that solder either partially or completely fills via 27.
To build a dense array of chips (so as to arrive at an optimum performance integrated system-on-a-chip structure), it is desirable that the gaps 30 between adjacent chips be as narrow as possible (see FIGS. 3A and 3B ). After the lamination process, the gaps 30 between chips may be fully or partially filled with a suitable material 31, such as thermoset epoxy or another organic material (FIG. 3C ). If a gap fill process is performed, gaps 30 have a minimum size determined by the filling procedure used. The different chips will typically have their thicknesses reduced and preferably made uniform in a later processing step; accordingly, if a gap fill process is performed the gaps 30 need only be filled to a level matching their eventual uniform thickness.
The chips are then thinned and planarized to have a uniform thickness, preferably by grinding and chemical-mechanical polishing (CMP) of their back surfaces 2 b. As shown in FIG. 3D , the result of this process is that the various chips have a uniform planar back surface 2 p with respect to each other.
A chip support 32 (typically a Si wafer) is then bonded to the planarized back surface 2 p of the chips, as shown in FIG. 3E . If the system has only low-power (˜1 W) chips, this bonding may be performed using an insulating adhesive.
However, if the system includes high-power chips, it is necessary to allow for heat transfer away from the chips; the bonding material must then be thermally conductive. A thermally conductive bond between chips 2 and support 32 may be obtained by a metal alloying process, in which an alloy is formed between metallized surfaces of the planarized chips 2 and the chip support 32. To create this conductive layer, the chip support 32 is first coated with a layer 33 to ensure adhesion of the conductive layer to the chip support surface; for example, this layer may be a Ti/TiN combination or TiW. A similar layer 34 is deposited on the back surface 2 p of the chips. The two layers 33, 34 are then placed together facing each other, with an alloying layer 35 placed between them (see FIG. 3E ). Alloying layer 35 is preferably a metal (e.g. Sn) or combination of metals (e.g. Au—Sn) which permits bonding below 400° C., in order to be compatible with previously processed materials. Using a slightly crushable Sn foil between the two layers 33, 34 ensures good mechanical contact before alloying. Alternatively, an additional layer with suitable eutectic properties may be deposited on each bonding layer 33, 34, and the two surfaces then brought into direct contact. Applying a heat treatment (below 400° C.) results in formation of an alloy between layer 35 and each of layers 33 and 34. Another low cost alternative, which is known in the art, is to coat one surface with Au or Au/Si which becomes a bonding layer at 400° C.
An alternative process for obtaining a thermally conductive bond between chips 2 and support 32 is shown in FIGS. 4A–4C . This process uses a stud/via matching technique, similar to that described above. Metal studs 40 are formed on the planarized surface 2 p of the chips. These studs may be the same metal as studs 20, or may be of Cu to ensure thermal conductivity. A layer of solder 41 may be applied to the surface of the stud. Chip support 32 has conducting pads 45 deposited thereon, with a polyimide layer 46 overlying the pads (FIG. 4B ). The polyimide layer 46 has vias 47 formed therein to expose pads 45. The studs 40 on chips 2 are then aligned to the vias 47, and a lamination process is performed to permanently attach the chip support 32 (FIG. 4C ). As shown in FIG. 4C , the size and pitch of studs 40 and vias 47 may be much greater than those of the wiring interconnection studs 20 and vias 27.
It will be appreciated that a stud/via connection between the support 32 and chips 2 may also be realized by reversing the positions of studs and vias shown in FIGS. 4A–4C ; that is, studs 40 may be formed on support 32 while conducting pads 45 and layer 46 are deposited on planarized surface 2 p.
It should be noted that the chip support 32 can be of any convenient size and shape to accommodate the chips. In particular, if the chips are generally rectangular, the substrate may also be rectangular.
The structure shown in FIG. 3E (alternatively, FIG. 4C ) is then subjected to a laser ablation process. As shown schematically in FIG. 5 , laser radiation 36, incident on surface 22 a of transparent plate 22, penetrates the plate and ablates the interface between the plate and the polyimide of layer 23. (Some details of the laser ablation process are provided in U.S. Pat. No. 5,258,236, assigned to the assignee of the present invention; the disclosure of this patent is incorporated herein by reference.) This results in delamination of the plate from layer 23, so that plate 22 may be removed. The chip support 32 thus becomes the support for the chips, the wiring layer, and the stud/via connections therebetween.
With plate 22 removed, surface 23 b of layer 23 is exposed. C4 pads 37 are then formed on this surface (or are exposed if already present), so that the interconnected chips may be joined to an appropriate carrier. The device then appears as shown in FIG. 6A , if the chip support 32 is attached using a metallization and alloying process (see FIG. 3E ). Alternatively, if a stud/via connection process is used to attach chip support 32 (see FIGS. 4A–4C ), the device appears as shown in FIG. 6B . It should be noted that the size and pitch of the C4 pads 37 is much greater than that of the studs 20 or vias 27.
Additional levels of interconnection may also be formed using stud/via connections instead of C4 pads. For example, as shown in FIG. 6C , conducting pads 61 may be formed on surface 23 b of the wiring layer 23 and then covered with a polyimide layer 62, which then has interconnect vias 63 formed therein to expose pads 61. These vias are then aligned to interconnect studs on the chip carrier (not shown). It will be appreciated that the interconnect studs and vias may be reversed (that is, studs may instead be formed on surface 23 b to match vias on the chip carrier).
Second Embodiment:Vias Formed on Device Chips
In a second embodiment of the invention, a similar stud/via joining process is used to join the chips and the wiring layer, but the positions of studs and vias are reversed. As shown in FIG. 7A , chip 2 has disposed thereon conducting pads 55, dielectric layer 56 with vias 57, and thermoplastic adhesive layer 58. Temporary alignment structure 12, including transparent plate 22 and high-density wiring layer 23, has studs 50 with solder layers 51 (FIG. 7B ).
The chips and alignment structure are then aligned as in the first embodiment, resulting in the arrangement shown in FIG. 8A . Further processing, including lamination, optionally filling the gap 60, planarizing the chips and attaching chip support 32, also proceeds as in the first embodiment. If the chip support is attached using a metallization/alloying process, the resulting structure is as shown in FIG. 8B (compare FIG. 6A ). If the chip support is attached using a stud/via connection process with studs on the planarized back surface of the chips, the resulting structure is as shown in FIG. 8C (compare FIG. 6B ).
Furthermore, the interconnection C4 pads may be replaced by a stud/via arrangement, as in the first embodiment, as shown for example in FIG. 8D (compare FIG. 6C ).
Integration of Passive Components
In both of the embodiments discussed above, it is desirable that all the chips 2 have common dimensions so that the chips may be arranged in a uniform, rectangular format with narrow gaps 65 between the chips, as shown in FIG. 9A (which may be understood as a plan view of either FIG. 3A or FIG. 8A ). However, as noted above, in actual practice the chips may be supplied by a variety of manufacturers and be of various dimensions. This may result in a situation where the placement pattern of the chips cannot avoid wasted space, as shown in FIG. 9B ; chips 200–204 are interconnected and are in close proximity, but their varying sizes leave a vacant space 205 in the midst of the chip arrangement. This situation not only wastes space but also may create processing difficulties.
It should be noted that passive components (e.g. resistors, capacitors etc.) must generally be interconnected with the device chips, to allow proper functioning of the devices. It is possible to build the passive components on top of the device chips, but this approach severely limits processing temperatures and hence the choice of materials used in the fabrication of the passive components.
The system-on-a-chip structure is improved by fabricating the required passive components on a separate chip 210 which is sized to fit in the space 205 (see FIG. 9C ). The passive components on chip 210 are interconnected with the device chips through wiring layer 23, as described above. This arrangement not only makes use of the vacant space, but also offers processing and performance advantages. Fabricating the passive components on a separate chip (as opposed to on top of the device chip, for example) permits greater freedom of material choices and a wider range of processing temperatures, thereby providing the opportunity to create optimized passive components. Furthermore, locating the passive components adjacent to the device chips (as opposed to being fabricated in the substrate, for example) provides greater opportunities for improved chipset performance.
Alternatively, in the event that the passive components are provided elsewhere in the structure, processing difficulties may be avoided by filling space 205 with a dummy piece of silicon (in place of chip 210) to maintain a uniformly sized gap 65 between the chips.
System Design Advantages
The chip connection method described herein permits greatly increased wiring density for chip-to-chip interconnections, thereby realizing higher device bandwidth. Furthermore, with this method the need for conventional C4 chip-to-chip connections is eliminated; the complexity of the carrier substrate is therefore reduced. More space thus becomes available for a system designer to allocate C4s to meet other requirements; this in turn offers opportunities to design more advanced device structures.
In addition, this method permits both highly accurate chip placement with vertical interconnections on the front side of the chips and assured thermal conductivity on the backside of the chips. Furthermore, by using direct wiring interconnections, the overall chip signal fidelity is significantly improved (especially for high-frequency devices), and power requirements are reduced.
As noted above, this method is applicable to form large-area chips, chips with mixed functions, and chips fabricated with various (perhaps incompatible) processes. Accordingly, this method is especially useful for specialized, high-functionality chips such as ASICs, wireless chips and A/D convertor chips, among others.
While the invention has been described in terms of specific embodiments, it is evident in view of the foregoing description that numerous alternatives, modifications and variations will be apparent to those skilled in the art. Accordingly, the invention is intended to encompass all such alternatives, modifications and variations which fall within the scope and spirit of the invention and the following claims.
Claims (4)
1. A semiconductor device including a plurality of chips, the chips having front surfaces and back surfaces, the device comprising:
a support attached to the chips on the back surfaces thereof, the chips being arranged on the support in a planar horizontal structure with a previously formed filling between the chips;
a first layer formed of a solid dielectric material and having a first surface and an opposing second surface, the first layer being disposed on the front surfaces of the chips, the first surface being in contact with the front surfaces of the chips so that the chips separate the first layer from the support, the first layer having a plurality of vias formed therein;
a plurality of studs corresponding to the vias and disposed therein; and
a second layer attached to the first layer on a the second surface of the first layer, the second layer being formed of a solid dielectric material and having conducting pads on a surface thereof in contact with the first layer, the conducting pads being in registration with the vias so that each conducting pad forms an end of the corresponding via, the second layer including electrical wiring connecting to the chips through the studs and the conducting pads, at least a portion of the electrical wiring running within the second layer from one conducting pad to another conducting pad for making electrical connection between the chips,
wherein said plurality of chips includes chips with active devices and a chip without active devices.
2. A semiconductor device according to claim 1 , further comprising an attachment layer between the support and the chips, wherein the attachment layer has a plurality of support connection vias formed therein, support connection pads in registration with the support connection vias, and a plurality of support connection studs disposed in the support connection vias and connected to the support connection pads.
3. A semiconductor device according to claim 1 , wherein the chip without active devices has passive components fabricated thereon.
4. A semiconductor device according to claim 1 , wherein the chip without active devices has a size according to a placement pattern of the chips with active devices.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/606,425 US7049697B2 (en) | 2000-09-26 | 2003-06-26 | Process for making fine pitch connections between devices and structure made by the process |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/669,531 US6444560B1 (en) | 2000-09-26 | 2000-09-26 | Process for making fine pitch connections between devices and structure made by the process |
US10/213,872 US6737297B2 (en) | 2000-09-26 | 2002-08-06 | Process for making fine pitch connections between devices and structure made by the process |
US10/606,425 US7049697B2 (en) | 2000-09-26 | 2003-06-26 | Process for making fine pitch connections between devices and structure made by the process |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/669,531 Continuation-In-Part US6444560B1 (en) | 2000-09-26 | 2000-09-26 | Process for making fine pitch connections between devices and structure made by the process |
US10/213,872 Division US6737297B2 (en) | 2000-09-26 | 2002-08-06 | Process for making fine pitch connections between devices and structure made by the process |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050173800A1 US20050173800A1 (en) | 2005-08-11 |
US7049697B2 true US7049697B2 (en) | 2006-05-23 |
Family
ID=24686673
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/669,531 Expired - Lifetime US6444560B1 (en) | 2000-09-26 | 2000-09-26 | Process for making fine pitch connections between devices and structure made by the process |
US10/213,872 Expired - Lifetime US6737297B2 (en) | 2000-09-26 | 2002-08-06 | Process for making fine pitch connections between devices and structure made by the process |
US10/606,425 Expired - Fee Related US7049697B2 (en) | 2000-09-26 | 2003-06-26 | Process for making fine pitch connections between devices and structure made by the process |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/669,531 Expired - Lifetime US6444560B1 (en) | 2000-09-26 | 2000-09-26 | Process for making fine pitch connections between devices and structure made by the process |
US10/213,872 Expired - Lifetime US6737297B2 (en) | 2000-09-26 | 2002-08-06 | Process for making fine pitch connections between devices and structure made by the process |
Country Status (4)
Country | Link |
---|---|
US (3) | US6444560B1 (en) |
KR (1) | KR100441698B1 (en) |
SG (1) | SG100759A1 (en) |
TW (1) | TW504798B (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050116337A1 (en) * | 2002-08-27 | 2005-06-02 | Swee Kwang Chua | Method of making multichip wafer level packages and computing systems incorporating same |
US20100078770A1 (en) * | 2008-09-26 | 2010-04-01 | International Business Machines Corporation | Lock and Key Through-Via Method for Wafer Level 3 D Integration and Structures Produced |
US20100200992A1 (en) * | 2008-09-26 | 2010-08-12 | International Business Machines Corporation | Lock and Key Through-Via Method for Wafer Level 3D Integration and Structures Produced |
US20110111560A1 (en) * | 2008-09-26 | 2011-05-12 | International Business Machines Corporation | Lock and Key Through-Via Method for Wafer Level 3D Integration and Structures Produced Thereby |
US20120161330A1 (en) * | 2010-12-22 | 2012-06-28 | Intel Corporation | Device packaging with substrates having embedded lines and metal defined pads |
US8247895B2 (en) | 2010-01-08 | 2012-08-21 | International Business Machines Corporation | 4D device process and structure |
US8330262B2 (en) | 2010-02-02 | 2012-12-11 | International Business Machines Corporation | Processes for enhanced 3D integration and structures generated using the same |
US9425128B2 (en) * | 2013-03-08 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3-D package having plurality of substrates |
US9994741B2 (en) | 2015-12-13 | 2018-06-12 | International Business Machines Corporation | Enhanced adhesive materials and processes for 3D applications |
Families Citing this family (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6444560B1 (en) * | 2000-09-26 | 2002-09-03 | International Business Machines Corporation | Process for making fine pitch connections between devices and structure made by the process |
US6927471B2 (en) * | 2001-09-07 | 2005-08-09 | Peter C. Salmon | Electronic system modules and method of fabrication |
US6640021B2 (en) * | 2001-12-11 | 2003-10-28 | International Business Machines Corporation | Fabrication of a hybrid integrated circuit device including an optoelectronic chip |
US6599778B2 (en) * | 2001-12-19 | 2003-07-29 | International Business Machines Corporation | Chip and wafer integration process using vertical connections |
US6628001B1 (en) * | 2002-05-17 | 2003-09-30 | Agere Systems Inc. | Integrated circuit die having alignment marks in the bond pad region and method of manufacturing same |
US7354798B2 (en) * | 2002-12-20 | 2008-04-08 | International Business Machines Corporation | Three-dimensional device fabrication method |
WO2004059720A1 (en) * | 2002-12-20 | 2004-07-15 | International Business Machines Corporation | Three-dimensional device fabrication method |
US6849951B1 (en) | 2003-02-28 | 2005-02-01 | Xilinx, Inc. | Bypass capacitor solution for integrated circuit dice |
US6917219B2 (en) * | 2003-03-12 | 2005-07-12 | Xilinx, Inc. | Multi-chip programmable logic device having configurable logic circuitry and configuration data storage on different dice |
US6756305B1 (en) | 2003-04-01 | 2004-06-29 | Xilinx, Inc. | Stacked dice bonded with aluminum posts |
US7068072B2 (en) | 2003-06-30 | 2006-06-27 | Xilinx, Inc. | Integrated circuit with interface tile for coupling to a stacked-die second integrated circuit |
US6864165B1 (en) * | 2003-09-15 | 2005-03-08 | International Business Machines Corporation | Method of fabricating integrated electronic chip with an interconnect device |
FR2858111A1 (en) * | 2003-12-12 | 2005-01-28 | Commissariat Energie Atomique | Electronic module fabrication method for electronic compound, involves coating electronic component by coating layer formed above interconnections network, and separating plate and support by removing sacrificial layer from support |
US7193318B2 (en) * | 2004-08-18 | 2007-03-20 | International Business Machines Corporation | Multiple power density chip structure |
CN101044610A (en) * | 2004-08-20 | 2007-09-26 | 皇家飞利浦电子股份有限公司 | Method of detaching a thin semiconductor circuit from its base |
US7098070B2 (en) * | 2004-11-16 | 2006-08-29 | International Business Machines Corporation | Device and method for fabricating double-sided SOI wafer scale package with through via connections |
US7049695B1 (en) * | 2005-01-14 | 2006-05-23 | International Business Machines Corporation | Method and device for heat dissipation in semiconductor modules |
US20060278331A1 (en) * | 2005-06-14 | 2006-12-14 | Roger Dugas | Membrane-based chip tooling |
KR100735526B1 (en) * | 2006-02-08 | 2007-07-04 | 삼성전자주식회사 | Semiconductor devices having improved wire bonding reliability, reticles used in the manufacture thereof, and methods of manufacturing the same |
US7344959B1 (en) | 2006-07-25 | 2008-03-18 | International Business Machines Corporation | Metal filled through via structure for providing vertical wafer-to-wafer interconnection |
US8296578B1 (en) | 2009-08-03 | 2012-10-23 | Xilinx, Inc. | Method and apparatus for communicating data between stacked integrated circuits |
KR101043328B1 (en) * | 2010-03-05 | 2011-06-22 | 삼성전기주식회사 | Electronic printed circuit board and its manufacturing method |
KR101067109B1 (en) * | 2010-04-26 | 2011-09-26 | 삼성전기주식회사 | Electronic component embedded printed circuit board and manufacturing method |
JP6329027B2 (en) * | 2014-08-04 | 2018-05-23 | ミネベアミツミ株式会社 | Flexible printed circuit board |
US9859896B1 (en) | 2015-09-11 | 2018-01-02 | Xilinx, Inc. | Distributed multi-die routing in a multi-chip module |
US9859382B2 (en) * | 2015-12-04 | 2018-01-02 | Globalfoundries Inc. | Integrated CMOS wafers |
US10319696B1 (en) | 2018-05-10 | 2019-06-11 | Micron Technology, Inc. | Methods for fabricating 3D semiconductor device packages, resulting packages and systems incorporating such packages |
CN110911541B (en) * | 2018-09-17 | 2021-10-08 | 欣兴电子股份有限公司 | Light emitting diode package structure and manufacturing method thereof |
US10886233B2 (en) * | 2019-01-31 | 2021-01-05 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package and method of manufacturing the same |
US20220415876A1 (en) * | 2021-06-28 | 2022-12-29 | Advanced Micro Devices, Inc. | Controlled electrostatic discharging to avoid loading on input/output pins |
Family Cites Families (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4512038A (en) * | 1979-04-27 | 1985-04-23 | University Of Medicine And Dentistry Of New Jersey | Bio-absorbable composite tissue scaffold |
US4670770A (en) | 1984-02-21 | 1987-06-02 | American Telephone And Telegraph Company | Integrated circuit chip-and-substrate assembly |
US4783695A (en) | 1986-09-26 | 1988-11-08 | General Electric Company | Multichip integrated circuit packaging configuration and method |
US4933042A (en) | 1986-09-26 | 1990-06-12 | General Electric Company | Method for packaging integrated circuit chips employing a polymer film overlay layer |
US4884122A (en) | 1988-08-05 | 1989-11-28 | General Electric Company | Method and configuration for testing electronic circuits and integrated circuit chips using a removable overlay layer |
US4949148A (en) | 1989-01-11 | 1990-08-14 | Bartelink Dirk J | Self-aligning integrated circuit assembly |
US5019535A (en) | 1989-03-28 | 1991-05-28 | General Electric Company | Die attachment method using nonconductive adhesive for use in high density interconnected assemblies |
US5006120A (en) * | 1989-10-10 | 1991-04-09 | Carter Peter R | Distal radial fracture set and method for repairing distal radial fractures |
US5229647A (en) * | 1991-03-27 | 1993-07-20 | Micron Technology, Inc. | High density data storage using stacked wafers |
US5258236A (en) | 1991-05-03 | 1993-11-02 | Ibm Corporation | Multi-layer thin film structure and parallel processing method for fabricating same |
US5197966A (en) * | 1992-05-22 | 1993-03-30 | Sommerkamp T Greg | Radiodorsal buttress blade plate implant for repairing distal radius fractures |
US5779706A (en) * | 1992-06-15 | 1998-07-14 | Medicon Eg | Surgical system |
US5290281A (en) * | 1992-06-15 | 1994-03-01 | Medicon Eg | Surgical system |
US5353498A (en) | 1993-02-08 | 1994-10-11 | General Electric Company | Method for fabricating an integrated circuit module |
US5373627A (en) | 1993-11-23 | 1994-12-20 | Grebe; Kurt R. | Method of forming multi-chip module with high density interconnections |
US5586985A (en) * | 1994-10-26 | 1996-12-24 | Regents Of The University Of Minnesota | Method and apparatus for fixation of distal radius fractures |
JPH08167630A (en) * | 1994-12-15 | 1996-06-25 | Hitachi Ltd | Chip connection structure |
SE505453C2 (en) * | 1995-02-14 | 1997-09-01 | Robert J Medoff | Implantable support plate |
US5868749A (en) * | 1996-04-05 | 1999-02-09 | Reed; Thomas M. | Fixation devices |
US5998868A (en) | 1998-02-04 | 1999-12-07 | International Business Machines Corporation | Very dense chip package |
US6087199A (en) | 1998-02-04 | 2000-07-11 | International Business Machines Corporation | Method for fabricating a very dense chip package |
US6025638A (en) | 1998-06-01 | 2000-02-15 | International Business Machines Corporation | Structure for precision multichip assembly |
US6316786B1 (en) * | 1998-08-29 | 2001-11-13 | International Business Machines Corporation | Organic opto-electronic devices |
US6586835B1 (en) * | 1998-08-31 | 2003-07-01 | Micron Technology, Inc. | Compact system module with built-in thermoelectric cooling |
US6066513A (en) | 1998-10-02 | 2000-05-23 | International Business Machines Corporation | Process for precise multichip integration and product thereof |
US6130823A (en) * | 1999-02-01 | 2000-10-10 | Raytheon E-Systems, Inc. | Stackable ball grid array module and method |
US6110806A (en) | 1999-03-26 | 2000-08-29 | International Business Machines Corporation | Process for precision alignment of chips for mounting on a substrate |
EP1041624A1 (en) | 1999-04-02 | 2000-10-04 | Interuniversitair Microelektronica Centrum Vzw | Method of transferring ultra-thin substrates and application of the method to the manufacture of a multilayer thin film device |
US6355501B1 (en) | 2000-09-21 | 2002-03-12 | International Business Machines Corporation | Three-dimensional chip stacking assembly |
US6444560B1 (en) * | 2000-09-26 | 2002-09-03 | International Business Machines Corporation | Process for making fine pitch connections between devices and structure made by the process |
US6599778B2 (en) * | 2001-12-19 | 2003-07-29 | International Business Machines Corporation | Chip and wafer integration process using vertical connections |
-
2000
- 2000-09-26 US US09/669,531 patent/US6444560B1/en not_active Expired - Lifetime
-
2001
- 2001-09-14 KR KR10-2001-0056627A patent/KR100441698B1/en not_active IP Right Cessation
- 2001-09-19 SG SG200105944A patent/SG100759A1/en unknown
- 2001-09-21 TW TW090123358A patent/TW504798B/en not_active IP Right Cessation
-
2002
- 2002-08-06 US US10/213,872 patent/US6737297B2/en not_active Expired - Lifetime
-
2003
- 2003-06-26 US US10/606,425 patent/US7049697B2/en not_active Expired - Fee Related
Non-Patent Citations (9)
Title |
---|
"A Novel Chip-Stack Package"-Solid State Technology, Apr. 2002, www.solid-state.com, pp. S19-S22, Eric Beyne, IMEC, Leuven, Belgium. |
C.A. Armiento et al., "Gigabit Transmitter Array Modules on Silicon Waferboard," IEEE Transactions on Components, Hybrids and Manufacturing Technology 15, 1072 (1992). |
J. Pilchowski et al., "Silicon MCM with Fully Integrated Cooling," HDI Magazine, May 1998, p. 48. |
J. Wolf et al., "System Integration for High Frequency Applications," Intl. J. of Microelectronics and Electronic Packaging 21, 119 (1998). |
Jeffrey T. Butler et al., "Advanced Multichip Module Packaging of Micromechanical Systems," 1997 Intl. Conf. on Solid-State Sensors and Actuators, p. 261. |
M. Töpper et al., "Embedding Technology-A Chip-First Approach Using BCB," 1997 Intl. Symposium on Advanced Packaging Materials, p. 11. |
R. Fillion et al., "Plastic Encapsulated MCM Technology for High Volume, Low Cost Electronics," Circuit World 21, 28 (1995). |
Robert Boudreau et al., "Wafer Scale Photonic-Die Attachment," IEEE Trans. on Components, Packaging and Manufacturing Technology-Part B, 21, 1070 (1998). |
Z. Xiao et al., "Low Temperature Silicon Wafer-to-Wafer Bonding with Nickel Silicide," J. Electrochem. Soc. 145, 1360 (1998). |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050116337A1 (en) * | 2002-08-27 | 2005-06-02 | Swee Kwang Chua | Method of making multichip wafer level packages and computing systems incorporating same |
US9064717B2 (en) | 2008-09-26 | 2015-06-23 | International Business Machines Corporation | Lock and key through-via method for wafer level 3D integration and structures produced thereby |
US20100078770A1 (en) * | 2008-09-26 | 2010-04-01 | International Business Machines Corporation | Lock and Key Through-Via Method for Wafer Level 3 D Integration and Structures Produced |
US20100200992A1 (en) * | 2008-09-26 | 2010-08-12 | International Business Machines Corporation | Lock and Key Through-Via Method for Wafer Level 3D Integration and Structures Produced |
US7855455B2 (en) | 2008-09-26 | 2010-12-21 | International Business Machines Corporation | Lock and key through-via method for wafer level 3 D integration and structures produced |
US20110111560A1 (en) * | 2008-09-26 | 2011-05-12 | International Business Machines Corporation | Lock and Key Through-Via Method for Wafer Level 3D Integration and Structures Produced Thereby |
US8093099B2 (en) | 2008-09-26 | 2012-01-10 | International Business Machines Corporation | Lock and key through-via method for wafer level 3D integration and structures produced |
US11458717B2 (en) | 2010-01-08 | 2022-10-04 | International Business Machines Corporation | Four D device process and structure |
US8247895B2 (en) | 2010-01-08 | 2012-08-21 | International Business Machines Corporation | 4D device process and structure |
US8330262B2 (en) | 2010-02-02 | 2012-12-11 | International Business Machines Corporation | Processes for enhanced 3D integration and structures generated using the same |
US8600202B2 (en) | 2010-02-02 | 2013-12-03 | International Business Machines Corporation | Process for enhanced 3D integration and structures generated using the same |
US8835217B2 (en) * | 2010-12-22 | 2014-09-16 | Intel Corporation | Device packaging with substrates having embedded lines and metal defined pads |
US9093313B2 (en) | 2010-12-22 | 2015-07-28 | Intel Corporation | Device packaging with substrates having embedded lines and metal defined pads |
US9355952B2 (en) * | 2010-12-22 | 2016-05-31 | Intel Corporation | Device packaging with substrates having embedded lines and metal defined pads |
US20120161330A1 (en) * | 2010-12-22 | 2012-06-28 | Intel Corporation | Device packaging with substrates having embedded lines and metal defined pads |
US9425128B2 (en) * | 2013-03-08 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3-D package having plurality of substrates |
CN104037153B (en) * | 2013-03-08 | 2017-07-04 | 台湾积体电路制造股份有限公司 | 3D packaging parts and forming method thereof |
US9741689B2 (en) | 2013-03-08 | 2017-08-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3-D package having plurality of substrates |
US9994741B2 (en) | 2015-12-13 | 2018-06-12 | International Business Machines Corporation | Enhanced adhesive materials and processes for 3D applications |
US10767084B2 (en) | 2015-12-13 | 2020-09-08 | International Business Machines Corporation | Enhanced adhesive materials and processes for 3D applications |
US11168234B2 (en) | 2015-12-13 | 2021-11-09 | International Business Machines Corporation | Enhanced adhesive materials and processes for 3D applications |
Also Published As
Publication number | Publication date |
---|---|
US6444560B1 (en) | 2002-09-03 |
US20050173800A1 (en) | 2005-08-11 |
KR20020024782A (en) | 2002-04-01 |
US20030015788A1 (en) | 2003-01-23 |
US6737297B2 (en) | 2004-05-18 |
TW504798B (en) | 2002-10-01 |
SG100759A1 (en) | 2003-12-26 |
KR100441698B1 (en) | 2004-07-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7049697B2 (en) | Process for making fine pitch connections between devices and structure made by the process | |
US7354798B2 (en) | Three-dimensional device fabrication method | |
EP1573799B1 (en) | Three-dimensional device fabrication method | |
KR100527232B1 (en) | Chip and wafer integration process using vertical connections | |
US6864165B1 (en) | Method of fabricating integrated electronic chip with an interconnect device | |
US6110806A (en) | Process for precision alignment of chips for mounting on a substrate | |
US5611140A (en) | Method of forming electrically conductive polymer interconnects on electrical substrates | |
EP2617054B1 (en) | Staged via formation from both sides of chip | |
US8030208B2 (en) | Bonding method for through-silicon-via based 3D wafer stacking | |
JP2003501804A (en) | Method for vertically integrating electrical components by back contact | |
JP2006210745A (en) | Semiconductor device and its manufacturig method | |
WO2009146588A1 (en) | Bonding method for through-silicon-via based 3d wafer stacking | |
TW202322323A (en) | Semiconductor module and manufacturing method thereof, electroic device, electroic module and manufacturing method of electroic module | |
KR100621960B1 (en) | 3D device manufacturing method | |
CN115527869A (en) | Three-dimensional stacked fan-out type chip packaging method and packaging structure | |
TW202401592A (en) | Semiconductor device and method for making the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20100523 |
|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:POGGE, H. BERNHARD;PRASAD, CHANDRIKA;YU, ROY;SIGNING DATES FROM 20130510 TO 20130607;REEL/FRAME:030592/0890 |