US6888204B1 - Semiconductor devices, and methods for same - Google Patents
Semiconductor devices, and methods for same Download PDFInfo
- Publication number
- US6888204B1 US6888204B1 US09/160,657 US16065798A US6888204B1 US 6888204 B1 US6888204 B1 US 6888204B1 US 16065798 A US16065798 A US 16065798A US 6888204 B1 US6888204 B1 US 6888204B1
- Authority
- US
- United States
- Prior art keywords
- deuterium
- semiconductor device
- gate insulating
- insulating layer
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28176—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the definitive gate conductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28202—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a nitrogen-containing ambient, e.g. nitride deposition, growth, oxynitridation, NH3 nitridation, N2O oxidation, thermal nitridation, RTN, plasma nitridation, RPN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/3003—Hydrogenation or deuterisation, e.g. using atomic hydrogen from a plasma
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/324—Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/681—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered
- H10D64/685—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator having a compositional variation, e.g. multilayered being perpendicular to the channel plane
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28158—Making the insulator
- H01L21/28167—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
- H01L21/28194—Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation by deposition, e.g. evaporation, ALD, CVD, sputtering, laser deposition
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/91—Controlling charging state at semiconductor-insulator interface
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/974—Substrate surface preparation
Definitions
- the present invention resides in the field of semiconductor devices, and in particular relates to methods for treating semiconductor devices or components thereof in order to reduce the degradation of semiconductor device characteristics over time.
- hydrogen passivation has become a well-known and established practice in the fabrication of semiconductor devices.
- defects which affect the operation of semiconductor devices are removed.
- defects have been described as recombination/generation centers on active components of semiconductor devices. These centers are thought to be caused by dangling bonds which introduce states in the energy gap which remove charged carriers or add unwanted charge carriers in the device, depending in part on the applied bias. While dangling bonds occur primarily at surfaces or interfaces in the device, they also are thought to occur at vacancies, micropores, dislocations, and also to be associated with impurities.
- U.S. Pat. No. 3,923,559 describes a process in which, in the fabrication of a device such as a metal oxide semiconductor field effect transistor (MOSFET) device, hydrogen gas is introduced into the layer of silicon dioxide prior to deposition of the metal electrodes. Thereafter, the metal electrodes are deposited, thereby trapping the hydrogen gas within the device. Thereafter, the device is annealed at an elevated temperature and the hydrogen previously introduced migrates to the silicon surface to neutralize undesirable interface states produced during device fabrication.
- MOSFET metal oxide semiconductor field effect transistor
- U.S. Pat. No. 4,151,007 describes a passivation process in which the last fabrication step in the device fabrication involves heating the device in an ambient of hydrogen gas at a temperature of 650° C. to 950° C. This final hydrogen anneal step reportedly negated the effects of slow trapping and thus improved the stability of the MOS structures.
- U.S. Pat. No. 4,113,514 describes a passivation process which involves exposing the device to atomic hydrogen, for example generated using a glow-discharge apparatus acting upon molecular hydrogen, at a temperature lower than 450° C.
- atomic hydrogen for example generated using a glow-discharge apparatus acting upon molecular hydrogen
- U.S. Pat. No. 4,331,486 describes a passivation process in which a hydrogen plasma is created to treat the semiconductor devices with atomic hydrogen.
- U.S. Pat. No. 3,849,204 describes a passivation process which involves implanting hydrogen ions in the area of defects, and thereafter annealing the substrate in an inert atmosphere to eliminate the interface states.
- Drain engineering has been an emerging field attempting to cope with these problems, for example involving the use of a lightly-doped drain (LDD) in which a lightly-doped extension of the drain is created between the channel and the drain proper.
- LDD lightly-doped drain
- U.S. Pat. Nos. 5,352,914, 5,229,311, 5,177,571, 5,098,866, 4,859,620, 4,691,433 and 4,521,698 Such solutions are, however, expensive because they typically complicate the fabrication process. Their avoidance, or at least their simplification, would be desirable.
- one preferred embodiment of the present invention provides a method for treating a semiconductor device which includes a step of passivating the device with deuterium. Semiconductor devices so passivated also form a part of the present invention.
- the invention provides a semiconductor device which includes a semiconductor layer including a Group III, IV or V element, or a mixture thereof.
- the device also includes an insulative (dielectric) layer atop the semiconductor layer, wherein deuterium atoms are covalently bound to atoms of the Group III, IV or V element in amounts sufficient to significantly increase resilience of the device to hot carrier effects.
- Additional embodiments of the invention provide processes in which deuterium-treated semiconductor devices of the invention are operated under conditions which produce hot carrier effects, and in which deuterium is introduced into the semiconductor device after fabrication is complete, and/or in one or more of a variety of fabrication steps, and the introduced deuterium is used to improve the operative characteristics of the device.
- Methods and devices of the invention provide unique advantages in the field of semiconductors, their preparation and their use.
- the provided device demonstrate improved operational characteristics and resist aging or “depassivation” due to hot-carrier effects.
- devices of the invention can be operated using higher voltages to increase performance, while better resisting degradation due to hot-carrier effects.
- methods of the invention are beneficial for preparing radiation hard devices, which are usually operated at higher voltages.
- methods of the invention can be readily and economically practiced and incorporated into existing fabrication techniques, and may eliminate the need for costly and/or complicated measures otherwise taken to guard against hot electron effects, for example lightly doped drain (LDD) technology, or provide more processing flexibility in the conduct of such measure.
- LDD lightly doped drain
- FIG. 1 is a diagram of one illustrative metal oxide semiconductor field effect transistor to which the present invention can be applied.
- FIG. 2 is a graph illustrating the comparative time-dependent degradation of the transconductance for five NMOS transistors sintered in hydrogen (solid symbols) and deuterium (open symbols), as discussed in the Experimental.
- FIG. 3 is a graph illustrating the comparative time-dependent increase of the threshold voltage for NMOS transistors sintered in hydrogen (solid symbols) and deuterium (open symbols), as discussed in the Experimental.
- preferred embodiments of the present invention involve the use of deuterium in the fabrication of semiconductor devices and components thereof. It has been discovered that semiconductor devices can be advantageously treated with deuterium to dramatically improve their operational characteristics. For example, treatment with deuterium provides a reduction in the depassivation or “aging” of semiconductor devices due to hot-carrier effects. Such aging is evidenced, for example, by substantial degradations of threshold voltage, transconductance, or other device characteristics. In accordance with the present invention, semiconductor devices are fabricated using deuterium to condition the devices and stably reduce the extent of these degradations.
- This covalent bonding can conveniently be achieved by heating.
- the particular modes by which the deuterium is provided to the desired area e.g. by diffusion of molecular (gaseous) deuterium or implantation of atomic or ionic deuterium, and is caused to be covalently bonded in the desired area, are not critical to the broad aspects of the present invention.
- the present invention is applicable to a broad range of semiconductor devices and their fabrication processes.
- the semiconductor devices will include at least one active component therein, for example a diode, transistor, thyristor or the like.
- active component for example a diode, transistor, thyristor or the like.
- MOS-based devices such as MOSFET devices, including CMOS and nMOS technology, light-emitting diodes, laser diodes, and the like.
- MOS-based technology discussed herein is intended to encompass the use of gate conductors other than metals as is commonly practiced, and thus reference to MOS-based devices encompasses other insulated gate technologies (e.g. IGFETs). While aspects of the present invention will now be described in more detail with reference to MOSFETs (i.e. IGFETs), it will be understood that the invention is applicable to the above-mentioned and other semiconductor devices which are susceptible to aging due to hot-carrier effects and generally the effects of energetic charge carriers.
- the device 11 includes a semiconductive substrate 12 , for example comprising one or more members selected from Group III, IV or V of the periodic table.
- the semiconductive substrate can be a p- or n-type substrate and can, for instance, be doped or undoped crystalline silicon or amorphous silicon, gallium arsenide, or gallium aluminum arsenide.
- the device 11 also includes a drain 13 (n- or p-type, depending on the type of substrate) and a source 14 (similarly n- or p-type) formed in the substrate 12 , and a channel 15 extending therebetween.
- a field oxide or other electrically insulative (dielectric) layer 16 is also provided, as is a gate insulator (dielectric) 17 .
- Insulators 16 and 17 can be formed of a single layer or of multiple layers, and can include for instance an oxide and/or nitride of silicon, e.g. a silicon dioxide, silicon nitride, silicon oxy nitride, or silicon-rich oxide film.
- Device 11 also includes conductive contacts 18 , 19 and 20 for the drain 13 , source 14 and gate insulator 17 , which can include one or more conductive materials such as metals, e.g.
- the semiconductor device will be treated with deuterium during or after completion of fabrication so as to condition the device to improve its operating characteristics.
- improvement is thought to occur due to the elimination of interface states between the semiconductor substrate 12 (e.g. silicon) and the gate insulator 17 (e.g. silicon dioxide) by covalent bonding of deuterium atoms at the interface. Therefore, in preferred aspects of the present invention, during or subsequent to the fabrication of device 11 (e.g.
- deuterium either in atomic, ionic or molecular form, is disposed at the interface of the substrate 12 and the gate insulator 17 , and caused to covalently bond to atoms at the interface, for instance atoms at the surface of the semiconductor layer.
- deuterium conditioning or passivation of the device 12 can be achieved in a variety of ways.
- device 11 can be heated in the presence of a flowing, mixed or static deuterium-enriched ambient at one or more stages of fabrication, and/or after fabrication is completed (i.e. after the metal contacts are completed).
- the deuterium-enriched ambient in accordance with the invention will contain deuterium at a level above that which occurs in nature, and above that which occurs as a low-level impurity in other supplied gases (for example purified hydrogen gas which is presently used in hydrogen passivation processes for semiconductors).
- ambients containing 0.1% up to 100% by volume deuterium gas will be employed.
- the deuterium-enriched ambient will preferably be completely or essentially free of oxygen, but can contain one or more other gases useful in or not deleterious to the annealing procedure.
- hydrogen gas can be used in combination with deuterium, and/or inert gases such as nitrogen, helium, argon or the like can be present.
- the annealing process can be conducted at atmospheric, subatomospheric or superatmospheric pressure, preferably at a temperature of at least about 200° C. up to the melting or decomposition temperature of other components of the device, more preferably in the range of about 200° C. to about 1000° C.
- the deuterium remaining in the ambient can be recovered for recycle and later use.
- the ambient can be combusted so as to form heavy water (D 2 O), and the heavy water processed (e.g. by electrolysis or otherwise) to again from deuterium gas.
- atomic deuterium can be disposed at the desired location (e.g. interface) by ion or atomic deuterium implantation and annealing techniques (see e.g. U.S. Pat. Nos. 3,849,204 and 4,113,514) and/or can be trapped within layers of the semiconductor device during fabrication and thereafter caused to migrate to the interface (see e.g. U.S. Pat. No. 3,923,559).
- the surface of the semiconductive substrate 12 can be conditioned to contain covalently bonded deuterium, for example by etching with a deuterium halide such as deuterium bromide, chloride or fluoride or by treatment with a deuterium plasma.
- a deuterium halide such as deuterium bromide, chloride or fluoride
- the substitution of such treatments for those currently practiced, for instance hydrogen fluoride or bromide etching or hydrogen plasma treatment will be well within the purview of those practiced in the field of semiconductor device fabrication.
- Such treatment will desirably result in deuterium atoms being covalently bonded to the surface atoms of the material from which the semiconductor is constructed (e.g.
- a Group III, IV or V element or mixture thereof for example being directly bonded to atoms of such material (e.g. in the case of a Si—D bond), or bonded to such atoms through oxygen or another atom (e.g. in the case of an Si—O—D covalent bonding).
- atoms of such material e.g. in the case of a Si—D bond
- oxygen or another atom e.g. in the case of an Si—O—D covalent bonding.
- such surface treatment processes will desirably populate the surface of the semiconductor with deuterium-silicon (D—Si) and/or deuterium-oxygen-silicon (D—O—Si) bonds.
- the treated semiconductor material can then be used to fabricate a semiconductor device.
- the conditioning of the semiconductor device with deuterium has been found to significantly reduce effects associated with depassivation of the device by hot-carrier (e.g. hot-electron) effects.
- hot-carrier e.g. hot-electron
- dramatic decreases in the degradation of threshold voltage and transconductance are observed when deuterium is used to passivate the devices, as compared to hydrogen passivation (see FIGS. 2 and 3 , respectively). These decreases represent practical lifetime improvements by factors of about ten to fifty, and also make possible the operation of the semiconductor devices at higher voltages while better resisting aging due to hot electron effects.
- the wafers used in these examples contained NMOS transistor structures fabricated using AT&T's 0.5 ⁇ m 3.3 volt CMOS technology generally as described in I. C. Kizilyalli and M. J. Thoma, et al., IEEE Trans. Semiconductor Manufacturing 8, 440 (1995), with the following changes.
- the peak value for the source-drain peak electric field near the drain edge of the gate is enhanced, resulting in more channel hot electrons.
- the shallow source-drain extension insures that these hot electrons are near the Si/SiO 2 interface, where they will cause significant interface damage.
- Hydrogen, nitrogen and deuterium gases were obtained from S. J. Smith Welding Supply, Decatur, Ill., U.S.A. All gases were ultra high purity (UHP), 99.999% pure.
- the source of the deuterium gas was MG Industries of Morrisville, Pa., U.S.A.
- Wafers were annealed using a two-zone Marshall muffle furnace set up for feed of nitrogen and either hydrogen or deuterium through the zones. Wafers were positioned on a sliding quartz tray and positioned with a quartz pushrod. Both zones of the furnace were set to the desired annealing temperature and then the rheostats of the wafer annealing zones were adjusted to achieve substantially constant temperature across the holding area of the quartz tray. This tray was positioned the same for each run. Temperatures were measured using a type K thermocouple fed into the furnace through an O-ring sealed stainless steel feedthrough on the furnace tube insert end caps. Another type K thermocouple was placed in an ice bath (deionized water) to serve as the zero ° C. reference.
- thermocouples The temperature between the two thermocouples was measured using a PROTEK TM BOOK battery operated thermocouple meter.
- the furnace zones were connected to two Barber Coleman 570 temperature controllers which used the fixed thermocouples (10.5 inches from the furnace ends) for feedback.
- the ends of the furnace quartz tube insert were tapered ground glass joints for which mating glass end caps were fashioned. Because the ends of the tubes were well outside of the furnace, they were not hot and a gas tight seal could easily be formed using Teflon tape.
- a cylinder containing the hydrogen or deuterium was connected to the furnace gas tube with a Matheson Model 3122-350 two stage regulator with a metal diaphragm to preserve gas purity. The gases were plumbed to the quartz tube end cap by means of 304 stainless steel tubing.
- the nitrogen gas line was interfaced to the glass end cap by means of an O-ring sealed stainless steel quick connector.
- the hydrogen and deuterium gas lines shared a similar connector, with only one of these gases being connected at any given time to avoid the possibility of cross-contamination between the hydrogen and deuterium lines.
- the deuterium gas line contained a series coil of copper tubing which was immersed in liquid nitrogen to remove any moisture that might otherwise introduce hydrogen into the furnace. During the anneal runs, the gas flowed through the zone of the furnace which did not contain the wafer samples before entering the wafer zone. In this manner, the gas was preheated, thereby not perturbing the wafer zone temperature.
- the gas After exiting the wafer zone, the gas flowed out through a fitting on the opposite end cap and was then routed through a Matheson P6-1000 series flowmeter (0.1 through 2.0 standard liters per minute (SLPM) range). After the flowmeter, the gas was exhausted through a standard hood vent.
- SLPM standard liters per minute
- nitrogen gas flow was set at 0.55 SLPM.
- the pressure was increased to about 0.61 SLPM by opening the hydrogen or deuterium gas regulator.
- wafer samples were annealed in an ambient of 10% deuterium in nitrogen for a period of about 1 hour. The temperature was maintained at about 400° C.
- wafer samples were annealed in a 10% by volume hydrogen in nitrogen ambient for a period of about 1 hour at a temperature of about 400° C. Devices on the resulting wafers were subjected to electrical stress testing.
- accelerated hot carrier DC stress experiments were performed on transistors with varying gate lengths (0.5 ⁇ m to 15 ⁇ m) at peak substrate current conditions.
- Pre-stress transistor measurements demonstrate that devices sintered in hydrogen and deuterium have identical electrical characteristics (e.g. transconductance, threshold voltage, substhreshold-slope, saturation current, and the like).
- FIG. 2 shows the transconductance degradation as a function of stress time for NMOS transistors with five gate lengths ranging from 0.5 to 0.7 ⁇ m.
- FIG. 3 the threshold voltage increase as a function of stress time is shown for the same devices.
- wafers sintered in a deuterium ambient exhibit dramatically higher levels of resilience to channel hot carrier stress.
- about 80 additional transistors were similarly stressed, and the same strong trend was observed.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Crystallography & Structural Chemistry (AREA)
- Plasma & Fusion (AREA)
- High Energy & Nuclear Physics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (18)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/160,657 US6888204B1 (en) | 1996-01-16 | 1998-09-25 | Semiconductor devices, and methods for same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/586,411 US5872387A (en) | 1996-01-16 | 1996-01-16 | Deuterium-treated semiconductor devices |
PCT/US1997/000629 WO1997026676A1 (en) | 1996-01-16 | 1997-01-16 | Semiconductor devices, and methods for same |
US09/020,565 US6147014A (en) | 1996-01-16 | 1998-01-16 | Forming of deuterium containing nitride spacers and fabrication of semiconductor devices |
US09/160,657 US6888204B1 (en) | 1996-01-16 | 1998-09-25 | Semiconductor devices, and methods for same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/020,565 Continuation US6147014A (en) | 1996-01-16 | 1998-01-16 | Forming of deuterium containing nitride spacers and fabrication of semiconductor devices |
Publications (1)
Publication Number | Publication Date |
---|---|
US6888204B1 true US6888204B1 (en) | 2005-05-03 |
Family
ID=24345606
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/586,411 Expired - Lifetime US5872387A (en) | 1996-01-16 | 1996-01-16 | Deuterium-treated semiconductor devices |
US09/020,565 Expired - Lifetime US6147014A (en) | 1996-01-16 | 1998-01-16 | Forming of deuterium containing nitride spacers and fabrication of semiconductor devices |
US09/160,657 Expired - Fee Related US6888204B1 (en) | 1996-01-16 | 1998-09-25 | Semiconductor devices, and methods for same |
US09/518,802 Expired - Lifetime US6444533B1 (en) | 1996-01-16 | 2000-03-03 | Semiconductor devices and methods for same |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/586,411 Expired - Lifetime US5872387A (en) | 1996-01-16 | 1996-01-16 | Deuterium-treated semiconductor devices |
US09/020,565 Expired - Lifetime US6147014A (en) | 1996-01-16 | 1998-01-16 | Forming of deuterium containing nitride spacers and fabrication of semiconductor devices |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/518,802 Expired - Lifetime US6444533B1 (en) | 1996-01-16 | 2000-03-03 | Semiconductor devices and methods for same |
Country Status (7)
Country | Link |
---|---|
US (4) | US5872387A (en) |
EP (1) | EP0875074A4 (en) |
JP (1) | JP2000503479A (en) |
KR (1) | KR100484340B1 (en) |
AU (1) | AU1579697A (en) |
CA (1) | CA2243170A1 (en) |
WO (1) | WO1997026676A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7041543B1 (en) * | 2004-08-20 | 2006-05-09 | Novellus Systems, Inc. | Strained transistor architecture and method |
US20060191867A1 (en) * | 2005-02-08 | 2006-08-31 | Hisataka Hayashi | Method of processing organic film and method of manufacturing semiconductor device |
US20070138564A1 (en) * | 2005-12-15 | 2007-06-21 | Chartered Semiconductor Mfg, Ltd | Double anneal with improved reliability for dual contact etch stop liner scheme |
US20080054361A1 (en) * | 2006-08-30 | 2008-03-06 | Infineon Technologies Ag | Method and apparatus for reducing flicker noise in a semiconductor device |
US20190198330A1 (en) * | 2011-10-07 | 2019-06-27 | Kla-Tencor Corporation | Passivation of Nonlinear Optical Crystals |
Families Citing this family (100)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020031920A1 (en) | 1996-01-16 | 2002-03-14 | Lyding Joseph W. | Deuterium treatment of semiconductor devices |
US5872387A (en) * | 1996-01-16 | 1999-02-16 | The Board Of Trustees Of The University Of Illinois | Deuterium-treated semiconductor devices |
US6077791A (en) * | 1996-12-16 | 2000-06-20 | Motorola Inc. | Method of forming passivation layers using deuterium containing reaction gases |
US6025280A (en) * | 1997-04-28 | 2000-02-15 | Lucent Technologies Inc. | Use of SiD4 for deposition of ultra thin and controllable oxides |
US6071751A (en) * | 1997-04-28 | 2000-06-06 | Texas Instruments Incorporated | Deuterium sintering with rapid quenching |
US5982020A (en) * | 1997-04-28 | 1999-11-09 | Lucent Technologies Inc. | Deuterated bipolar transistor and method of manufacture thereof |
US6252270B1 (en) | 1997-04-28 | 2001-06-26 | Agere Systems Guardian Corp. | Increased cycle specification for floating-gate and method of manufacture thereof |
US5972765A (en) * | 1997-07-16 | 1999-10-26 | International Business Machines Corporation | Use of deuterated materials in semiconductor processing |
US6328801B1 (en) * | 1997-07-25 | 2001-12-11 | L'air Liquide, Societe Anonyme Pour L'etude Et L'exploitation Des Procedes Georges Claude | Method and system for recovering and recirculating a deuterium-containing gas |
US6221705B1 (en) * | 1997-07-28 | 2001-04-24 | Texas Instruments Incorporated | Method for improving performance and reliability of MOS technologies and data retention characteristics of flash memory cells |
US6017806A (en) * | 1997-07-28 | 2000-01-25 | Texas Instruments Incorporated | Method to enhance deuterium anneal/implant to reduce channel-hot carrier degradation |
US6143634A (en) * | 1997-07-28 | 2000-11-07 | Texas Instruments Incorporated | Semiconductor process with deuterium predominance at high temperature |
US6114734A (en) * | 1997-07-28 | 2000-09-05 | Texas Instruments Incorporated | Transistor structure incorporating a solid deuterium source for gate interface passivation |
US6156653A (en) * | 1997-11-03 | 2000-12-05 | Zilog, Inc. | Method of fabricating a MOS device |
US6143632A (en) * | 1997-12-18 | 2000-11-07 | Advanced Micro Devices, Inc. | Deuterium doping for hot carrier reliability improvement |
US6100204A (en) * | 1998-07-28 | 2000-08-08 | Advanced Micro Devices, Inc. | Method of making ultra thin gate oxide using aluminum oxide |
KR20000021246A (en) * | 1998-09-28 | 2000-04-25 | 김영환 | Method for forming insulating film for semiconductor device using deuterium oxide or deuterium |
US6218245B1 (en) * | 1998-11-24 | 2001-04-17 | Advanced Micro Devices, Inc. | Method for fabricating a high-density and high-reliability EEPROM device |
WO2000041227A1 (en) * | 1998-12-28 | 2000-07-13 | Shin-Etsu Handotai Co.,Ltd. | Method for thermally annealing silicon wafer and silicon wafer |
US6674151B1 (en) * | 1999-01-14 | 2004-01-06 | Agere Systems Inc. | Deuterium passivated semiconductor device having enhanced immunity to hot carrier effects |
KR20000067657A (en) * | 1999-04-30 | 2000-11-25 | 김효근 | Method of Depositing Polysilicon Gate Using Tetra Deuterium Silicon Gas |
US6365511B1 (en) | 1999-06-03 | 2002-04-02 | Agere Systems Guardian Corp. | Tungsten silicide nitride as a barrier for high temperature anneals to improve hot carrier reliability |
US6281110B1 (en) | 1999-07-27 | 2001-08-28 | Lucent Technologies Inc. | Method for making an integrated circuit including deutrium annealing of metal interconnect layers |
US6521977B1 (en) * | 2000-01-21 | 2003-02-18 | International Business Machines Corporation | Deuterium reservoirs and ingress paths |
US6559007B1 (en) * | 2000-04-06 | 2003-05-06 | Micron Technology, Inc. | Method for forming flash memory device having a tunnel dielectric comprising nitrided oxide |
GB2370416A (en) * | 2000-07-25 | 2002-06-26 | Agere Syst Guardian Corp | Hydrogenation of dangling bonds at a gate oxide/semiconductor interface |
US6797644B2 (en) * | 2000-08-01 | 2004-09-28 | Texas Instruments Incorporated | Method to reduce charge interface traps and channel hot carrier degradation |
US6544908B1 (en) * | 2000-08-30 | 2003-04-08 | Micron Technology, Inc. | Ammonia gas passivation on nitride encapsulated devices |
JP2002076336A (en) * | 2000-09-01 | 2002-03-15 | Mitsubishi Electric Corp | Semiconductor device and SOI substrate |
JP3893608B2 (en) * | 2000-09-21 | 2007-03-14 | 信越半導体株式会社 | Annealed wafer manufacturing method |
EP1327170A2 (en) * | 2000-10-20 | 2003-07-16 | Corning Incorporated | Using deuterated source gases to fabricate low loss germanium-doped silicon oxynitride (gesion-sion) waveguides |
US6579630B2 (en) | 2000-12-07 | 2003-06-17 | Canon Kabushiki Kaisha | Deuterated semiconducting organic compounds used for opto-electronic devices |
US6576522B2 (en) | 2000-12-08 | 2003-06-10 | Agere Systems Inc. | Methods for deuterium sintering |
US6603181B2 (en) * | 2001-01-16 | 2003-08-05 | International Business Machines Corporation | MOS device having a passivated semiconductor-dielectric interface |
JP4091265B2 (en) * | 2001-03-30 | 2008-05-28 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US6921743B2 (en) * | 2001-04-02 | 2005-07-26 | The Procter & Gamble Company | Automatic dishwashing compositions containing a halogen dioxide salt and methods for use with electrochemical cells and/or electrolytic devices |
USH2128H1 (en) * | 2001-06-21 | 2005-10-04 | The United States Of America As Represented By The Secretary Of The Air Force | Radiation hardened microcircuits |
US6614977B2 (en) | 2001-07-12 | 2003-09-02 | Little Optics, Inc. | Use of deuterated gases for the vapor deposition of thin films for low-loss optical devices and waveguides |
US7043133B2 (en) * | 2001-07-12 | 2006-05-09 | Little Optics, Inc. | Silicon-oxycarbide high index contrast, low-loss optical waveguides and integrated thermo-optic devices |
US6677213B1 (en) * | 2002-03-08 | 2004-01-13 | Cypress Semiconductor Corp. | SONOS structure including a deuterated oxide-silicon interface and method for making the same |
US6762131B2 (en) * | 2002-04-13 | 2004-07-13 | The Board Of Trustees Of The University Of Illinois | Method for large-scale fabrication of atomic-scale structures on material surfaces using surface vacancies |
US6969618B2 (en) * | 2002-08-23 | 2005-11-29 | Micron Technology, Inc. | SOI device having increased reliability and reduced free floating body effects |
US6833575B2 (en) * | 2002-08-29 | 2004-12-21 | Micron Technology, Inc. | Dopant barrier for doped glass in memory devices |
KR100515054B1 (en) * | 2002-11-19 | 2005-09-14 | 삼성전자주식회사 | CMOS semiconductor device and method of the same |
US7471941B2 (en) * | 2002-12-02 | 2008-12-30 | Broadcom Corporation | Amplifier assembly including variable gain amplifier, parallel programmable amplifiers, and AGC |
US6943126B1 (en) * | 2002-12-06 | 2005-09-13 | Cypress Semiconductor Corporation | Deuterium incorporated nitride |
KR100482751B1 (en) * | 2002-12-27 | 2005-04-14 | 주식회사 하이닉스반도체 | Method of manufacturing semiconductor device |
US6949433B1 (en) | 2003-02-07 | 2005-09-27 | Fasl Llc | Method of formation of semiconductor resistant to hot carrier injection stress |
US6861320B1 (en) * | 2003-04-04 | 2005-03-01 | Silicon Wafer Technologies, Inc. | Method of making starting material for chip fabrication comprising a buried silicon nitride layer |
US6740605B1 (en) * | 2003-05-05 | 2004-05-25 | Advanced Micro Devices, Inc. | Process for reducing hydrogen contamination in dielectric materials in memory devices |
US20040256671A1 (en) * | 2003-06-17 | 2004-12-23 | Kuo-Tai Huang | Metal-oxide-semiconductor transistor with selective epitaxial growth film |
US6881636B2 (en) * | 2003-07-03 | 2005-04-19 | Micron Technology, Inc. | Methods of forming deuterated silicon nitride-containing materials |
JP4458527B2 (en) * | 2003-11-20 | 2010-04-28 | セイコーエプソン株式会社 | Gate insulating film, semiconductor element, electronic device and electronic equipment |
US6955965B1 (en) | 2003-12-09 | 2005-10-18 | Fasl, Llc | Process for fabrication of nitride layer with reduced hydrogen content in ONO structure in semiconductor device |
US6949481B1 (en) | 2003-12-09 | 2005-09-27 | Fasl, Llc | Process for fabrication of spacer layer with reduced hydrogen content in semiconductor device |
CN100464427C (en) * | 2003-12-18 | 2009-02-25 | 精工爱普生株式会社 | Method of evaluating characteristics of gate insulating film |
JP2005203730A (en) * | 2003-12-18 | 2005-07-28 | Seiko Epson Corp | Insulating film, semiconductor element, electronic device and electronic equipment |
US7005333B2 (en) * | 2003-12-30 | 2006-02-28 | Infineon Technologies Ag | Transistor with silicon and carbon layer in the channel region |
US7002224B2 (en) * | 2004-02-03 | 2006-02-21 | Infineon Technologies Ag | Transistor with doped gate dielectric |
JP2005260177A (en) * | 2004-03-15 | 2005-09-22 | Toshiba Corp | Manufacturing method of semiconductor device |
US7094671B2 (en) * | 2004-03-22 | 2006-08-22 | Infineon Technologies Ag | Transistor with shallow germanium implantation region in channel |
US7087507B2 (en) * | 2004-05-17 | 2006-08-08 | Pdf Solutions, Inc. | Implantation of deuterium in MOS and DRAM devices |
US8035142B2 (en) * | 2004-07-08 | 2011-10-11 | Micron Technology, Inc. | Deuterated structures for image sensors and methods for forming the same |
US7253020B2 (en) * | 2005-01-04 | 2007-08-07 | Omnivision Technologies, Inc | Deuterium alloy process for image sensors |
US20060270192A1 (en) * | 2005-05-24 | 2006-11-30 | International Business Machines Corporation | Semiconductor substrate and device with deuterated buried layer |
US7378335B2 (en) * | 2005-11-29 | 2008-05-27 | Varian Semiconductor Equipment Associates, Inc. | Plasma implantation of deuterium for passivation of semiconductor-device interfaces |
US20070187386A1 (en) * | 2006-02-10 | 2007-08-16 | Poongsan Microtec Corporation | Methods and apparatuses for high pressure gas annealing |
US7459403B1 (en) * | 2006-05-01 | 2008-12-02 | The United States Of America As Represented By The Secretary Of The Air Force | Method for reducing device and circuit sensitivity to electrical stress and radiation induced aging |
US20070259500A1 (en) * | 2006-05-05 | 2007-11-08 | International Business Machines Corporation | Structure Having Isolation Structure Including Deuterium Within A Substrate And Related Method |
US8643124B2 (en) | 2007-05-25 | 2014-02-04 | Cypress Semiconductor Corporation | Oxide-nitride-oxide stack having multiple oxynitride layers |
US9449831B2 (en) | 2007-05-25 | 2016-09-20 | Cypress Semiconductor Corporation | Oxide-nitride-oxide stack having multiple oxynitride layers |
US8940645B2 (en) | 2007-05-25 | 2015-01-27 | Cypress Semiconductor Corporation | Radical oxidation process for fabricating a nonvolatile charge trap memory device |
US8067284B1 (en) | 2007-05-25 | 2011-11-29 | Cypress Semiconductor Corporation | Oxynitride bilayer formed using a precursor inducing a high charge trap density in a top layer of the bilayer |
US8633537B2 (en) | 2007-05-25 | 2014-01-21 | Cypress Semiconductor Corporation | Memory transistor with multiple charge storing layers and a high work function gate electrode |
US20090179253A1 (en) | 2007-05-25 | 2009-07-16 | Cypress Semiconductor Corporation | Oxide-nitride-oxide stack having multiple oxynitride layers |
US8536640B2 (en) | 2007-07-20 | 2013-09-17 | Cypress Semiconductor Corporation | Deuterated film encapsulation of nonvolatile charge trap memory device |
US9018693B2 (en) | 2007-07-20 | 2015-04-28 | Cypress Semiconductor Corporation | Deuterated film encapsulation of nonvolatile charge trap memory device |
US20090162970A1 (en) * | 2007-12-20 | 2009-06-25 | Yang Michael X | Material modification in solar cell fabrication with ion doping |
KR100995141B1 (en) | 2008-03-28 | 2010-11-18 | 주식회사 하이닉스반도체 | Dual poly gate formation method of semiconductor device |
US8088683B2 (en) * | 2008-03-31 | 2012-01-03 | Cypress Semiconductor Corporation | Sequential deposition and anneal of a dielectic layer in a charge trapping memory device |
TW201239849A (en) * | 2011-03-24 | 2012-10-01 | Hannstar Display Corp | Pixel circuit of light emitting diode display and driving method thereof |
US8778448B2 (en) | 2011-07-21 | 2014-07-15 | International Business Machines Corporation | Method of stabilizing hydrogenated amorphous silicon and amorphous hydrogenated silicon alloys |
US8685813B2 (en) | 2012-02-15 | 2014-04-01 | Cypress Semiconductor Corporation | Method of integrating a charge-trapping gate stack into a CMOS flow |
JP6132290B2 (en) | 2012-04-30 | 2017-05-24 | トゥビタク | Silicon light source and devices using it |
JP2012186490A (en) * | 2012-05-07 | 2012-09-27 | National Institute Of Advanced Industrial & Technology | Semiconductor device and semiconductor substrate deuterium treatment apparatus |
CN106571287A (en) * | 2015-10-12 | 2017-04-19 | 上海新昇半导体科技有限公司 | Method for forming epitaxial layer |
CN106571303B (en) * | 2015-10-13 | 2018-05-04 | 上海新昇半导体科技有限公司 | Semiconductor structure and forming method thereof |
CN106601681A (en) * | 2015-10-20 | 2017-04-26 | 上海新昇半导体科技有限公司 | Cmos structure and preparation method thereof |
CN107154379B (en) | 2016-03-03 | 2020-01-24 | 上海新昇半导体科技有限公司 | Top layer silicon substrate on insulating layer and method of making the same |
CN107154347B (en) | 2016-03-03 | 2020-11-20 | 上海新昇半导体科技有限公司 | Top layer silicon substrate on insulating layer and method of making the same |
CN107154378B (en) | 2016-03-03 | 2020-11-20 | 上海新昇半导体科技有限公司 | Top layer silicon substrate on insulating layer and method of making the same |
CN107151818A (en) | 2016-03-03 | 2017-09-12 | 上海新昇半导体科技有限公司 | The growing method of monocrystalline silicon and its monocrystal silicon of preparation |
CN107154354B (en) | 2016-03-03 | 2020-12-11 | 上海新昇半导体科技有限公司 | Method for heat treatment of wafer |
CN109585556B (en) | 2017-09-29 | 2022-01-04 | 台湾积体电路制造股份有限公司 | Semiconductor device performance improvement |
US10504735B2 (en) * | 2017-09-29 | 2019-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a semiconductor device by high-pressure anneal and post-anneal treatment |
US10566446B2 (en) | 2018-05-30 | 2020-02-18 | Globalfoundries Inc. | Mitigation of hot carrier damage in field-effect transistors |
TWI858076B (en) | 2019-06-17 | 2024-10-11 | 美商應用材料股份有限公司 | Deuterium-containing films |
CA3146579A1 (en) * | 2019-08-02 | 2021-02-11 | Patrick LENAHAN | Semiconducting devices, back end of line portions for semiconducting devices, and dielectric materials incorporating deuterium |
KR20220023613A (en) | 2020-08-21 | 2022-03-02 | 에스케이하이닉스 주식회사 | Semiconductor device and manufacturing method of semiconductor device |
KR102451643B1 (en) * | 2020-10-26 | 2022-10-11 | 티이엠씨 주식회사 | Gas mixture for Ion Implantation. |
Citations (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3849204A (en) | 1973-06-29 | 1974-11-19 | Ibm | Process for the elimination of interface states in mios structures |
US3923559A (en) | 1975-01-13 | 1975-12-02 | Bell Telephone Labor Inc | Use of trapped hydrogen for annealing metal-oxide-semiconductor devices |
US4027380A (en) * | 1974-06-03 | 1977-06-07 | Fairchild Camera And Instrument Corporation | Complementary insulated gate field effect transistor structure and process for fabricating the structure |
US4113514A (en) | 1978-01-16 | 1978-09-12 | Rca Corporation | Method of passivating a semiconductor device by treatment with atomic hydrogen |
US4151007A (en) * | 1977-10-11 | 1979-04-24 | Bell Telephone Laboratories, Incorporated | Hydrogen annealing process for stabilizing metal-oxide-semiconductor structures |
US4212100A (en) * | 1977-09-23 | 1980-07-15 | Mos Technology, Inc. | Stable N-channel MOS structure |
US4239554A (en) * | 1978-07-17 | 1980-12-16 | Shunpei Yamazaki | Semiconductor photoelectric conversion device |
US4290825A (en) | 1978-02-13 | 1981-09-22 | United Kingdom Atomic Energy Authority | Semiconductor devices containing protons and deuterons implanted regions |
US4331486A (en) | 1979-07-06 | 1982-05-25 | Commissariat A L'energie Atomique | Process for treating semiconductor devices under atomic hydrogen plasma |
US4352835A (en) * | 1981-07-01 | 1982-10-05 | Western Electric Co., Inc. | Masking portions of a substrate |
US4435896A (en) * | 1981-12-07 | 1984-03-13 | Bell Telephone Laboratories, Incorporated | Method for fabricating complementary field effect transistor devices |
US4542512A (en) * | 1982-04-02 | 1985-09-17 | U.S. Philips Corporation | Semiconductor laser having a metal-filled groove for improved cooling and stability |
US4620211A (en) | 1984-08-13 | 1986-10-28 | General Electric Company | Method of reducing the current gain of an inherent bipolar transistor in an insulated-gate semiconductor device and resulting devices |
US4796081A (en) * | 1986-05-02 | 1989-01-03 | Advanced Micro Devices, Inc. | Low resistance metal contact for silicon devices |
US4936781A (en) * | 1986-10-06 | 1990-06-26 | Centre National D'etudes Des Telecommunications | Method of fabrication of a P+nn+ diode and of a bipolar transistor incorporating this diode utilizing the effect of neutralization of donor atoms by atomic hydrogen |
US4962065A (en) * | 1989-02-13 | 1990-10-09 | The University Of Arkansas | Annealing process to stabilize PECVD silicon nitride for application as the gate dielectric in MOS devices |
US4992840A (en) * | 1989-09-21 | 1991-02-12 | Hewlett-Packard Company | Carbon doping MOSFET substrate to suppress hit electron trapping |
US5059551A (en) | 1988-08-18 | 1991-10-22 | Etat Francais, Represente Par Le Ministre Delegue Des Postes, Telecommunications Et De L'espace (Centre National D'etudes Des Telecommunications) | Process for neutralizing acceptor atoms in p-type inp |
US5162892A (en) * | 1983-12-24 | 1992-11-10 | Sony Corporation | Semiconductor device with polycrystalline silicon active region and hydrogenated passivation layer |
US5179029A (en) | 1990-02-07 | 1993-01-12 | At&T Bell Laboratories | Hydrogen plasma passivation of GaAs |
US5198880A (en) * | 1989-06-22 | 1993-03-30 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit and method of making the same |
US5248348A (en) | 1990-09-06 | 1993-09-28 | Mitsui Toatsu Chemicals, Incorporated | Amorphous silicon solar cell and method for manufacturing the same |
US5250446A (en) | 1990-01-11 | 1993-10-05 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device by forming at least three regions of different lifetimes of carriers at different depths |
US5254506A (en) * | 1988-12-20 | 1993-10-19 | Matsushita Electric Industrial Co., Ltd. | Method for the production of silicon oxynitride film where the nitrogen concentration at the wafer-oxynitride interface is 8 atomic precent or less |
US5264724A (en) | 1989-02-13 | 1993-11-23 | The University Of Arkansas | Silicon nitride for application as the gate dielectric in MOS devices |
US5320975A (en) * | 1992-03-27 | 1994-06-14 | International Business Machines Corporation | Method of forming thin film pseudo-planar FET devices and structures resulting therefrom |
WO1994019829A1 (en) | 1993-02-19 | 1994-09-01 | National Semiconductor Corporation | Semiconductor device comprising deuterium atoms |
US5434440A (en) * | 1992-05-29 | 1995-07-18 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US5514628A (en) * | 1995-05-26 | 1996-05-07 | Texas Instruments Incorporated | Two-step sinter method utilized in conjunction with memory cell replacement by redundancies |
US5571339A (en) | 1995-04-17 | 1996-11-05 | The Ohio State Univ. Research Found | Hydrogen passivated heteroepitaxial III-V photovoltaic devices grown on lattice-mismatched substrates, and process |
US5693961A (en) | 1994-11-22 | 1997-12-02 | Nec Corporation | Top-gate type thin film transistor with dangling bonds of silicon partly combined with hydrogen |
US5711998A (en) * | 1996-05-31 | 1998-01-27 | Lam Research Corporation | Method of polycrystalline silicon hydrogenation |
US5744202A (en) * | 1996-09-30 | 1998-04-28 | Xerox Corporation | Enhancement of hydrogenation of materials encapsulated by an oxide |
US5822175A (en) * | 1995-04-13 | 1998-10-13 | Matsushita Electronics Corporation | Encapsulated capacitor structure having a dielectric interlayer |
US5830575A (en) * | 1996-09-16 | 1998-11-03 | Sandia National Laboratories | Memory device using movement of protons |
US5864161A (en) * | 1994-09-13 | 1999-01-26 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US5872387A (en) | 1996-01-16 | 1999-02-16 | The Board Of Trustees Of The University Of Illinois | Deuterium-treated semiconductor devices |
US6023093A (en) * | 1997-04-28 | 2000-02-08 | Lucent Technologies Inc. | Deuterated direlectric and polysilicon film-based semiconductor devices and method of manufacture thereof |
US6328801B1 (en) * | 1997-07-25 | 2001-12-11 | L'air Liquide, Societe Anonyme Pour L'etude Et L'exploitation Des Procedes Georges Claude | Method and system for recovering and recirculating a deuterium-containing gas |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH07142743A (en) * | 1993-09-22 | 1995-06-02 | Sharp Corp | Method of manufacturing thin film transistor |
US5885896A (en) * | 1996-07-08 | 1999-03-23 | Micron Technology, Inc. | Using implants to lower anneal temperatures |
US5972765A (en) * | 1997-07-16 | 1999-10-26 | International Business Machines Corporation | Use of deuterated materials in semiconductor processing |
-
1996
- 1996-01-16 US US08/586,411 patent/US5872387A/en not_active Expired - Lifetime
-
1997
- 1997-01-16 KR KR10-1998-0705400A patent/KR100484340B1/en not_active Expired - Lifetime
- 1997-01-16 AU AU15796/97A patent/AU1579697A/en not_active Abandoned
- 1997-01-16 JP JP9526145A patent/JP2000503479A/en not_active Withdrawn
- 1997-01-16 EP EP97902033A patent/EP0875074A4/en not_active Withdrawn
- 1997-01-16 CA CA002243170A patent/CA2243170A1/en not_active Abandoned
- 1997-01-16 WO PCT/US1997/000629 patent/WO1997026676A1/en not_active Application Discontinuation
-
1998
- 1998-01-16 US US09/020,565 patent/US6147014A/en not_active Expired - Lifetime
- 1998-09-25 US US09/160,657 patent/US6888204B1/en not_active Expired - Fee Related
-
2000
- 2000-03-03 US US09/518,802 patent/US6444533B1/en not_active Expired - Lifetime
Patent Citations (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3849204A (en) | 1973-06-29 | 1974-11-19 | Ibm | Process for the elimination of interface states in mios structures |
US4027380A (en) * | 1974-06-03 | 1977-06-07 | Fairchild Camera And Instrument Corporation | Complementary insulated gate field effect transistor structure and process for fabricating the structure |
US3923559A (en) | 1975-01-13 | 1975-12-02 | Bell Telephone Labor Inc | Use of trapped hydrogen for annealing metal-oxide-semiconductor devices |
US4212100A (en) * | 1977-09-23 | 1980-07-15 | Mos Technology, Inc. | Stable N-channel MOS structure |
US4151007A (en) * | 1977-10-11 | 1979-04-24 | Bell Telephone Laboratories, Incorporated | Hydrogen annealing process for stabilizing metal-oxide-semiconductor structures |
US4113514A (en) | 1978-01-16 | 1978-09-12 | Rca Corporation | Method of passivating a semiconductor device by treatment with atomic hydrogen |
US4290825A (en) | 1978-02-13 | 1981-09-22 | United Kingdom Atomic Energy Authority | Semiconductor devices containing protons and deuterons implanted regions |
US4239554A (en) * | 1978-07-17 | 1980-12-16 | Shunpei Yamazaki | Semiconductor photoelectric conversion device |
US4331486A (en) | 1979-07-06 | 1982-05-25 | Commissariat A L'energie Atomique | Process for treating semiconductor devices under atomic hydrogen plasma |
US4352835A (en) * | 1981-07-01 | 1982-10-05 | Western Electric Co., Inc. | Masking portions of a substrate |
US4435896A (en) * | 1981-12-07 | 1984-03-13 | Bell Telephone Laboratories, Incorporated | Method for fabricating complementary field effect transistor devices |
US4542512A (en) * | 1982-04-02 | 1985-09-17 | U.S. Philips Corporation | Semiconductor laser having a metal-filled groove for improved cooling and stability |
US5162892A (en) * | 1983-12-24 | 1992-11-10 | Sony Corporation | Semiconductor device with polycrystalline silicon active region and hydrogenated passivation layer |
US4620211A (en) | 1984-08-13 | 1986-10-28 | General Electric Company | Method of reducing the current gain of an inherent bipolar transistor in an insulated-gate semiconductor device and resulting devices |
US4796081A (en) * | 1986-05-02 | 1989-01-03 | Advanced Micro Devices, Inc. | Low resistance metal contact for silicon devices |
US4936781A (en) * | 1986-10-06 | 1990-06-26 | Centre National D'etudes Des Telecommunications | Method of fabrication of a P+nn+ diode and of a bipolar transistor incorporating this diode utilizing the effect of neutralization of donor atoms by atomic hydrogen |
US5059551A (en) | 1988-08-18 | 1991-10-22 | Etat Francais, Represente Par Le Ministre Delegue Des Postes, Telecommunications Et De L'espace (Centre National D'etudes Des Telecommunications) | Process for neutralizing acceptor atoms in p-type inp |
US5254506A (en) * | 1988-12-20 | 1993-10-19 | Matsushita Electric Industrial Co., Ltd. | Method for the production of silicon oxynitride film where the nitrogen concentration at the wafer-oxynitride interface is 8 atomic precent or less |
US4962065A (en) * | 1989-02-13 | 1990-10-09 | The University Of Arkansas | Annealing process to stabilize PECVD silicon nitride for application as the gate dielectric in MOS devices |
US5264724A (en) | 1989-02-13 | 1993-11-23 | The University Of Arkansas | Silicon nitride for application as the gate dielectric in MOS devices |
US5198880A (en) * | 1989-06-22 | 1993-03-30 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit and method of making the same |
US4992840A (en) * | 1989-09-21 | 1991-02-12 | Hewlett-Packard Company | Carbon doping MOSFET substrate to suppress hit electron trapping |
US5250446A (en) | 1990-01-11 | 1993-10-05 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device by forming at least three regions of different lifetimes of carriers at different depths |
US5179029A (en) | 1990-02-07 | 1993-01-12 | At&T Bell Laboratories | Hydrogen plasma passivation of GaAs |
US5248348A (en) | 1990-09-06 | 1993-09-28 | Mitsui Toatsu Chemicals, Incorporated | Amorphous silicon solar cell and method for manufacturing the same |
US5320975A (en) * | 1992-03-27 | 1994-06-14 | International Business Machines Corporation | Method of forming thin film pseudo-planar FET devices and structures resulting therefrom |
US5434440A (en) * | 1992-05-29 | 1995-07-18 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
WO1994019829A1 (en) | 1993-02-19 | 1994-09-01 | National Semiconductor Corporation | Semiconductor device comprising deuterium atoms |
US5864161A (en) * | 1994-09-13 | 1999-01-26 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US5693961A (en) | 1994-11-22 | 1997-12-02 | Nec Corporation | Top-gate type thin film transistor with dangling bonds of silicon partly combined with hydrogen |
US5822175A (en) * | 1995-04-13 | 1998-10-13 | Matsushita Electronics Corporation | Encapsulated capacitor structure having a dielectric interlayer |
US5571339A (en) | 1995-04-17 | 1996-11-05 | The Ohio State Univ. Research Found | Hydrogen passivated heteroepitaxial III-V photovoltaic devices grown on lattice-mismatched substrates, and process |
US5514628A (en) * | 1995-05-26 | 1996-05-07 | Texas Instruments Incorporated | Two-step sinter method utilized in conjunction with memory cell replacement by redundancies |
US5872387A (en) | 1996-01-16 | 1999-02-16 | The Board Of Trustees Of The University Of Illinois | Deuterium-treated semiconductor devices |
US6147014A (en) * | 1996-01-16 | 2000-11-14 | The Board Of Trustees, University Of Illinois, Urbana | Forming of deuterium containing nitride spacers and fabrication of semiconductor devices |
US5711998A (en) * | 1996-05-31 | 1998-01-27 | Lam Research Corporation | Method of polycrystalline silicon hydrogenation |
US5830575A (en) * | 1996-09-16 | 1998-11-03 | Sandia National Laboratories | Memory device using movement of protons |
US5744202A (en) * | 1996-09-30 | 1998-04-28 | Xerox Corporation | Enhancement of hydrogenation of materials encapsulated by an oxide |
US6023093A (en) * | 1997-04-28 | 2000-02-08 | Lucent Technologies Inc. | Deuterated direlectric and polysilicon film-based semiconductor devices and method of manufacture thereof |
US6328801B1 (en) * | 1997-07-25 | 2001-12-11 | L'air Liquide, Societe Anonyme Pour L'etude Et L'exploitation Des Procedes Georges Claude | Method and system for recovering and recirculating a deuterium-containing gas |
Non-Patent Citations (16)
Title |
---|
"Defect Generation in Field-Effect Transistors Under Channel-Hot-Electron Stress," D.J. DiMaria, Journal of Applied Physics, vol. 87, No. 12, Jun. 15, 2000, pp. 8707-8715. |
"Process Stability of Deuterium-Annealed MOSFET's," W.F. Clark, et al., IEEE Electron Device Letters, vol. 20. No. 1, Jan. 1999, pp. 48-50. |
A. Uchiyama, H. Fukuda, T. Hayashi, T. Iwabuchi, S. Ohno "High Performance Dual-gate Sub-halfmicron CMOSFET's with 6nm-thick Nitrided SiO2 Films in an N2O Ambient", IEDM Tech. Dig. 1990, pp. 16.6.1-16.6.4. |
C.T. Sah, Models and Experiments on Degredation of Oxidized Silicon, 1990, Soild-State Electronics, vol. 33, No. 2, pp. 147-167.* * |
G. Ganguly and A. Matsuda, "Light-Induced Defect Densities In Hydrogenated And Deuterated Amorphous Silicon Deposited At Different Substrate Temperatures", Am. Phys. Soc., vol. 49, No. 16, pp. 10 986-10 990 (Apr. 15, 1994). |
H. Park and C.R. Helms, "The Effect Of Annealing Treatment On The Distribution Of Deuterium In Silicon And In Silicon/Silicon Oxide Systems", J. Electrochem. Soc., vol. 139, No. 7, pp. 2042-2046 (Jul. 1992). |
I.P. Ipatova, O.P. Chikalova-Luzina and K. Hess, "Effect Of Localized Vibrations On The Si Surface Concentrations Of H And D", J. Appl. Phys., vol. 83, No. 2, pp. 814-819 (Jan. 15, 1998). |
J.C. Mikkelsen, Jr., "Secondary Ion Mass Spectrometry Characterization Of D<SUB>2</SUB>O and H<SUB>2</SUB><SUP>18</SUP>O Stream Oxidation Of Silicon", J. Electronic Mat., vol. 11, No. 3, pp. 541-558 (1982). |
J.M. Zavada, B.L. Weiss, I.V. Bradley, B. Theys, J. Chevallier, R. Rahbi, R. Addinall, R.C. Newmann and H.A. Jenkinson, "Optical Waveguides Formed By Deuterium Passivation Of Acceptors In Si Doped p-Type GaAs Epilayers", J. Appl. Phys., vol. 71, No. 9, pp. 4151-4155 (May 1, 1992). |
J.W. Lyding, T.-C. Shen, G.C. Abeln, C. Wang, E.T. Foley and J.R. Tucker, "Silicon Nanofabrication And Chemical Modification By UHV-STM", Mat. Res. Soc. Symp. Proc., vol. 380, pp. 187-197 (1995). |
N.S. Saks and R.W. Rendell, "The Time-Dependence Of Post-Irradiation Interface Trap Build-Up In Deuterium-Annealed Oxides", IEEE Transactions On Nuclear Science, vol. 39, No. 6, pp. 2220-2229 (Dec. 1992). |
N.S. Saks and R.W. Rendell, "Time-Depenence Of The Interface Trap Build-Up In Deuterium-Annealed Oxides After Irradiation", Appl. Phys. Lett., vol. 61, No. 25, pp. 3014-3016 (Dec. 21, 1992). |
Okazaki et al., "Characteristics of Sub-¼-mum Gate Surface Channel PMOSFET's Using a Multilayer Gate Structure of Boron-Doped Poly-Si on Thin Nitrogen-Doped Poly-Si," IEEE Transactions of Electron Devices, vol. 41, No. 12, Dec. 1994, pp. 2369-2375.* * |
Ph. Avouris, R.E. Walkup, A.R. Rossi, T.-C. Shen, G.C. Abeln, J.R. Tucker and J.W. Lyding, "STM-Induced H Atom Desorption From Si(100): Isotope Effects And Site Selectivity", Chemical Physics Letters, vol. 257, pp. 148-154 (Jul. 19, 1996). |
S.M. Myers and P.M. Richards, "Interactions Of Deuterium With Ion-Irradiated SiO<SUB>2 </SUB>On Si", J. Appl. Phys., vol. 67, No. 9, pp. 4064-4071 (May 1, 1990). |
T.-C. Shen, C. Wang, G.C. Abeln, J.R. Tucker, J.W. Lyding, Ph. Avouris and R.E. Walkup, "Atomic-Scale Desorption Through Electronic And Vibrational Excitation Mechanisms", Science, vol. 268, pp. 1590-1592 (Jun. 16, 1995). |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7041543B1 (en) * | 2004-08-20 | 2006-05-09 | Novellus Systems, Inc. | Strained transistor architecture and method |
US20060191867A1 (en) * | 2005-02-08 | 2006-08-31 | Hisataka Hayashi | Method of processing organic film and method of manufacturing semiconductor device |
US7658859B2 (en) * | 2005-02-08 | 2010-02-09 | Kabushiki Kaisha Toshiba | Method of processing organic film using plasma etching and method of manufacturing semiconductor device |
US20070138564A1 (en) * | 2005-12-15 | 2007-06-21 | Chartered Semiconductor Mfg, Ltd | Double anneal with improved reliability for dual contact etch stop liner scheme |
US7615433B2 (en) | 2005-12-15 | 2009-11-10 | Chartered Semiconductor Manufacturing, Ltd. | Double anneal with improved reliability for dual contact etch stop liner scheme |
US20100041242A1 (en) * | 2005-12-15 | 2010-02-18 | International Business Machines Corporation | Double Anneal with Improved Reliability for Dual Contact Etch Stop Liner Scheme |
US8148221B2 (en) | 2005-12-15 | 2012-04-03 | International Business Machines Corporation | Double anneal with improved reliability for dual contact etch stop liner scheme |
US20080054361A1 (en) * | 2006-08-30 | 2008-03-06 | Infineon Technologies Ag | Method and apparatus for reducing flicker noise in a semiconductor device |
US20110201186A1 (en) * | 2006-08-30 | 2011-08-18 | Infineon Technologies Ag | Method and apparatus for reducing flicker noise in a semiconductor device |
US8372736B2 (en) | 2006-08-30 | 2013-02-12 | Infineon Technologies Ag | Method and apparatus for reducing flicker noise in a semiconductor device |
US20190198330A1 (en) * | 2011-10-07 | 2019-06-27 | Kla-Tencor Corporation | Passivation of Nonlinear Optical Crystals |
US11227770B2 (en) * | 2011-10-07 | 2022-01-18 | Kla Corporation | Passivation of nonlinear optical crystals |
Also Published As
Publication number | Publication date |
---|---|
US6147014A (en) | 2000-11-14 |
JP2000503479A (en) | 2000-03-21 |
EP0875074A4 (en) | 2000-01-12 |
US6444533B1 (en) | 2002-09-03 |
AU1579697A (en) | 1997-08-11 |
KR19990077255A (en) | 1999-10-25 |
US5872387A (en) | 1999-02-16 |
EP0875074A1 (en) | 1998-11-04 |
CA2243170A1 (en) | 1997-07-24 |
WO1997026676A1 (en) | 1997-07-24 |
KR100484340B1 (en) | 2005-08-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6888204B1 (en) | Semiconductor devices, and methods for same | |
US6833306B2 (en) | Deuterium treatment of semiconductor device | |
US5972804A (en) | Process for forming a semiconductor device | |
US7504700B2 (en) | Method of forming an ultra-thin [[HfSiO]] metal silicate film for high performance CMOS applications and semiconductor structure formed in said method | |
US7569502B2 (en) | Method of forming a silicon oxynitride layer | |
US7429540B2 (en) | Silicon oxynitride gate dielectric formation using multiple annealing steps | |
US6503846B1 (en) | Temperature spike for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates | |
US4266985A (en) | Process for producing a semiconductor device including an ion implantation step in combination with direct thermal nitridation of the silicon substrate | |
US5552332A (en) | Process for fabricating a MOSFET device having reduced reverse short channel effects | |
US6632747B2 (en) | Method of ammonia annealing of ultra-thin silicon dioxide layers for uniform nitrogen profile | |
US6548366B2 (en) | Method of two-step annealing of ultra-thin silicon dioxide layers for uniform nitrogen profile | |
US6610614B2 (en) | Method for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates | |
US6297173B1 (en) | Process for forming a semiconductor device | |
US20040175961A1 (en) | Two-step post nitridation annealing for lower EOT plasma nitrided gate dielectrics | |
Pollack et al. | Hydrogen passivation of polysilicon MOSFET's from a plasma nitride source | |
WO1994019829A1 (en) | Semiconductor device comprising deuterium atoms | |
US5219773A (en) | Method of making reoxidized nitrided oxide MOSFETs | |
US6642156B2 (en) | Method for forming heavy nitrogen-doped ultra thin oxynitride gate dielectrics | |
US6780719B2 (en) | Method for annealing ultra-thin, high quality gate oxide layers using oxidizer/hydrogen mixtures | |
JPH0823095A (en) | Semiconductor device and production process thereof | |
JPH02302043A (en) | Mos type semiconductor device and its manufacture | |
JPH05109652A (en) | Method for manufacturing semiconductor device | |
GB2050049A (en) | Activation of ions implanted in a semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: THE BOARD OF TRUSTEES OF THE UNIVERSITY OF ILLINOI Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HESS, KARL;REEL/FRAME:029236/0195 Effective date: 19980316 Owner name: THE BOARD OF TRUSTEES OF THE UNIVERSITY OF ILLINOI Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LYDING, JOSEPH W.;REEL/FRAME:029236/0190 Effective date: 19980316 |
|
AS | Assignment |
Owner name: NAVY, SECRETARY OF THE UNITED STATES OF AMERICA, V Free format text: CONFIRMATORY LICENSE;ASSIGNOR:ILLINOIS, UNIVERSITY OF;REEL/FRAME:029368/0668 Effective date: 20050505 |
|
SULP | Surcharge for late payment | ||
IPR | Aia trial proceeding filed before the patent and appeal board: inter partes review |
Free format text: TRIAL NO: IPR2013-00006 Opponent name: MICRON TECHNOLOGY, INC. Effective date: 20121002 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20170503 |
|
IPRC | Trial and appeal board: inter partes review certificate |
Kind code of ref document: K1 Owner name: THE BOARD OF TRUSTEES OF THE UNIVERSITY OF ILLINOI Free format text: INTER PARTES REVIEW CERTIFICATE; TRIAL NO. IPR2013-00006, OCT. 2, 2012 INTER PARTES REVIEW CERTIFICATE; TRIAL NO. IPR2013-00006, OCT. 2, 2012 Opponent name: MICRON TECHNOLOGY, INC. Effective date: 20180102 |