US6319798B1 - Method for reducing lateral dopant gradient in source/drain extension of MOSFET - Google Patents
Method for reducing lateral dopant gradient in source/drain extension of MOSFET Download PDFInfo
- Publication number
- US6319798B1 US6319798B1 US09/405,266 US40526699A US6319798B1 US 6319798 B1 US6319798 B1 US 6319798B1 US 40526699 A US40526699 A US 40526699A US 6319798 B1 US6319798 B1 US 6319798B1
- Authority
- US
- United States
- Prior art keywords
- dopant
- source
- substrate
- amorphous
- extension region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000002019 doping agent Substances 0.000 title claims abstract description 61
- 238000000034 method Methods 0.000 title claims abstract description 28
- 230000004913 activation Effects 0.000 claims abstract description 13
- 125000001475 halogen functional group Chemical group 0.000 claims abstract 9
- 239000000758 substrate Substances 0.000 claims description 40
- 239000004065 semiconductor Substances 0.000 claims description 20
- 230000007935 neutral effect Effects 0.000 claims description 12
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 5
- 238000010438 heat treatment Methods 0.000 claims description 5
- 229910052710 silicon Inorganic materials 0.000 claims description 5
- 239000010703 silicon Substances 0.000 claims description 5
- 229910052732 germanium Inorganic materials 0.000 claims description 3
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 3
- 230000010354 integration Effects 0.000 claims description 3
- 230000003213 activating effect Effects 0.000 claims 1
- 238000000137 annealing Methods 0.000 abstract description 8
- 238000009792 diffusion process Methods 0.000 abstract 2
- 125000005843 halogen group Chemical group 0.000 description 16
- 239000000126 substance Substances 0.000 description 6
- 229910015900 BF3 Inorganic materials 0.000 description 4
- 125000004429 atom Chemical group 0.000 description 4
- WTEOIRVLGSZEPR-UHFFFAOYSA-N boron trifluoride Chemical compound FB(F)F WTEOIRVLGSZEPR-UHFFFAOYSA-N 0.000 description 4
- 230000006870 function Effects 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- 239000008186 active pharmaceutical agent Substances 0.000 description 2
- 229910052787 antimony Inorganic materials 0.000 description 2
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 2
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 238000005280 amorphization Methods 0.000 description 1
- 230000002939 deleterious effect Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005265 energy consumption Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/2658—Bombardment with radiation with high-energy radiation producing ion implantation of a molecular ion, e.g. decaborane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26586—Bombardment with radiation with high-energy radiation producing ion implantation characterised by the angle between the ion beam and the crystal planes or the main crystal surface
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
- H10D62/364—Substrate regions of field-effect devices of FETs of IGFETs
- H10D62/371—Inactive supplementary semiconductor regions, e.g. for preventing punch-through, improving capacity effect or leakage current
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/015—Manufacture or treatment removing at least parts of gate spacers, e.g. disposable spacers
Definitions
- the present invention relates generally to semiconductor fabrication, and more particularly to methods for fabricating improved ultra-large scale integration (ULSI) semiconductor devices such as ULSI metal oxide silicon field effect transistors (MOSFETs).
- ULSI ultra-large scale integration
- MOSFETs metal oxide silicon field effect transistors
- Semiconductor chips are used in many applications, including as processor chips for computers, and as integrated circuits and as flash memory for hand held computing devices, wireless telephones, and digital cameras. Regardless of the application, it is desirable that a semiconductor chip hold as many circuits or memory cells as possible per unit area. In this way, the size, weight, and energy consumption of devices that use semiconductor chips advantageously is minimized, while nevertheless improving the memory capacity and computing power of the devices.
- a common circuit component of semiconductor chips is the transistor.
- a transistor is established by forming a polysilicon gate on a silicon substrate, and then forming a source region and a drain region in the substrate beneath the gate by implanting appropriate dopant materials into the areas of the substrate that are to become the source and drain regions.
- the gate is insulated from the substrate by a thin gate oxide layer, with small portions of the source and drain regions, referred to as “extensions”, extending toward and virtually under the gate.
- SDE source/drain extension
- the lateral dopant profile of the source/drain extensions be steep. Stated differently, it is important that virtually all of the dopant be concentrated within a relatively small area that is to function as the source/drain extension, with little or no dopant being located outside this relatively small doped region.
- the present invention recognizes that the dopant gradient is deleteriously affected by high thermal budgets and particularly by high temperatures, such as those typically required during annealing to activate the dopant. Stated differently, exposing dopant in a source/drain extension to high temperatures can cause the dopant to thermally diffuse and, hence, can cause the dopant profile undesirably to spread. Nonetheless, the dopant must be activated for the device to function properly.
- the present invention has considered the above problem and has provided the solutions disclosed herein.
- a method for establishing at least one transistor on a semiconductor device includes providing a semiconductor substrate, and implanting deep dopants into the substrate to establish a source region and a drain region. Then, the method includes heating the substrate to activate the deep dopants. After activation, a neutral ion species is implanted in the substrate between the source and drain regions to define an amorphous extension region. Also, a source/drain extension (SDE) dopant is implanted in the amorphous extension region and is activated by heating the amorphous extension region.
- SDE source/drain extension
- the substrate is heated to more than nine hundred fifty degrees Celsius (950° C.) to activate the deep dopants, and the amorphous extension region is heated to no more than nine hundred fifty degrees Celsius (950° C.), and more preferably is heated to no more than six hundred fifty degrees Celsius (650° C.).
- the SDE dopant is substantially not thermally diffused.
- the substrate defines a surface
- the neutral ion species preferably is implanted in the substrate by directing a beam of the neutral ion species onto the surface at an oblique angle to the surface.
- a halo dopant can also be implanted in the amorphous extension region.
- the amorphous extension region defines a depth
- the halo dopant is implanted to a halo depth of about one-half the depth of the amorphous extension region, with the SDE dopant in turn being implanted to a depth of about one-half the halo depth.
- a method for making an ultra-large scale integration (ULSI) semiconductor device includes forming source and drain regions in a semiconductor substrate using a first activation temperature, then forming a doped source/drain extension (SDE) region between the source and drain regions using a second activation temperature less than the first activation temperature.
- SDE source/drain extension
- a semiconductor device in yet another aspect, includes a semiconductor substrate, at least one transistor gate on the substrate, and source and drain regions in the substrate below the gate.
- a source/drain extension (SDE) region is located between the source region and the drain region under the gate, and a recrystallized preamorphization substance is in the SDE extension region.
- SDE source/drain extension
- FIG. 1 is a schematic diagram of a semiconductor device made according to the present invention, shown in combination with a digital processing apparatus;
- FIG. 2 is a flow chart showing the steps of the present invention
- FIG. 3 is a side view of the device during deep source/drain junction dopant implant
- FIG. 4 is a side view of the device after deep source/drain junction dopant implant
- FIG. 5 is a side view of the device during preamorphization substance implanting
- FIG. 6 is a side view of the device during halo dopant implanting
- FIG. 7 is a side view of the device during SDE dopant implanting.
- FIG. 8 is a side view of the device after SDE dopant and halo dopant activation.
- a semiconductor device embodied as a chip 10 is shown incorporated into a digital processing apparatus such as a computer 12 .
- the chip 10 is made in accordance with the below disclosure.
- a transistor gate stack 16 is formed on a semiconductor substrate 18 , with a gate oxide layer 20 being sandwiched therebetween. Regions that are to become source and drain regions 22 , 24 are implanted with appropriate dopant, indicated by arrows 26 . Also, the dopant is implanted into the gate stack 16 , as indicated in FIG. 3 . Prior to implanting the dopant, a silicon nitride or other dielectric spacer 28 is formed on the side walls of the gate stack 16 as shown, to shield the region directly under the gate stack 16 from the source and drain dopants. A thin oxide layer 30 is disposed between the spacer 28 and the gate stack 16 , and isolation trenches 31 can be established on either side of the above-described MOSFET structure to isolate it from other MOSFETs.
- the spacer 28 is removed by, e.g., hot H 3 PO 4 acid etch, and then the dopant in the source and drain regions 22 , 24 is activated using high temperature annealing.
- the annealing is undertaken at a temperature of at least nine hundred fifty degrees Celsius (950° C.) and more preferably at a temperature in excess of 1000° C.
- the depth of the source and drain regions can be between eight hundred Angstroms to twelve hundred Angstroms.
- a preamorphization substance such as a neutral ion species, e.g., ionic Silicon or Germanium, is implanted into the substrate 18 as indicated by the arrows 36 between the source and drain regions 22 , 24 to define an amorphous extension region 38 that extends laterally under the gate stack 16 on both sides of the stack.
- the amorphous extension region 38 defines a depth D A from the surface 40 of the substrate 18 of about sixty nanometers to eighty nanometers (60 nm-80 nm).
- the preamorphization substance is directed onto the substrate 18 at an oblique angle relative to the substrate surface 40 . More particularly, the preamorphization substance is directed onto the substrate 18 at an angle ⁇ relative to the normal to the surface 40 of between twenty degrees and forty degrees (20°-40°) to control the distance by which the amorphization extension region 38 extends under the gate stack 16 .
- a halo dopant is implanted into the substrate 18 partially under the gate stack 16 to establish a halo extension region 46 .
- the halo dopant can be established by Phosphorous, Arsenic, or Antimony for n-channel MOSFETs or Boron or Boron Fluoride (BF 2 ) for p-channel MOSFETs, and can be implanted at a peak concentration of, e.g., between 1 ⁇ 10 19 atoms/cc and 1 ⁇ 10 19 atoms/cc.
- the halo dopant is implanted down to a halo depth of D H from the surface 40 of the substrate, with the preferred halo depth D H being about one-half the depth D A of the amorphous extension region 38 .
- the halo dopant can also be implanted at an oblique angle into the substrate 18 , as indicated by the arrows 44 .
- a source/drain extension (SDE) dopant is implanted into the substrate 18 partially under the gate stack 16 to establish an SDE extension region 52 that extends laterally under the gate stack 16 as shown.
- the SDE dopant can be established by Phosphorous, Arsenic, or Antimony for p-channel MOSFETs or Boron or Boron Fluoride (BF 2 ) for n-channel MOSFETs, and can be implanted at a peak concentration of, e.g., between 1 ⁇ 10 18 atoms/cc and 1 ⁇ 10 18 atoms/cc.
- the SDE dopant is implanted down to an SDE depth of D S from the surface 40 of the substrate, with the preferred SDE depth D S being about one-half the halo depth D H .
- FIG. 7 shows that the SDE dopant is directed normally down on the substrate 18 during implantation, it can alternatively be directed at an angle after the manner of the preamorphization and halo implanting described above.
- the SDE dopant and halo dopant are activated using low temperature annealing.
- the annealing at block 54 is undertaken at a temperature of no more than nine hundred fifty degrees Celsius (950° C.), and more preferably at a temperature of no more than six hundred fifty degrees Celsius (650° C.), such that the SDE dopant is substantially not thermally diffused, as shown in FIG. 8 .
- the annealing temperature preferably is maintained for a period sufficiently long to ensure that the preamorphization species fully recrystallizes. Processing, including the forming of contacts and interconnects, is completed at block 56 .
- the chip 10 can include plural transistors, each substantially identical to that shown, as well as other circuit components. All structural and functional equivalents to the elements of the above-described preferred embodiment that are known to those of ordinary skill in the art are expressly incorporated herein by reference and are intended to be encompassed by the present claims. Moreover, it is not necessary for a device or method to address each and every problem sought to be solved by the present invention, for it to be encompassed by the present claims. Furthermore, no element, component, or method step in the present disclosure is intended to be dedicated to the public regardless of whether the element, component, or method step is explicitly recited in the claims. No claim element herein is to be construed under the provisions of 35 U.S.C. ⁇ 112, sixth paragraph, unless the element is expressly recited using the phrase “means for”.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (15)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/405,266 US6319798B1 (en) | 1999-09-23 | 1999-09-23 | Method for reducing lateral dopant gradient in source/drain extension of MOSFET |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/405,266 US6319798B1 (en) | 1999-09-23 | 1999-09-23 | Method for reducing lateral dopant gradient in source/drain extension of MOSFET |
Publications (1)
Publication Number | Publication Date |
---|---|
US6319798B1 true US6319798B1 (en) | 2001-11-20 |
Family
ID=23602976
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/405,266 Expired - Lifetime US6319798B1 (en) | 1999-09-23 | 1999-09-23 | Method for reducing lateral dopant gradient in source/drain extension of MOSFET |
Country Status (1)
Country | Link |
---|---|
US (1) | US6319798B1 (en) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6448142B1 (en) * | 2001-05-29 | 2002-09-10 | Macronix International Co., Ltd. | Method for fabricating a metal oxide semiconductor transistor |
US6521502B1 (en) * | 2000-08-07 | 2003-02-18 | Advanced Micro Devices, Inc. | Solid phase epitaxy activation process for source/drain junction extensions and halo regions |
US6638802B1 (en) * | 2002-06-20 | 2003-10-28 | Intel Corporation | Forming strained source drain junction field effect transistors |
US6682994B2 (en) * | 2002-04-16 | 2004-01-27 | Texas Instruments Incorporated | Methods for transistor gate formation using gate sidewall implantation |
KR100431301B1 (en) * | 2002-03-06 | 2004-05-12 | 주식회사 하이닉스반도체 | Method for fabricating semiconductor device |
US6746944B1 (en) * | 2003-01-14 | 2004-06-08 | Advanced Micro Devices, Inc. | Low nisi/si interface contact resistance with preamorphizing and laser thermal annealing |
US6878596B2 (en) * | 2002-07-18 | 2005-04-12 | Hynix Semiconductor Inc. | Method of forming high voltage junction in semiconductor device |
WO2005057662A2 (en) * | 2003-12-10 | 2005-06-23 | Koninklijke Philips Electronics N.V. | Method and apparatus for fabricating ultra-shallow junction metal-oxide semiconductor integrated circuit devices. |
US20050247977A1 (en) * | 2004-05-07 | 2005-11-10 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
US20060163675A1 (en) * | 2005-01-19 | 2006-07-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US7091093B1 (en) * | 1999-09-17 | 2006-08-15 | Matsushita Electric Industrial Co., Ltd. | Method for fabricating a semiconductor device having a pocket dopant diffused layer |
US20090181531A1 (en) * | 2008-01-04 | 2009-07-16 | Samsung Electronics Co., Ltd. | Methods of manufacturing non-volatile memory devices having insulating layers treated using neutral beam irradiation |
US20100261319A1 (en) * | 2009-04-08 | 2010-10-14 | International Business Machines Corporation | N-type carrier enhancement in semiconductors |
US20120032240A1 (en) * | 2010-08-09 | 2012-02-09 | Sony Corporation | Semiconductor device and manufacturing method thereof |
US20150255291A1 (en) * | 2014-03-10 | 2015-09-10 | SK Hynix Inc. | Semiconductor device and method for fabricating the same |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5970353A (en) * | 1998-03-30 | 1999-10-19 | Advanced Micro Devices, Inc. | Reduced channel length lightly doped drain transistor using a sub-amorphous large tilt angle implant to provide enhanced lateral diffusion |
US6008099A (en) * | 1998-03-30 | 1999-12-28 | Advanced Micro Devices, Inc. | Fabrication process employing a single dopant implant for formation of a drain extension region and a drain region of an LDD MOSFET using enhanced lateral diffusion |
US6180464B1 (en) * | 1998-11-24 | 2001-01-30 | Advanced Micro Devices, Inc. | Metal oxide semiconductor device with localized laterally doped channel |
US6218250B1 (en) * | 1999-06-02 | 2001-04-17 | Advanced Micro Devices, Inc. | Method and apparatus for minimizing parasitic resistance of semiconductor devices |
-
1999
- 1999-09-23 US US09/405,266 patent/US6319798B1/en not_active Expired - Lifetime
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5970353A (en) * | 1998-03-30 | 1999-10-19 | Advanced Micro Devices, Inc. | Reduced channel length lightly doped drain transistor using a sub-amorphous large tilt angle implant to provide enhanced lateral diffusion |
US6008099A (en) * | 1998-03-30 | 1999-12-28 | Advanced Micro Devices, Inc. | Fabrication process employing a single dopant implant for formation of a drain extension region and a drain region of an LDD MOSFET using enhanced lateral diffusion |
US6180464B1 (en) * | 1998-11-24 | 2001-01-30 | Advanced Micro Devices, Inc. | Metal oxide semiconductor device with localized laterally doped channel |
US6218250B1 (en) * | 1999-06-02 | 2001-04-17 | Advanced Micro Devices, Inc. | Method and apparatus for minimizing parasitic resistance of semiconductor devices |
Cited By (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060202287A1 (en) * | 1999-09-17 | 2006-09-14 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
US7091093B1 (en) * | 1999-09-17 | 2006-08-15 | Matsushita Electric Industrial Co., Ltd. | Method for fabricating a semiconductor device having a pocket dopant diffused layer |
US6521502B1 (en) * | 2000-08-07 | 2003-02-18 | Advanced Micro Devices, Inc. | Solid phase epitaxy activation process for source/drain junction extensions and halo regions |
US6448142B1 (en) * | 2001-05-29 | 2002-09-10 | Macronix International Co., Ltd. | Method for fabricating a metal oxide semiconductor transistor |
KR100431301B1 (en) * | 2002-03-06 | 2004-05-12 | 주식회사 하이닉스반도체 | Method for fabricating semiconductor device |
US6682994B2 (en) * | 2002-04-16 | 2004-01-27 | Texas Instruments Incorporated | Methods for transistor gate formation using gate sidewall implantation |
US20040038468A1 (en) * | 2002-06-20 | 2004-02-26 | Jack Hwang | Forming strained source drain junction field effect transistors |
US6911706B2 (en) * | 2002-06-20 | 2005-06-28 | Intel Corporation | Forming strained source drain junction field effect transistors |
US6638802B1 (en) * | 2002-06-20 | 2003-10-28 | Intel Corporation | Forming strained source drain junction field effect transistors |
US6878596B2 (en) * | 2002-07-18 | 2005-04-12 | Hynix Semiconductor Inc. | Method of forming high voltage junction in semiconductor device |
US6746944B1 (en) * | 2003-01-14 | 2004-06-08 | Advanced Micro Devices, Inc. | Low nisi/si interface contact resistance with preamorphizing and laser thermal annealing |
WO2005057662A2 (en) * | 2003-12-10 | 2005-06-23 | Koninklijke Philips Electronics N.V. | Method and apparatus for fabricating ultra-shallow junction metal-oxide semiconductor integrated circuit devices. |
WO2005057662A3 (en) * | 2003-12-10 | 2005-10-13 | Koninkl Philips Electronics Nv | Method and apparatus for fabricating ultra-shallow junction metal-oxide semiconductor integrated circuit devices. |
US20050247977A1 (en) * | 2004-05-07 | 2005-11-10 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
US7429771B2 (en) * | 2004-05-07 | 2008-09-30 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device having halo implanting regions |
US20060275964A1 (en) * | 2004-05-07 | 2006-12-07 | Matsushita Electric Industrial Co., Inc. | Semiconductor device and method for fabricating the same |
US7714364B2 (en) * | 2005-01-19 | 2010-05-11 | Kabushiki Kaisha Toshiba | Semiconductor device comprising gate electrode having arsenic and phosphorus |
US8004050B2 (en) | 2005-01-19 | 2011-08-23 | Kabushiki Kaisha Toshiba | Semiconductor device comprising gate electrode having arsenic and phosphorous |
US20060163675A1 (en) * | 2005-01-19 | 2006-07-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US20100200935A1 (en) * | 2005-01-19 | 2010-08-12 | Kabushiki Kaisha Toshiba | Semiconductor device comprising gate electrode having arsenic and phosphorus |
US20090181531A1 (en) * | 2008-01-04 | 2009-07-16 | Samsung Electronics Co., Ltd. | Methods of manufacturing non-volatile memory devices having insulating layers treated using neutral beam irradiation |
US7858464B2 (en) * | 2008-01-04 | 2010-12-28 | Samsung Electronics Co., Ltd. | Methods of manufacturing non-volatile memory devices having insulating layers treated using neutral beam irradiation |
US8642431B2 (en) | 2009-04-08 | 2014-02-04 | International Business Machines Corporation | N-type carrier enhancement in semiconductors |
US8178430B2 (en) * | 2009-04-08 | 2012-05-15 | International Business Machines Corporation | N-type carrier enhancement in semiconductors |
US8343863B2 (en) | 2009-04-08 | 2013-01-01 | International Business Machines Corporation | N-type carrier enhancement in semiconductors |
US8476152B2 (en) | 2009-04-08 | 2013-07-02 | International Business Machines Corporation | N-type carrier enhancement in semiconductors |
US20100261319A1 (en) * | 2009-04-08 | 2010-10-14 | International Business Machines Corporation | N-type carrier enhancement in semiconductors |
US10868177B2 (en) | 2010-08-09 | 2020-12-15 | Sony Corporation | Semiconductor device and manufacturing method thereof |
US12087858B2 (en) | 2010-08-09 | 2024-09-10 | Sony Group Corporation | Semiconductor device including stress application layer |
US20120032240A1 (en) * | 2010-08-09 | 2012-02-09 | Sony Corporation | Semiconductor device and manufacturing method thereof |
CN104916675A (en) * | 2014-03-10 | 2015-09-16 | 爱思开海力士有限公司 | Semiconductor device and method for fabricating the same |
US9245756B2 (en) * | 2014-03-10 | 2016-01-26 | SK Hynix Inc. | Semiconductor device and method for fabricating the same |
US20160099152A1 (en) * | 2014-03-10 | 2016-04-07 | SK Hynix Inc. | Semiconductor device and method for fabricating the same |
US9570308B2 (en) * | 2014-03-10 | 2017-02-14 | SK Hynix Inc. | Method of forming regions with hot and cold implants |
TWI632616B (en) * | 2014-03-10 | 2018-08-11 | 南韓商愛思開海力士有限公司 | Semiconductor device and method of manufacturing the same |
CN104916675B (en) * | 2014-03-10 | 2020-01-03 | 爱思开海力士有限公司 | Semiconductor device and method for manufacturing the same |
KR20150105858A (en) * | 2014-03-10 | 2015-09-18 | 에스케이하이닉스 주식회사 | Transistor, method for fabricating the same and electronic device including the same |
US20150255291A1 (en) * | 2014-03-10 | 2015-09-10 | SK Hynix Inc. | Semiconductor device and method for fabricating the same |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6214654B1 (en) | Method for forming super-steep retrograded channel (SSRC) for CMOS transistor using rapid laser annealing to reduce thermal budget | |
US6372591B1 (en) | Fabrication method of semiconductor device using ion implantation | |
US6521502B1 (en) | Solid phase epitaxy activation process for source/drain junction extensions and halo regions | |
US6368947B1 (en) | Process utilizing a cap layer optimized to reduce gate line over-melt | |
US6225176B1 (en) | Step drain and source junction formation | |
US6184112B1 (en) | Method of forming a MOSFET transistor with a shallow abrupt retrograde dopant profile | |
US6319798B1 (en) | Method for reducing lateral dopant gradient in source/drain extension of MOSFET | |
US20100022077A1 (en) | Semiconductor device and method of fabricating a semiconductor device | |
US6291302B1 (en) | Selective laser anneal process using highly reflective aluminum mask | |
US20100255666A1 (en) | Thermal processing method | |
US6355543B1 (en) | Laser annealing for forming shallow source/drain extension for MOS transistor | |
US6566212B1 (en) | Method of fabricating an integrated circuit with ultra-shallow source/drain extensions | |
US8273633B2 (en) | Method of enhancing dopant activation without suffering additional dopant diffusion | |
US6472282B1 (en) | Self-amorphized regions for transistors | |
US6297117B1 (en) | Formation of confined halo regions in field effect transistor | |
US6235599B1 (en) | Fabrication of a shallow doped junction having low sheet resistance using multiple implantations | |
US6391728B1 (en) | Method of forming a highly localized halo profile to prevent punch-through | |
US6265293B1 (en) | CMOS transistors fabricated in optimized RTA scheme | |
US6361874B1 (en) | Dual amorphization process optimized to reduce gate line over-melt | |
US5844276A (en) | CMOS integrated circuit and method for implanting NMOS transistor areas prior to implanting PMOS transistor areas to optimize the thermal diffusivity thereof | |
US6284630B1 (en) | Method for fabrication of abrupt drain and source extensions for a field effect transistor | |
US6051459A (en) | Method of making N-channel and P-channel IGFETs using selective doping and activation for the N-channel gate | |
US6251757B1 (en) | Formation of highly activated shallow abrupt junction by thermal budget engineering | |
US6313505B2 (en) | Method for forming shallow source/drain extension for MOS transistor | |
US6022785A (en) | Method of fabricating a metal-oxide-semiconductor transistor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YU, BIN;REEL/FRAME:010276/0824 Effective date: 19990922 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: AFFIRMATION OF PATENT ASSIGNMENT;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:023119/0083 Effective date: 20090630 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |