US6177319B1 - Method of manufacturing salicide layer - Google Patents
Method of manufacturing salicide layer Download PDFInfo
- Publication number
- US6177319B1 US6177319B1 US09/345,435 US34543599A US6177319B1 US 6177319 B1 US6177319 B1 US 6177319B1 US 34543599 A US34543599 A US 34543599A US 6177319 B1 US6177319 B1 US 6177319B1
- Authority
- US
- United States
- Prior art keywords
- gate structure
- layer
- forming
- salicide
- source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0135—Manufacturing their gate conductors
- H10D84/0137—Manufacturing their gate conductors the gate conductors being silicided
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
Definitions
- the present invention relates to a method of manufacturing a semiconductor device.
- the present invention relates to a method of manufacturing a salicide layer in an embedded structure.
- logic devices and memory devices are formed on the different wafers.
- an embedded structure comprising a memory device region and a logic circuit region has been developed.
- the embedded structure has the benefit of decreasing production cost as well as improving the functional capacity of the devices. Integration improves functionality by lowering the time delay for sending signals from a memory device in one part of a semiconductor chip to a logic device in another part of another semiconductor chip. In addition, by putting memory and logic devices together on a semiconductor chip, cost of production is lowered because they can share most common fabrication procedures.
- the most common embedded structure is an embedded dynamic random access memory (DRAM).
- the embedded DRAM comprises a logic circuit, a transfer field effect transistor (transfer FET) and a capacitor electrically coupled to the transfer FET.
- the transfer FET is used as a selectively coupled switch between a bottom electrode of the capacitor and a bit line. Hence, the data can be read from or stored in the capacitor.
- FIGS. 1A through 1D are schematic, cross-sectional views of the conventional process for manufacturing a salicide layer in an embedded structure.
- a gate oxide layer 104 is formed over the substrate 100 .
- a polysilicon layer 106 and a silicide layer 108 are formed over the substrate 100 in sequence.
- the silicide layer 108 , the polysilicon layer 106 and the gate oxide layer 104 are patterned to form gate oxide layers 104 a and 104 b, polysilicon layers 106 a and 106 b and silicide layers 108 a and 108 b.
- the gate oxide layer 104 a, the polysilicon layer 106 a and the silicide layer 108 a together form a gate structure 110 a.
- the gate oxide layer 104 b, the polysilicon layer 106 b and the silicide layer 108 b together form a gate structure 110 b.
- Source/drain regions 112 a and 112 b are formed in the substrate 100 by an implantation step and spacers 114 a and 114 b are respectively formed on the sidewalls of the gate structures 110 a and 110 b.
- an oxide layer 116 is formed to cover the memory region 102 a.
- a titanium layer 118 is formed over the substrate 100 .
- a portion of the titanium layer 118 over the source/drain region 112 b is silicified by a thermal process to form a salicide layer 120 .
- the remaining titanium layer 118 and the oxide layer 116 are removed.
- the silicide layers 108 a and 108 b formed on the polysilicon layers 106 a and 106 b are used to decrease the resistance of the gate structure.
- the implantation step used to form the source/drain regions 112 a and 112 b affects the structure of the silicide layers 108 a and 108 b while the implantation step is performed.
- the annealing step used to uniform the ion distribution in the source/drain regions 112 a and 112 b and to decrease the stress of the source/drain regions 112 a and 112 b also affects the structure of the silicide layers 108 a and 108 b. Therefore, the resistance of the gate structure cannot be efficiently reduced and the reliability of the devices is poor.
- the contact resistance of the gate structure and the source/drain can be efficiently reduced by forming the salicide layer on the gate structure and the source/drain.
- the operation rate can be increased by forming the salicide layer.
- the shallow junction of the source/drain region becomes thinner as the salicide layer is formed on the source/drain region, and thus serious leakage occurs at the capacitor electrically coupled to the source/drain region in the memory device.
- the invention provides a method of manufacturing a salicide layer.
- the resistance of the gate structure can be reduced and the ability of the logic circuit device is enhanced.
- the invention provides a method of manufacturing a salicide layer.
- a substrate having a memory region and a logic circuit region is provided.
- the memory region comprises a first gate structure and a first source/drain region and the logic circuit region comprises a second gate structure and a second source/drain region.
- a protective layer is formed over the memory region.
- a first salicide layer is formed on the second gate structure and the second source/drain region in the logic circuit region.
- the protective layer is removed to expose the first gate structure and the first source/drain region.
- a dielectric layer is formed over the substrate. A portion of the dielectric layer is removed to expose the first gate structure and the first salicide layer above the second gate structure.
- a second salicide layer is formed on the first and the second gate structure. Since the formation of the first and the second salicide layer is performed after the first and the second source/drain region are formed in the substrate, the resistance of the gate structure can be efficiently reduced and the reliability of the devices is high. Additionally, because of the formation of the second salicide layer, the resistance of the first and the second gate structure is reduced and the ability of the logic circuit device is enhanced.
- FIGS. 1A through 1D are schematic, cross-sectional views of the conventional process for manufacturing a salicide layer in an embedded structure
- FIGS. 2A through 2H are schematic, cross-sectional views of the inventive process for manufacturing a salicide layer in an embedded structure.
- FIGS. 2A through 2H are schematic, cross-sectional views of the inventive process for manufacturing a salicide layer in an embedded structure.
- a gate oxide layer 204 is formed over the substrate 200 .
- the gate oxide layer 204 can be formed by thermal oxidation, for example.
- a polysilicon layer 206 is formed on the gate oxide layer 204 .
- the polysilicon layer can be a silicide layer, such as a tungsten silicon layer, for example.
- the polysilicon layer 206 and the gate oxide layer 204 are patterned to form gate oxide layers 204 a and 204 b and polysilicon layers 206 a and 206 b.
- the gate oxide layer 204 a and the polysilicon layer 206 a together form a gate structure 208 a.
- the gate oxide layer 204 b and the polysilicon layer 206 b together form a gate structure 208 b.
- Source/drain regions 210 a and 210 b are formed in the substrate 200 by an implantation step, and spacers 212 a and 212 b are respectively formed on the sidewalls of the gate structures 208 a and 208 b.
- a protective layer 214 is formed to cover the memory region 202 a and the logic circuit region 202 b is exposed by the protective layer 214 .
- the protective layer 214 can be a silicon oxide layer or a silicon nitride layer formed by chemical vapor deposition (CVD), for example.
- the protective layer 214 is used to protect the memory region 202 a from the effect of the subsequent formation of the silicide layer over the logic circuit region.
- a metal layer 216 is formed on the protective layer 214 in the memory region 202 a and is also formed on the gate structure 208 b, the spacer 212 b and the source/drain region 210 b in the logic circuit region 202 b.
- the metal layer 216 is formed from refractory metal by DC magnetron sputtering, for example.
- the refractory metal includes titanium, tungsten, cobalt, nickel, platinum and palladium, for example.
- a thermal process is used to convert portions of the metal layer 216 above the gate structure 208 b and the source/drain region 210 b into a salicide layer 218 .
- the salicide layer 218 can be a titanium nitride layer or a cobalt silicon layer, for example.
- the thermal process includes rapid thermal process (RTP), for example.
- RTP rapid thermal process
- the remaining metal layer 216 which is not converted into the salicide layer 218 , is removed to expose the salicide layer 218 , the spacer 212 b and the protective layer 214 .
- the method of removing the remaining metal layer 216 can be wet etching with RCA solution comprising ammonium, hydrogen peroxide and hot de-ionization water (HDIW), for example.
- the protective layer 214 is removed to expose the gate structure 208 a, the spacer 212 a and the source/drain region 210 a in the memory region 202 a.
- a dielectric layer 220 is formed on the gate structures 208 a and 208 b, the spacers 212 a and 212 b, the source/drain regions 210 a and 210 b, and the salicide layer 218 .
- the dielectric layer 220 is thick enough to cover all devices in the memory region 202 a and the logic circuit region 202 b.
- a portion of the dielectric layer 220 is removed to expose the top of the polysilicon layer 206 a of the gate structure 208 a and the top of the salicide layer 218 above the gate structure 208 b.
- the salicide layer 218 above the gate structure 208 b is used as an etching stop layer, and the method of removing the portion of the dielectric layer 220 comprises the steps of performing chemical-mechanical polishing (CMP), etching back or CMP incorporated with etching back to remove a portion of the dielectric layer 220 above the gate structures 208 a and 208 b until the salicide layer 218 above the gate structure 208 b is exposed.
- CMP chemical-mechanical polishing
- a portion of the dielectric layer 220 is removed to expose the top of the polysilicon layer 206 a of the gate structure 208 a by dry etching.
- the gate structure 208 b having the salicide layer 218 formed thereon that is higher than the gate structure 208 a is used as an example.
- the top surface of the gate structure 208 b having the salicide layer 218 formed thereon can be level with or lower than that of the gate structure 208 a.
- the method of removing the portion of the dielectric layer 220 comprises the step of performing CMP, etching back or the CMP incorporated with etching back to remove the portion of the dielectric layer 220 until the top surface of the polysilicon layer 206 a of the gate structure 208 a and the top surface of the salicide layer 218 above the gate structure 208 b are exposed, substantially simultaneously.
- the method of removing the portion of the dielectric layer 220 comprises the steps of performing CMP, etching back or CMP incorporated with etching back to remove a portion of the dielectric layer 220 until the top of the higher one is exposed. Then, a dry etching step is performed to remove a portion of the dielectric layer 220 to expose the top of the lower one.
- a metal layer 222 is formed on the dielectric layer 220 , the gate structure 208 a and the salicide layer 218 exposed by the dielectric layer 220 .
- the metal layer 222 is made of refractory metal by DC magnetron sputtering, for example.
- the refractory metal includes titanium, tungsten, cobalt, nickel, platinum and palladium, for example.
- a thermal process is used to convert portions of the metal layer 222 above the gate structures 208 a, 208 b and the salicide layer 218 into a salicide layer 224 .
- the salicide layer 218 on top of gate structure 208 b can be combined with the salcide layer 224 in this process to form a single salicide layer on top of gate structure 208 b.
- the salicide layer 224 can be a titanium nitride layer or a cobalt silicon layer, for example.
- the thermal process includes RTP, for example.
- the remaining metal layer 222 which is not converted into the salicide layer 224 , is removed to expose the salicide layer 218 , the spacers 212 a and 212 b and the source/drain regions 210 a and 210 b.
- the method of removing the remaining metal layer 222 can be wet etching with RCA solution comprising ammonium, hydrogen peroxide and hot de-ionized water (HDIW), for example.
- the dielectric layer 220 (as shown in FIG. 2G) is removed to expose the spacers 212 a and 212 b and the source/drain regions 210 a and 210 b.
- the structure of the salicide layer 224 is not be affected by the implantation step used to form the source/drain regions 210 a and 210 b. Hence, the resistance of the gate structure can be efficiently reduced and the reliability of the devices is high. Additionally, because of the formation of the salicide layer 224 on the gate structures 208 a and 208 b, the resistance of the gate structures 208 a and 208 b is reduced and the ability of the logic circuit device is enhanced. Furthermore, the salicide layer 218 is formed on the source/drain region 210 b, so that the sheet resistance of the source/drain region 210 b is decreased and the operation rate of the device is increased.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims (20)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW88100647 | 1999-01-16 | ||
TW088100647A TW428231B (en) | 1999-01-16 | 1999-01-16 | Manufacturing method of self-aligned silicide |
Publications (1)
Publication Number | Publication Date |
---|---|
US6177319B1 true US6177319B1 (en) | 2001-01-23 |
Family
ID=21639424
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/345,435 Expired - Lifetime US6177319B1 (en) | 1999-01-16 | 1999-07-01 | Method of manufacturing salicide layer |
Country Status (2)
Country | Link |
---|---|
US (1) | US6177319B1 (en) |
TW (1) | TW428231B (en) |
Cited By (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6261894B1 (en) * | 2000-11-03 | 2001-07-17 | International Business Machines Corporation | Method for forming dual workfunction high-performance support MOSFETs in EDRAM arrays |
US6458702B1 (en) * | 2000-03-09 | 2002-10-01 | Tower Semiconductor Ltd. | Methods for making semiconductor chip having both self aligned silicide regions and non-self aligned silicide regions |
US6528401B2 (en) * | 1999-12-31 | 2003-03-04 | Hyundai Electronics Industries Co., Ltd. | Method for fabricating polycide dual gate in semiconductor device |
US20030160198A1 (en) * | 2002-02-28 | 2003-08-28 | Karsten Wieczorek | Semiconductor device having different metal silicide portions and method for fabricating the semiconductor device |
US20030162389A1 (en) * | 2002-02-28 | 2003-08-28 | Karsten Wieczorek | Method of forming different silicide portions on different silicon- containing regions in a semiconductor device |
US20030164524A1 (en) * | 2002-03-01 | 2003-09-04 | Rolf Stephan | Semiconductor device having different metal-semiconductor portions formed in a semiconductor region and a method for fabricating the semiconductor device |
WO2003075330A1 (en) * | 2002-02-28 | 2003-09-12 | Advanced Micro Devices, Inc. | Method of forming different silicide portions on different silicon-containing regions in a semiconductor device |
US20030186523A1 (en) * | 2002-03-28 | 2003-10-02 | Karsten Wieczorek | Method for forming an improved metal silicide portion in a silicon-containing conductive region in an integrated circuit |
US6686276B2 (en) | 2000-03-09 | 2004-02-03 | Tower Semiconductor Ltd. | Semiconductor chip having both polycide and salicide gates and methods for making same |
US20040038435A1 (en) * | 2002-07-31 | 2004-02-26 | Karsten Wieczorek | Method of forming a metal silicide gate in a standard MOS process sequence |
US20040129617A1 (en) * | 2001-08-23 | 2004-07-08 | Pur Water Purification Products, Inc. | Water filter device |
US6815235B1 (en) | 2002-11-25 | 2004-11-09 | Advanced Micro Devices, Inc. | Methods of controlling formation of metal silicide regions, and system for performing same |
US20040232494A1 (en) * | 2002-05-14 | 2004-11-25 | Takashi Nagano | Semiconductor device and its manufacturing method, and electronic device |
EP1524686A1 (en) * | 2003-10-17 | 2005-04-20 | Interuniversitair Microelektronica Centrum ( Imec) | Method for reducing the contact resistance of the connection regions of a semiconductor device |
US20060170062A1 (en) * | 2002-10-31 | 2006-08-03 | Seong-Ho Kim | Self-aligned semiconductor contact structures and methods for fabricating the same |
US20070178683A1 (en) * | 2006-02-02 | 2007-08-02 | Texas Instruments, Incorporated | Semiconductive device fabricated using a two step approach to silicide a gate and source/drains |
US7423283B1 (en) | 2005-06-07 | 2008-09-09 | Xilinx, Inc. | Strain-silicon CMOS using etch-stop layer and method of manufacture |
US7429775B1 (en) * | 2005-03-31 | 2008-09-30 | Xilinx, Inc. | Method of fabricating strain-silicon CMOS |
US20090096003A1 (en) * | 2007-10-11 | 2009-04-16 | International Business Machines Corporation | Semiconductor cell structure including buried capacitor and method for fabrication thereof |
US20090218292A1 (en) * | 2001-08-23 | 2009-09-03 | Michael Donovan Mitchell | Methods of treating water |
US20090308800A1 (en) * | 2001-08-23 | 2009-12-17 | Jeannine Rebecca Bahm | Water filter materials and water filters containing a mixture of microporous and mesoporous carbon particles |
US7655991B1 (en) | 2005-09-08 | 2010-02-02 | Xilinx, Inc. | CMOS device with stressed sidewall spacers |
US7659571B2 (en) | 2005-06-03 | 2010-02-09 | Elpida Memory, Inc. | Semiconductor device and method for manufacturing the same |
US20100090268A1 (en) * | 2007-02-02 | 2010-04-15 | Macronix International Co., Ltd. | Semiconductor device and memory |
US7740765B2 (en) | 2001-08-23 | 2010-06-22 | The Procter & Gamble Company | Methods for treating water |
US7740766B2 (en) | 2001-08-23 | 2010-06-22 | The Procter & Gamble Company | Methods for treating water |
US7936006B1 (en) | 2005-10-06 | 2011-05-03 | Xilinx, Inc. | Semiconductor device with backfilled isolation |
US8728930B2 (en) | 2011-06-30 | 2014-05-20 | Micron Technology, Inc. | Methods of forming metal silicide-comprising material and methods of forming metal silicide-comprising contacts |
CN104362096A (en) * | 2014-11-05 | 2015-02-18 | 上海华力微电子有限公司 | SiGe source-drain MOS (metal oxide semiconductor) device production method |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5539256A (en) * | 1994-02-24 | 1996-07-23 | Nec Corporation | Semiconductor device having an interconnection of a laminate structure and a method for manufacturing the same |
US5792684A (en) * | 1997-04-21 | 1998-08-11 | Taiwan Semiconductor Manufacturing Company Ltd | Process for fabricating MOS memory devices, with a self-aligned contact structure, and MOS logic devices with salicide, both on a single semiconductor chip |
US5869396A (en) * | 1996-07-15 | 1999-02-09 | Chartered Semiconductor Manufacturing Ltd. | Method for forming a polycide gate electrode |
US5891785A (en) * | 1997-01-15 | 1999-04-06 | Winbond Electronics Corp. | Process for forming self-aligned silicide |
US6001721A (en) * | 1998-02-19 | 1999-12-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicide and salicide on the same chip |
US6004843A (en) * | 1998-05-07 | 1999-12-21 | Taiwan Semiconductor Manufacturing Company | Process for integrating a MOS logic device and a MOS memory device on a single semiconductor chip |
US6015748A (en) * | 1998-05-21 | 2000-01-18 | Samsung Electronics Co., Ltd. | Methods of fabricating integrated circuit memory devices including silicide blocking layers on memory cell transistor source and drain regions |
-
1999
- 1999-01-16 TW TW088100647A patent/TW428231B/en not_active IP Right Cessation
- 1999-07-01 US US09/345,435 patent/US6177319B1/en not_active Expired - Lifetime
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5539256A (en) * | 1994-02-24 | 1996-07-23 | Nec Corporation | Semiconductor device having an interconnection of a laminate structure and a method for manufacturing the same |
US5869396A (en) * | 1996-07-15 | 1999-02-09 | Chartered Semiconductor Manufacturing Ltd. | Method for forming a polycide gate electrode |
US5891785A (en) * | 1997-01-15 | 1999-04-06 | Winbond Electronics Corp. | Process for forming self-aligned silicide |
US5792684A (en) * | 1997-04-21 | 1998-08-11 | Taiwan Semiconductor Manufacturing Company Ltd | Process for fabricating MOS memory devices, with a self-aligned contact structure, and MOS logic devices with salicide, both on a single semiconductor chip |
US6001721A (en) * | 1998-02-19 | 1999-12-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicide and salicide on the same chip |
US6004843A (en) * | 1998-05-07 | 1999-12-21 | Taiwan Semiconductor Manufacturing Company | Process for integrating a MOS logic device and a MOS memory device on a single semiconductor chip |
US6015748A (en) * | 1998-05-21 | 2000-01-18 | Samsung Electronics Co., Ltd. | Methods of fabricating integrated circuit memory devices including silicide blocking layers on memory cell transistor source and drain regions |
Cited By (58)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6528401B2 (en) * | 1999-12-31 | 2003-03-04 | Hyundai Electronics Industries Co., Ltd. | Method for fabricating polycide dual gate in semiconductor device |
US6686276B2 (en) | 2000-03-09 | 2004-02-03 | Tower Semiconductor Ltd. | Semiconductor chip having both polycide and salicide gates and methods for making same |
US6458702B1 (en) * | 2000-03-09 | 2002-10-01 | Tower Semiconductor Ltd. | Methods for making semiconductor chip having both self aligned silicide regions and non-self aligned silicide regions |
US6261894B1 (en) * | 2000-11-03 | 2001-07-17 | International Business Machines Corporation | Method for forming dual workfunction high-performance support MOSFETs in EDRAM arrays |
US20040180492A1 (en) * | 2000-11-03 | 2004-09-16 | International Business Machines Corporation | Method for forming dual workfunction high-performance support MOSFETs in EDRAM arrays |
US6777733B2 (en) | 2000-11-03 | 2004-08-17 | International Business Machines Corporation | Method for forming dual workfunction high-performance support MOSFETs in EDRAM arrays |
US20110155661A1 (en) * | 2001-08-23 | 2011-06-30 | Jeannine Rebecca Bahm | Water filter materials and water filters containing a mixture of microporous and mesoporous carbon particles |
US7850859B2 (en) | 2001-08-23 | 2010-12-14 | The Procter & Gamble Company | Water treating methods |
US20090218292A1 (en) * | 2001-08-23 | 2009-09-03 | Michael Donovan Mitchell | Methods of treating water |
US7615152B2 (en) * | 2001-08-23 | 2009-11-10 | Pur Water Purification Products, Inc. | Water filter device |
US20040129617A1 (en) * | 2001-08-23 | 2004-07-08 | Pur Water Purification Products, Inc. | Water filter device |
US20090308800A1 (en) * | 2001-08-23 | 2009-12-17 | Jeannine Rebecca Bahm | Water filter materials and water filters containing a mixture of microporous and mesoporous carbon particles |
US7740765B2 (en) | 2001-08-23 | 2010-06-22 | The Procter & Gamble Company | Methods for treating water |
US8119012B2 (en) | 2001-08-23 | 2012-02-21 | The Procter & Gamble Company | Water filter materials and water filters containing a mixture of microporous and mesoporous carbon particles |
US7740766B2 (en) | 2001-08-23 | 2010-06-22 | The Procter & Gamble Company | Methods for treating water |
US7749394B2 (en) | 2001-08-23 | 2010-07-06 | The Procter & Gamble Company | Methods of treating water |
US7922008B2 (en) | 2001-08-23 | 2011-04-12 | The Procter & Gamble Company | Water filter materials and water filters containing a mixture of microporous and mesoporous carbon particles |
CN100367465C (en) * | 2002-02-28 | 2008-02-06 | 先进微装置公司 | Method of forming different silicide portions in different silicon-containing regions of a semiconductor device |
US20030162389A1 (en) * | 2002-02-28 | 2003-08-28 | Karsten Wieczorek | Method of forming different silicide portions on different silicon- containing regions in a semiconductor device |
WO2003075330A1 (en) * | 2002-02-28 | 2003-09-12 | Advanced Micro Devices, Inc. | Method of forming different silicide portions on different silicon-containing regions in a semiconductor device |
US7226859B2 (en) | 2002-02-28 | 2007-06-05 | Advanced Micro Devices, Inc. | Method of forming different silicide portions on different silicon-containing regions in a semiconductor device |
US20030160198A1 (en) * | 2002-02-28 | 2003-08-28 | Karsten Wieczorek | Semiconductor device having different metal silicide portions and method for fabricating the semiconductor device |
US7217657B2 (en) | 2002-02-28 | 2007-05-15 | Advanced Micro Devices, Inc. | Semiconductor device having different metal silicide portions and method for fabricating the semiconductor device |
US20030164524A1 (en) * | 2002-03-01 | 2003-09-04 | Rolf Stephan | Semiconductor device having different metal-semiconductor portions formed in a semiconductor region and a method for fabricating the semiconductor device |
US20030186523A1 (en) * | 2002-03-28 | 2003-10-02 | Karsten Wieczorek | Method for forming an improved metal silicide portion in a silicon-containing conductive region in an integrated circuit |
US7884407B2 (en) | 2002-05-14 | 2011-02-08 | Sony Corporation | Semiconductor device, its manufacturing method and electronic apparatus thereof |
US7235835B2 (en) * | 2002-05-14 | 2007-06-26 | Sony Corporation | Semiconductor device and its manufacturing method, and electronic device |
US20070141772A1 (en) * | 2002-05-14 | 2007-06-21 | Sony Corporation | Semiconductor device, its manufacturing method and electronic apparatus thereof |
US20070138568A1 (en) * | 2002-05-14 | 2007-06-21 | Sony Corporation | Semiconductor device, Its manufacturing method and electronic apparatus thereof |
US20040232494A1 (en) * | 2002-05-14 | 2004-11-25 | Takashi Nagano | Semiconductor device and its manufacturing method, and electronic device |
US7683414B2 (en) | 2002-05-14 | 2010-03-23 | Sony Corporation | Semiconductor device, its manufacturing method and electronic apparatus thereof |
US20090134436A1 (en) * | 2002-05-14 | 2009-05-28 | Sony Corporation | Semiconductor device, its manufacturing method and electronic apparatus thereof |
US9748289B2 (en) | 2002-05-14 | 2017-08-29 | Sony Semiconductor Solutions Corporation | Semiconductor device, its manufacturing method and electronic apparatus thereof |
US6821887B2 (en) | 2002-07-31 | 2004-11-23 | Advanced Micro Devices, Inc. | Method of forming a metal silicide gate in a standard MOS process sequence |
US20040038435A1 (en) * | 2002-07-31 | 2004-02-26 | Karsten Wieczorek | Method of forming a metal silicide gate in a standard MOS process sequence |
US20060170062A1 (en) * | 2002-10-31 | 2006-08-03 | Seong-Ho Kim | Self-aligned semiconductor contact structures and methods for fabricating the same |
US6815235B1 (en) | 2002-11-25 | 2004-11-09 | Advanced Micro Devices, Inc. | Methods of controlling formation of metal silicide regions, and system for performing same |
US7320939B2 (en) | 2003-10-17 | 2008-01-22 | Interuniversitair Microelektronica Centrum (Imec) | Semiconductor device fabricated by a method of reducing the contact resistance of the connection regions |
US20050112875A1 (en) * | 2003-10-17 | 2005-05-26 | Robert Lander | Method for reducing the contact resistance of the connection regions of a semiconductor device |
EP1524686A1 (en) * | 2003-10-17 | 2005-04-20 | Interuniversitair Microelektronica Centrum ( Imec) | Method for reducing the contact resistance of the connection regions of a semiconductor device |
BE1015721A3 (en) * | 2003-10-17 | 2005-07-05 | Imec Inter Uni Micro Electr | METHOD FOR REDUCING THE CONTACT RESISTANCE OF THE CONNECTION AREAS OF A SEMICONDUCTOR DEVICE. |
US20070020930A1 (en) * | 2003-10-17 | 2007-01-25 | Robert Lander | Semiconductor device fabricated by a method of reducing the contact resistance of the connection regions |
US7189648B2 (en) | 2003-10-17 | 2007-03-13 | Interuniversitair Microelektronica Centrum (Imec) | Method for reducing the contact resistance of the connection regions of a semiconductor device |
US7429775B1 (en) * | 2005-03-31 | 2008-09-30 | Xilinx, Inc. | Method of fabricating strain-silicon CMOS |
US7670923B1 (en) | 2005-03-31 | 2010-03-02 | Xilinx, Inc. | Method of fabricating strain-silicon CMOS |
US7659571B2 (en) | 2005-06-03 | 2010-02-09 | Elpida Memory, Inc. | Semiconductor device and method for manufacturing the same |
US7423283B1 (en) | 2005-06-07 | 2008-09-09 | Xilinx, Inc. | Strain-silicon CMOS using etch-stop layer and method of manufacture |
US7875543B1 (en) | 2005-06-07 | 2011-01-25 | Xilinx, Inc. | Strain-silicon CMOS using etch-stop layer and method of manufacture |
US7655991B1 (en) | 2005-09-08 | 2010-02-02 | Xilinx, Inc. | CMOS device with stressed sidewall spacers |
US7936006B1 (en) | 2005-10-06 | 2011-05-03 | Xilinx, Inc. | Semiconductor device with backfilled isolation |
US20070178683A1 (en) * | 2006-02-02 | 2007-08-02 | Texas Instruments, Incorporated | Semiconductive device fabricated using a two step approach to silicide a gate and source/drains |
US8036027B2 (en) * | 2007-02-02 | 2011-10-11 | Macronix International Co., Ltd. | Semiconductor device and memory |
US20100090268A1 (en) * | 2007-02-02 | 2010-04-15 | Macronix International Co., Ltd. | Semiconductor device and memory |
US20090096003A1 (en) * | 2007-10-11 | 2009-04-16 | International Business Machines Corporation | Semiconductor cell structure including buried capacitor and method for fabrication thereof |
US8728930B2 (en) | 2011-06-30 | 2014-05-20 | Micron Technology, Inc. | Methods of forming metal silicide-comprising material and methods of forming metal silicide-comprising contacts |
US8962431B2 (en) | 2011-06-30 | 2015-02-24 | Micron Technology, Inc. | Methods of forming metal silicide-comprising material and methods of forming metal silicide-comprising contacts |
CN104362096A (en) * | 2014-11-05 | 2015-02-18 | 上海华力微电子有限公司 | SiGe source-drain MOS (metal oxide semiconductor) device production method |
CN104362096B (en) * | 2014-11-05 | 2017-10-17 | 上海华力微电子有限公司 | SiGe source and drain MOS device manufacture methods |
Also Published As
Publication number | Publication date |
---|---|
TW428231B (en) | 2001-04-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6177319B1 (en) | Method of manufacturing salicide layer | |
JP3943320B2 (en) | Semiconductor device and manufacturing method thereof | |
CN100388465C (en) | Method for manufacturing semiconductor device | |
US6815752B2 (en) | Semiconductor memory device for increasing access speed thereof | |
US6248623B1 (en) | Method for manufacturing embedded memory with different spacer widths | |
KR100483413B1 (en) | Semiconductor integrated circuit device and its manufacturing method | |
US6878597B2 (en) | Methods of forming source/drain regions using multilayer side wall spacers and structures so formed | |
US6174762B1 (en) | Salicide device with borderless contact | |
US6815762B2 (en) | Semiconductor integrated circuit device and process for manufacturing the same including spacers on bit lines | |
JP3367480B2 (en) | Method for manufacturing semiconductor integrated circuit device | |
US6472265B1 (en) | Method for manufacturing embedded dynamic random access memory | |
US20010031532A1 (en) | Methods for manufacturing semiconductor devices and semiconductor devices | |
KR20010030163A (en) | Semiconductor device and method of manufacturing the same | |
JP4211014B2 (en) | Manufacturing method of semiconductor device | |
US6452273B1 (en) | Semiconductor integrated circuit device and method of manufacturing the same | |
US20030036233A1 (en) | Method of forming a word line in an embedded dynamic random access memory | |
US6218271B1 (en) | Method of forming a landing pad on the drain and source of a MOS transistor | |
KR100552592B1 (en) | Manufacturing Method of Semiconductor Device | |
JP2000077624A (en) | Highly integrated semiconductor memory device and method of manufacturing the same | |
US6518153B1 (en) | Method for making gate electrodes of low sheet resistance for embedded dynamic random access memory devices | |
KR20010028057A (en) | Bit line contact with a stable contact resistance and method of forming the same | |
EP1292979B1 (en) | Method for a direct buried strap for same level interconnections for semiconductor devices | |
JP2001102444A (en) | Method for manufacturing semiconductor integrated circuit device | |
KR100232228B1 (en) | Manufacturing Method of Semiconductor Device | |
JP2003037185A (en) | Method for manufacturing semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNITED SEMICONDUCTOR CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHEN-SHU-JEN;REEL/FRAME:010089/0820 Effective date: 19990611 |
|
AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UNITED SEMICONDUCTOR CORP.;REEL/FRAME:010579/0570 Effective date: 19991230 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |