US5882974A - High-performance PMOS transistor using a barrier implant in the source-side of the transistor channel - Google Patents
High-performance PMOS transistor using a barrier implant in the source-side of the transistor channel Download PDFInfo
- Publication number
- US5882974A US5882974A US09/057,251 US5725198A US5882974A US 5882974 A US5882974 A US 5882974A US 5725198 A US5725198 A US 5725198A US 5882974 A US5882974 A US 5882974A
- Authority
- US
- United States
- Prior art keywords
- implanting
- source
- source region
- barrier
- drain
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H10P30/204—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H10P30/208—
-
- H10P30/225—
-
- H10P30/22—
Definitions
- This invention relates to integrated circuit fabrication and, more particularly, to forming a p-channel transistor having a barrier implant in the source-side of the channel to control migration of subsequently introduced, high diffusivity implant species therein.
- boron has a relatively low atomic mass. As a result, junctions formed using boron are deeper than junctions formed with heavier n-type impurities. Due to its lower mass, boron has a longer implant range, even at lower implant energies. Ion channeling by boron also increases the depth of the implant. In addition, boron has a high diffusivity. Post-implant anneal can cause significant redistribution of boron, leading to both a deeper junction due to vertical redistribution and a narrowed channel due to lateral redistribution. The presence of boron adjacent to and even within the channel adds capacitance and resistance to the source/drain pathway. This added resistance, generally known as parasitic resistance, can have many deleterious effects. For example, parasitic resistance can decrease the saturation drive current and the overall speed of the transistor. Thus, in order to maximize drive current, it is desirable to maintain separation between the source impurity distribution and the channel.
- HCI hot carrier injection
- Impact ionization serves to generate electron-hole pairs which migrate to and become injected within the gate dielectric near the drain junction. Vacancy and interstitial positions within the gate dielectric generally become electron traps, resulting in a net negative charge density within the gate dielectric. Unfortunately, the trapped charge may accumulate over time, causing the transistor threshold voltage to undesirably shift from its design specification.
- LDD lightly doped drain
- the LDD structure advantageously absorbs some of the potential into the drain and thus reduces E m .
- a conventional LDD structure is one in which a light concentration of dopant is self-aligned to the gate conductor followed by a heavier concentration of dopant self-aligned to the gate conductor on which two sidewall spacers have been formed.
- the purpose of the first implant dose is to produce a lightly doped section (i.e., an LDD area) at the gate edge immediately adjacent the channel.
- the second implant dose forms a heavily doped source/drain region spaced from the channel a distance dictated by the thickness of the sidewall spacer.
- a dopant gradient i.e., graded junction
- LDD area and the channel As well as between the LDD area and the source/drain region.
- Lightly doped drain areas are typically formed simultaneously on both the source and drain sides to facilitate processing. Because the addition of an LDD implant adjacent the channel adds capacitance and resistance to the source/drain pathway, however, transistor fabrication often involves a compromise between maximizing drive current and minimizing hot carrier injection.
- L eff of a transistor generally leads to so-called short-channel effects ("SCE") in which the transistor's properties, e.g., the transistor threshold voltage, undesirably vary from their design specification. Absent a comparable reduction in the depth of the source/drain regions, the severity of the SCE resulting from a decrease in L eff may be profound. Accordingly, it has become necessary to scale down the vertical dimensions of the source/drain regions, (i.e., the depth of the implant), to ensure proper operation of transistor devices.
- SCE short-channel effects
- junctions shallow source/drain regions
- PMOSFET devices which include boron-implanted junctions. Due to the relatively high diffasivity and channeling of boron atoms, implanted boron can penetrate deeply into the substrate. While using very low implant energies of boron might produce relatively shallow junctions, advances in technology are required to make available low-energy ion implanters before such low implant energies can be realized. Reducing the junction depth has residual value in decreasing lateral diffusion as well. Thus, a low energy implant can provides some protection against SCE. However, a shallow implant, or an implant with low dosage, can increase the parasitic resistance of the source/drain junctions.
- a contact layer which consumes the underlying source/drain junctions is often used during contact formation.
- a refractory metal may be deposited across the source/drain junctions and heated to initiate a reaction between the metal and the underlying silicon, thereby forming a low resistivity self-aligned silicide ("salicide") upon the junctions.
- silicide self-aligned silicide
- Unwanted junction spiking may also occur if aluminum contacts abut the relatively shallow junctions. Consequently, the junctions may exhibit large current leakage or become electrically shorted. Therefore, precautions must be taken to prevent excessive consumption of the shallow junctions (i.e., junction spiking) during contact formation.
- SSG selective silicon growth
- RTA rapid thermal anneal
- RTA of the source/drain regions is performed to minimize impurity redistribution and to reduce the source/drain resistance as well as the contact resistance.
- the SSG technique which uses selective epitaxial growth, is generally difficult to control and requires equipment typically not used by integrated circuit manufacturers. Both of these factors contribute to the high overall cost of using the SSG technique.
- a gate conductor which is not self-aligned to the recessed region of the substrate may be undesirably patterned above the substrate. As a result, a portion of the gate conductor may extend below the uppermost surface of the substrate into the recess region, while another portion of the gate conductor may terminate above the substrate surface beyond the recess region.
- a transistor formed in this manner may exhibit characteristics dissimilar from those designed for the transistor.
- the physical channel length might not be clearly defined.
- the relatively low slope of the gate conductor sidewall surfaces may severely limit, if not eliminate, the possibility of forming dielectric sidewall spacers upon the sidewall surfaces. Therefore, the ability to form well-defined LDD areas adjacent to the gate conductor may be sacrificed by the formation of the gate conductor above a recessed region of the substrate.
- transistor fabrication method which permits forming a transistor having maximal drive current and minimal hot carrier injection. Further, it would be beneficial to develop a method for forming a transistor with relatively shallow source/drain junctions. A transistor fabricated according to such a process would exhibit improved performance (e.g., speed). In addition, such a transistor would be less likely to experience short channel effects even if the transistor possesses a relatively short physical channel length. The transistor would also be more likely to operate according to design.
- barrier atoms are implanted into a semiconductor substrate prior to the formation of lightly doped drain regions and source/drain regions.
- the incorporation of barrier atoms into the junction region facilitates formation of a shallow junction by inhibiting migration of the barrier atoms into deeper junction regions during annealing of the impurity implant.
- the incorporation of barrier atoms into the channel region may substantially reduce the migration of impurity dopants from the lightly doped drain into the channel, thus minimizing source-side parasitic resistance and maximizing drive current. Transistors so formed may exhibit enhanced performance and increased reliability.
- the invention contemplates a semiconductor fabrication process in which a gate dielectric is formed on an upper surface of a semiconductor substrate.
- the substrate includes an active region; the active region includes a channel region that is laterally disposed between a pair of source/drain regions. In an embodiment, the active region may be laterally disposed between a pair of isolation structures.
- a conductive gate structure is formed on the upper surface of the semiconductor substrate. The conductive gate is aligned over the channel region of the substrate.
- the semiconductor substrate is a single crystal silicon wafer in which a p-type epitaxial layer having a sheet resistivity preferably in the range of approximately 10-15 ⁇ -cm is formed over a p+ silicon bulk.
- the formation of the gate dielectric is preferably accomplished by thermally oxidizing an upper surface of the semiconductor substrate at a temperature in the range of approximately 500°-900° C.
- the formation of the conductive gate structure is accomplished in a presently preferred embodiment by depositing polysilicon on an upper surface of the gate dielectric.
- the preferred polysilicon deposition process includes thermally decomposing silane in a chemical-vapor deposition reactor chamber maintained at a temperature in the range of approximately 580°-650°.
- a photoresist film is then deposited on the polysilicon and photolithographically patterned to produce a patterned photoresist film that includes a photoresist structure that is aligned over the channel region of the semiconductor substrate.
- a plasma etch is then performed to remove exposed portions of the polysilicon film.
- a barrier distribution is introduced into the semiconductor substrate.
- a masking structure may be formed over the drain-side junction region and a portion of the gate structure adjacent the drain side to block barrier atom implantation in the masked regions.
- the masking structure covers about one-half the lateral dimension of the gate structure.
- the implant masking structure suitably comprises photoresist patterned using conventional photolithography/photoresist techniques.
- the barrier implant suitably includes any chemically and electrically inert species.
- the barrier implant includes a nitrogen-containing species.
- the gate structure serves as a partial mask such that barrier atoms implanted into the junction region have a peak impurity concentration at a first depth beneath the surface of the semiconductor substrate and such that barrier atoms implanted into the channel region have a peak impurity concentration at a second depth less than the first depth.
- the peak impurity concentration in the channel region is located slightly below the upper surface of the semiconductor substrate.
- the introduction of the source/drain impurity distribution in one embodiment includes implanting a lightly doped impurity distribution into the semiconductor substrate using the conductive gate structure as an implant mask so that the lightly doped impurity distribution is aligned with the sidewalls of the conductive gate structure. Spacer structures are then formed on the sidewalls to mask portions of the source/drain regions that are proximal to the channel region. A heavily doped impurity distribution is then implanted into the semiconductor substrate. The presence of the conductive gate structure and the spacer structures during the implanting of the heavily doped impurity distribution ensures that the boundaries of the heavily doped impurity distribution within the semiconductor substrate are laterally displaced from respective boundaries of the channel region.
- the spacer structures are typically formed by depositing a conformal dielectric layer on a topography defined by the semiconductor substrate and the conductive gate structure of the dielectric layer above planar regions of the topography. These planar regions are defined as regions substantially parallel with the upper surface of the semiconductor substrate.
- the deposition of the conformal dielectric layer is suitably accomplished by decomposing TEOS in a chemical vapor deposition reactor chamber maintained at a temperature in the range of approximately 650°-750° C. at a pressure of less than approximately 2 torr.
- the present invention further includes removing the dielectric layer from portions of the semiconductor substrate upper surface disposed above the source/drain regions and depositing a siliciding metal on a topography comprising the semiconductor substrate, the conductive gate structure and the spacer structures.
- the semiconductor substrate is then heated to react the metal with the source/drain regions and the conductive gate structure to form silicide regions within the source/drain region and within the conductive gate structure.
- the sheet resistivity of the silicide thereby formed is less than the corresponding sheet resistance of the non-silicided source/drain regions or non-silicided conductive gate structure.
- the present invention further contemplates an integrated circuit transistor.
- the transistor includes a semiconductor substrate which has an active region laterally disposed between a pair of isolation structures.
- the active region includes a channel region laterally disposed between a pair of source/drain regions.
- the transistor includes a gate dielectric formed on an upper surface of the semiconductor substrate aligned over the channel region of the substrate.
- a conductive gate structure resides on an upper surface of the gate dielectric.
- the conductive gate structure includes sidewalls on which a pair of spacer structures are formed. The spacer structures mask peripheral portions of the source/drain regions proximal to the channel region of the semiconductor substrate.
- the transistor further includes lightly doped drain impurity distributions and source/drain impurity distributions within the pair of source/drain regions.
- the transistor further includes silicide structures located on upper regions of the pair of source/drain regions and on an upper surface of the conductive gate structure.
- the semiconductor substrate further include a barrier distribution implanted in at least a portion thereof.
- the barrier distribution resides in the source-side junction region and at least a portion of the source-side channel region.
- the barrier distribution substantially inhibits the migration of mobile impurities within the source-side lightly doped drain regions from traveling into and through the channel region of the semiconductor substrate.
- the barrier distribution further inhibits the migration of mobile impurities within the source region from migrating farther into the semiconductor substrate, thus preserving a shallow junction formation.
- FIG. 1 is a partial cross-sectional view of a semiconductor substrate
- FIG. 2 depicts a processing step subsequent to FIG. 1 in which a gate dielectric is formed on the semiconductor substrate;
- FIG. 3 depicts a processing step subsequent to FIG. 2 in which a conductive gate layer is deposited on the gate dielectric layer;
- FIG. 4 depicts a processing step subsequent to FIG. 4 in which the conductive gate layer is patterned to form a conductive gate structure aligned over a channel region of the semiconductor substrate;
- FIG. 5 depicts a processing step subsequent to FIG. 4 in which a barrier impurity distribution is introduced into the conductive gate layer;
- FIG. 6 depicts a processing step subsequent to FIG. 5 in which a lightly doped drain impurity distribution is introduced into the semiconductor substrate;
- FIG. 7 depicts a processing step subsequent to FIG. 6 in which spacer structures are formed on sidewalls of the conductive gate structure
- FIG. 8 depicts a processing step subsequent to FIG. 7 in which a source/drain impurity distribution is introduced into the semiconductor substrate.
- FIG. 9 depicts a processing step subsequent to FIG. 8 in which metal silicide structures are formed on upper portions of the source/drain areas and the gate conductor.
- FIG. 1 shows a semiconductor substrate 100 including a channel region 104 laterally displaced between source and drain regions 106a and 106b.
- Semiconductor substrate 100 preferably comprises a single crystal silicon wafer such as are well known in the field of semiconductor processing.
- semiconductor substrate 100 includes a p+ silicon bulk upon which a p-type epitaxial layer has been formed.
- a preferred resistivity of the p-type epitaxial layer is in the range of approximately 10-15 ⁇ -cm.
- n-type wells and p-type wells may be formed in the p+ silicon bulk where formation of PMOS transistors and NMOS transistors, respectively, is desired.
- isolation structures (not shown) may be formed in semiconductor substrate 100. Isolation structures may include, for example, shallow trench isolation structures or LOCOS isolation structures.
- a dielectric layer 102 is formed on upper surface 101 of semiconductor substrate 100.
- dielectric layer 102 comprises a thermally grown silicon dioxide film.
- Gate dielectric 102 is preferably fabricated by immersing semiconductor substrate 100 into an oxidation chamber which includes an oxygen-bearing ambient maintained at a temperature in the range of approximately 500°-900° C.
- a thickness of gate dielectric 102 over channel region 104 of semiconductor substrate 100 is in the range of approximately 15-100 angstroms.
- a conductive gate layer 108 is formed upon an upper surface of gate dielectric layer 102.
- conductive gate layer 108 comprises heavily doped polysilicon.
- silane is thermally decomposed in a chemical deposition reactor chamber maintained at a temperature in the range of approximately 580°-650° C.
- an impurity is typically introduced into conductive layer 108 either in situ (i.e., during the deposition of the film) or subsequent to the deposition with the use of an ion implantation process or a diffusion process.
- a heavily doped polysilicon refers to a polysilicon having a sheet resistivity less than approximately 500 ⁇ /square.
- conductive gate layer 108 may be comprised of a metal such as aluminum, copper, tungsten or an appropriate alloy thereof.
- Conductive gate structure 112 is fabricated from conductive gate layer 108.
- Conductive gate structure 112 includes a pair of sidewalls 114a and 114b that are laterally aligned over boundary regions of channel region 104 of semiconductor substrate 100.
- a suitable process for forming conductive gate structure 112 from conductive gate layer 108 includes a conventional photolithography process in which a photoresist film is deposited over the conductive gate layer 108. The photoresist film is then photolithographically patterned to produce a patterned photoresist film which includes a photoresist structure aligned over the channel region 104 of semiconductor substrate 100.
- portions of conductive gate layer 108 are then removed with a conventional plasma etch process which is well known in the field of semiconductor processing.
- the patterned photoresist film is then removed from the semiconductor substrate with a photoresist strip process.
- portions of gate dielectric 102 may be removed to form gate dielectric structure 110 simultaneously with conductive gate structure 112.
- portions of gate dielectric structure 102 may be removed in a subsequent processing step.
- masking structure 116 is formed to mask region 106b of semiconductor substrate 100.
- region 106b is the drain side.
- Masking structure 116 covers a portion of gate conductor 112 as well; preferably, masking structure 116 covers about one-half the lateral dimension of gate conductor 112.
- Masking structure 116 suitably comprises photoresist patterned using conventional photolithography/photoresist techniques.
- a barrier distribution is introduced into regions of semiconductor substrate 100 not covered by the masking structure.
- Ion implant 118 is used to form barrier region 120.
- Barrier region 120 includes junction barrier region 122 and channel barrier region 124.
- Ion implant 118 suitably includes any electrically and chemically inert species.
- ion implant 118 comprises nitrogen.
- Junction barrier region 122 is formed injunction region 106a and has a peak impurity concentration at a first depth below upper surface 101 of semiconductor substrate 100.
- Gate conductor 112 and gate dielectric 110 partially mask ions implanted into channel region 104 such that channel barrier region 124 has a peak impurity concentration at a second depth less than the first depth below upper surface 101 of semiconductor substrate 100.
- the peak impurity concentration of channel barrier region 124 occurs slightly below upper surface 101.
- the introduction of a nitrogen-bearing species into semiconductor substrate 100 is accomplished by using an implant species selected from the group of appropriate nitrogen species including N 2 O, NO, and N 2 , and N.
- lightly doped impurity distribution represented by reference numerals 128a and 128b
- lightly doped impurity distributions 128 extend laterally to positions approximately coincident with respective boundaries of channel region 104.
- Suitable implant species used to accomplish the formation of lightly doped impurity distribution 128 include, for a PMOS transistor, boron or boron difluoride.
- a conformal dielectric layer 130 (shown in phantom) has been deposited across conductive gate structure 112 and semiconductor substrate 100 to form a pair of spacer structures 132a and 132b adjacent the sidewalls of conductive gate structure 112.
- the deposition of the conformal dielectric layer is preferably accomplished by decomposing TEOS in a chemical vapor deposition reactor chamber that is maintained at a temperature in the range of approximately 650°-750° C. and pressure of less than approximately 2 torr.
- a conformal dielectric layer refers to a dielectric layer which has a thickness that varies less than approximately 20% across the semiconductor substrate topography.
- a plasma etch process is used to remove portions of the dielectric layer from substantially horizontal surfaces of semiconductor substrate 100 and conductive gate structure 112 while leaving behind the portions of the dielectric layer adjacent to vertical regions of the gate structure.
- spacer structures are useful in silicide processes because they provide a region upon which a subsequently deposited metal will not react thereby preventing short circuits between the source and drain terminals of a transistor with the gate terminals as will be described in greater detail below.
- Spacer structures such as spacer structures 132a and 132b facilitate the formation of a graded junction contemplated by the lightly doped drain process. More specifically, the presence of spacer structures 132a and 132b (as well as the presence of conductive gate structure 112) results in a lateral displacement of the resulting impurity distribution away from the boundaries of channel region 104 within semiconductor substrate 100. This lateral displacement of the source/drain impurity distribution 136a and 136b is a desirable method for achieving the reduction in electric field within channel region 104.
- the heavily doped impurity distribution 136 is ideally introduced into semiconductor substrate 100 with the use of an implantation process represented in FIG. 8 by reference numeral 134. In a PMOS embodiment, implant 134 is accomplished using an implant species of boron.
- silicide structures 140a, 140b, and 140c are formed at upper surfaces of source/drain impurity distribution 136a and 136b and conductive gate structure 112.
- a refractory metal layer such as titanium or cobalt is deposited upon semiconductor substrate 100 and source/drain regions 136 and immersed in a heated ambient to a temperature in the range of approximately 400°-800° C. until portions of the refractory metal layer in contact with underlying silicon react with the underlying silicon to form a silicide.
- heating the metal to the indicated temperature in the presence of single crystal silicon or polysilicon results in a reaction between the metal layer and the underlying silicon in which a silicide is formed.
- the silicide material provides a low resistivity material to which a subsequently formed interconnect may be connected thereby reducing the contact resistance of the integrated circuit.
- the present invention contemplates a method of fabricating a semiconductor transistor that facilitates the formation of shallow source/drain structures and improves the resistance of the transistor to penetration by mobile impurities including boron.
- the barrier impurity distribution may extend the entire length of the semiconductor topography.
- the barrier impurity distribution may be formed exclusively in the channel region or exclusively in one or both of the junction regions. It is intended that the following claims be interpreted to embrace all such modifications and changes and, accordingly, the specification and drawings are to be regarded in an illustrative rather than a restrictive sense.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
Claims (12)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/057,251 US5882974A (en) | 1998-04-08 | 1998-04-08 | High-performance PMOS transistor using a barrier implant in the source-side of the transistor channel |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US09/057,251 US5882974A (en) | 1998-04-08 | 1998-04-08 | High-performance PMOS transistor using a barrier implant in the source-side of the transistor channel |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US5882974A true US5882974A (en) | 1999-03-16 |
Family
ID=22009447
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US09/057,251 Expired - Lifetime US5882974A (en) | 1998-04-08 | 1998-04-08 | High-performance PMOS transistor using a barrier implant in the source-side of the transistor channel |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US5882974A (en) |
Cited By (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5972783A (en) * | 1996-02-07 | 1999-10-26 | Matsushita Electric Industrial Co., Ltd. | Method for fabricating a semiconductor device having a nitrogen diffusion layer |
| US6017808A (en) * | 1997-10-24 | 2000-01-25 | Lsi Logic Corporation | Nitrogen implanted polysilicon gate for MOSFET gate oxide hardening |
| US6027978A (en) * | 1997-01-28 | 2000-02-22 | Advanced Micro Devices, Inc. | Method of making an IGFET with a non-uniform lateral doping profile in the channel region |
| US6040249A (en) * | 1996-08-12 | 2000-03-21 | Texas Instruments Incorporated | Method of improving diffusion barrier properties of gate oxides by applying ions or free radicals of nitrogen in low energy |
| US6090676A (en) * | 1998-09-08 | 2000-07-18 | Advanced Micro Devices, Inc. | Process for making high performance MOSFET with scaled gate electrode thickness |
| US6162692A (en) * | 1998-06-26 | 2000-12-19 | Advanced Micro Devices, Inc. | Integration of a diffusion barrier layer and a counter dopant region to maintain the dopant level within the junctions of a transistor |
| US6171914B1 (en) * | 1999-06-14 | 2001-01-09 | Taiwan Semiconductor Manufacturing Company | Synchronized implant process to simplify NLDD/PLDD stage and N+/P+stage into one implant |
| US6204157B1 (en) * | 1999-12-07 | 2001-03-20 | Advanced Micro Devices, Inc. | Method for establishing shallow junction in semiconductor device to minimize junction capacitance |
| US6806151B2 (en) * | 2001-12-14 | 2004-10-19 | Texas Instruments Incorporated | Methods and apparatus for inducing stress in a semiconductor device |
| US20070090487A1 (en) * | 2005-10-26 | 2007-04-26 | International Business Machines Corporation | Method for tuning epitaxial growth by interfacial doping and structure including same |
| US20070114605A1 (en) * | 2005-11-21 | 2007-05-24 | International Business Machines Corporation | Ion implantation of nitrogen into semiconductor substrate prior to oxidation for offset spacer formation |
| US20090035910A1 (en) * | 2007-07-31 | 2009-02-05 | Intersil Americas, Inc. | Method of Forming The NDMOS Device Body With The Reduced Number of Masks |
| CN104576379A (en) * | 2013-10-13 | 2015-04-29 | 中国科学院微电子研究所 | A kind of MOSFET structure and its manufacturing method |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4523213A (en) * | 1979-05-08 | 1985-06-11 | Vlsi Technology Research Association | MOS Semiconductor device and method of manufacturing the same |
| US4683637A (en) * | 1986-02-07 | 1987-08-04 | Motorola, Inc. | Forming depthwise isolation by selective oxygen/nitrogen deep implant and reaction annealing |
| US4700454A (en) * | 1985-11-04 | 1987-10-20 | Intel Corporation | Process for forming MOS transistor with buried oxide regions for insulation |
| US5567629A (en) * | 1993-09-01 | 1996-10-22 | Kabushiki Kaisha Toshiba | Method of making transistor with oxygen implanted region |
| US5712173A (en) * | 1996-01-24 | 1998-01-27 | Advanced Micro Devices, Inc. | Method of making semiconductor device with self-aligned insulator |
| US5759897A (en) * | 1996-09-03 | 1998-06-02 | Advanced Micro Devices, Inc. | Method of making an asymmetrical transistor with lightly and heavily doped drain regions and ultra-heavily doped source region |
-
1998
- 1998-04-08 US US09/057,251 patent/US5882974A/en not_active Expired - Lifetime
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4523213A (en) * | 1979-05-08 | 1985-06-11 | Vlsi Technology Research Association | MOS Semiconductor device and method of manufacturing the same |
| US4700454A (en) * | 1985-11-04 | 1987-10-20 | Intel Corporation | Process for forming MOS transistor with buried oxide regions for insulation |
| US4683637A (en) * | 1986-02-07 | 1987-08-04 | Motorola, Inc. | Forming depthwise isolation by selective oxygen/nitrogen deep implant and reaction annealing |
| US5567629A (en) * | 1993-09-01 | 1996-10-22 | Kabushiki Kaisha Toshiba | Method of making transistor with oxygen implanted region |
| US5712173A (en) * | 1996-01-24 | 1998-01-27 | Advanced Micro Devices, Inc. | Method of making semiconductor device with self-aligned insulator |
| US5759897A (en) * | 1996-09-03 | 1998-06-02 | Advanced Micro Devices, Inc. | Method of making an asymmetrical transistor with lightly and heavily doped drain regions and ultra-heavily doped source region |
Non-Patent Citations (6)
| Title |
|---|
| H. Shibata et al., IEDM Tech. Dig., 1987, pp. 590 593. * |
| H. Shibata et al., IEDM Tech. Dig., 1987, pp. 590-593. |
| J.H. Lee et al., "Recessed Channel (RC) SOI NMOSFETs With Self-Aligned Polysilicon Gate Formed on the Region", IEEE International SOI Conference Proceedings, 1996, pp. 122-123. |
| J.H. Lee et al., Recessed Channel (RC) SOI NMOSFETs With Self Aligned Polysilicon Gate Formed on the Region , IEEE International SOI Conference Proceedings, 1996, pp. 122 123. * |
| J.M. Hwang et al, "High Performance Submicron SOI/CMOS With An Elevated Source/drain Structure", IEEE International SOI Conference Proceedings, 1993, pp. 132-133. |
| J.M. Hwang et al, High Performance Submicron SOI/CMOS With An Elevated Source/drain Structure , IEEE International SOI Conference Proceedings, 1993, pp. 132 133. * |
Cited By (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5972783A (en) * | 1996-02-07 | 1999-10-26 | Matsushita Electric Industrial Co., Ltd. | Method for fabricating a semiconductor device having a nitrogen diffusion layer |
| US6040249A (en) * | 1996-08-12 | 2000-03-21 | Texas Instruments Incorporated | Method of improving diffusion barrier properties of gate oxides by applying ions or free radicals of nitrogen in low energy |
| US6027978A (en) * | 1997-01-28 | 2000-02-22 | Advanced Micro Devices, Inc. | Method of making an IGFET with a non-uniform lateral doping profile in the channel region |
| US6017808A (en) * | 1997-10-24 | 2000-01-25 | Lsi Logic Corporation | Nitrogen implanted polysilicon gate for MOSFET gate oxide hardening |
| US6162692A (en) * | 1998-06-26 | 2000-12-19 | Advanced Micro Devices, Inc. | Integration of a diffusion barrier layer and a counter dopant region to maintain the dopant level within the junctions of a transistor |
| US6090676A (en) * | 1998-09-08 | 2000-07-18 | Advanced Micro Devices, Inc. | Process for making high performance MOSFET with scaled gate electrode thickness |
| US6171914B1 (en) * | 1999-06-14 | 2001-01-09 | Taiwan Semiconductor Manufacturing Company | Synchronized implant process to simplify NLDD/PLDD stage and N+/P+stage into one implant |
| US6204157B1 (en) * | 1999-12-07 | 2001-03-20 | Advanced Micro Devices, Inc. | Method for establishing shallow junction in semiconductor device to minimize junction capacitance |
| US7339214B2 (en) | 2001-12-14 | 2008-03-04 | Texas Instruments Incorporated | Methods and apparatus for inducing stress in a semiconductor device |
| US6806151B2 (en) * | 2001-12-14 | 2004-10-19 | Texas Instruments Incorporated | Methods and apparatus for inducing stress in a semiconductor device |
| US20050029560A1 (en) * | 2001-12-14 | 2005-02-10 | Christoph Wasshuber | Methods and apparatus for inducing stress in a semiconductor device |
| US20070090487A1 (en) * | 2005-10-26 | 2007-04-26 | International Business Machines Corporation | Method for tuning epitaxial growth by interfacial doping and structure including same |
| US7329596B2 (en) * | 2005-10-26 | 2008-02-12 | International Business Machines Corporation | Method for tuning epitaxial growth by interfacial doping and structure including same |
| US20080153270A1 (en) * | 2005-10-26 | 2008-06-26 | International Business Machines Corporation | Method for tuning epitaxial growth by interfacial doping and structure including same |
| CN100452298C (en) * | 2005-10-26 | 2009-01-14 | 国际商业机器公司 | Semiconductor structure and manufacturing method thereof |
| US7790593B2 (en) | 2005-10-26 | 2010-09-07 | International Business Machines Corporation | Method for tuning epitaxial growth by interfacial doping and structure including same |
| US20070114605A1 (en) * | 2005-11-21 | 2007-05-24 | International Business Machines Corporation | Ion implantation of nitrogen into semiconductor substrate prior to oxidation for offset spacer formation |
| US7485516B2 (en) * | 2005-11-21 | 2009-02-03 | International Business Machines Corporation | Method of ion implantation of nitrogen into semiconductor substrate prior to oxidation for offset spacer formation |
| CN100585834C (en) * | 2005-11-21 | 2010-01-27 | 国际商业机器公司 | Integrated circuits and methods of forming them |
| US20090035910A1 (en) * | 2007-07-31 | 2009-02-05 | Intersil Americas, Inc. | Method of Forming The NDMOS Device Body With The Reduced Number of Masks |
| US7807555B2 (en) * | 2007-07-31 | 2010-10-05 | Intersil Americas, Inc. | Method of forming the NDMOS device body with the reduced number of masks |
| CN104576379A (en) * | 2013-10-13 | 2015-04-29 | 中国科学院微电子研究所 | A kind of MOSFET structure and its manufacturing method |
| CN104576379B (en) * | 2013-10-13 | 2018-06-19 | 中国科学院微电子研究所 | A kind of MOSFET structure and its manufacturing method |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5998288A (en) | Ultra thin spacers formed laterally adjacent a gate conductor recessed below the upper surface of a substrate | |
| US6316302B1 (en) | Isotropically etching sidewall spacers to be used for both an NMOS source/drain implant and a PMOS LDD implant | |
| US5895955A (en) | MOS transistor employing a removable, dual layer etch stop to protect implant regions from sidewall spacer overetch | |
| US6184097B1 (en) | Process for forming ultra-shallow source/drain extensions | |
| US5851893A (en) | Method of making transistor having a gate dielectric which is substantially resistant to drain-side hot carrier injection | |
| US6107129A (en) | Integrated circuit having multiple LDD and/or source/drain implant steps to enhance circuit performance | |
| US5837572A (en) | CMOS integrated circuit formed by using removable spacers to produce asymmetrical NMOS junctions before asymmetrical PMOS junctions for optimizing thermal diffusivity of dopants implanted therein | |
| US6258680B1 (en) | Integrated circuit gate conductor which uses layered spacers to produce a graded junction | |
| US6355955B1 (en) | Transistor and a method for forming the transistor with elevated and/or relatively shallow source/drain regions to achieve enhanced gate electrode formation | |
| US5882973A (en) | Method for forming an integrated circuit having transistors of dissimilarly graded junction profiles | |
| US5793089A (en) | Graded MOS transistor junction formed by aligning a sequence of implants to a selectively removable polysilicon sidewall space and oxide thermally grown thereon | |
| US5766969A (en) | Multiple spacer formation/removal technique for forming a graded junction | |
| US6492670B1 (en) | Locally confined deep pocket process for ULSI MOSFETS | |
| KR100992180B1 (en) | Semiconductor device and manufacturing method | |
| US6344396B1 (en) | Removable spacer technology using ion implantation for forming asymmetric MOS transistors | |
| US6472283B1 (en) | MOS transistor processing utilizing UV-nitride removable spacer and HF etch | |
| US6180476B1 (en) | Dual amorphization implant process for ultra-shallow drain and source extensions | |
| US5858848A (en) | Semiconductor fabrication employing self-aligned sidewall spacers laterally adjacent to a transistor gate | |
| WO1998048457A1 (en) | Method of making nmos and pmos devices with reduced masking steps | |
| US6797593B2 (en) | Methods and apparatus for improved mosfet drain extension activation | |
| US6096616A (en) | Fabrication of a non-ldd graded p-channel mosfet | |
| JPH0620132B2 (en) | Field effect transistor | |
| US5882974A (en) | High-performance PMOS transistor using a barrier implant in the source-side of the transistor channel | |
| US6972222B2 (en) | Temporary self-aligned stop layer is applied on silicon sidewall | |
| US5994175A (en) | High performance MOSFET with low resistance design |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GARDNER, MARK I.;FULFORD, H. JIM, JR.;REEL/FRAME:009337/0055 Effective date: 19980316 Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA Free format text: ;ASSIGNORS:GARDNER, MARK I.;FULFORD, H. JIM JR.;REEL/FRAME:009083/0890 Effective date: 19980316 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: AFFIRMATION OF PATENT ASSIGNMENT;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:023119/0083 Effective date: 20090630 |
|
| FPAY | Fee payment |
Year of fee payment: 12 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |