[go: up one dir, main page]

US5876861A - Sputter-deposited nickel layer - Google Patents

Sputter-deposited nickel layer Download PDF

Info

Publication number
US5876861A
US5876861A US08/650,437 US65043796A US5876861A US 5876861 A US5876861 A US 5876861A US 65043796 A US65043796 A US 65043796A US 5876861 A US5876861 A US 5876861A
Authority
US
United States
Prior art keywords
layer
nickel layer
nickel
substrate
pressure
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US08/650,437
Inventor
Ichiharu Kondo
Takao Yoneyama
Masami Yamaoka
Osamu Takenaka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Denso Corp
Original Assignee
NipponDenso Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NipponDenso Co Ltd filed Critical NipponDenso Co Ltd
Priority to US08/650,437 priority Critical patent/US5876861A/en
Application granted granted Critical
Publication of US5876861A publication Critical patent/US5876861A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/02Pretreatment of the material to be coated
    • C23C14/024Deposition of sublayers, e.g. to promote adhesion of the coating
    • C23C14/025Metallic sublayers
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/06Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the coating material
    • C23C14/14Metallic material, boron or silicon
    • C23C14/16Metallic material, boron or silicon on metallic substrates or on substrates of boron or silicon
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/06Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the coating material
    • C23C14/14Metallic material, boron or silicon
    • C23C14/16Metallic material, boron or silicon on metallic substrates or on substrates of boron or silicon
    • C23C14/165Metallic material, boron or silicon on metallic substrates or on substrates of boron or silicon by cathodic sputtering
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C14/00Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
    • C23C14/06Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the coating material
    • C23C14/14Metallic material, boron or silicon
    • C23C14/18Metallic material, boron or silicon on other inorganic substrates
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/80Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
    • H10D62/83Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/60Electrodes characterised by their materials
    • H10D64/62Electrodes ohmically coupled to a semiconductor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/12All metal or with adjacent metals
    • Y10T428/12493Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
    • Y10T428/12674Ge- or Si-base component
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/12All metal or with adjacent metals
    • Y10T428/12493Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
    • Y10T428/12771Transition metal-base component
    • Y10T428/12861Group VIII or IB metal-base component
    • Y10T428/12889Au-base component
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/12All metal or with adjacent metals
    • Y10T428/12493Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
    • Y10T428/12771Transition metal-base component
    • Y10T428/12861Group VIII or IB metal-base component
    • Y10T428/12944Ni-base component
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/26Web or sheet containing structurally defined element or component, the element or component having a specified physical dimension

Definitions

  • the present invention relates to a nickel layer deposited by sputtering and having a reduced stress, and a process for depositing such a sputtered nickel layer.
  • a consecutive sputtering of titanium, nickel and gold layers onto a semiconductor substrate or wafer to form a laminated metal electrode in which an argon pressure used during the sputtering is usually 2 to 10 mTorr, is known.
  • This pressure range is adopted because, at a higher argon pressure, the electric resistivity of the deposited layer is high and the load on a vacuum pump becomes higher as the argon pressure is increased.
  • the object of the present invention is to reduce the stress in the deposited nickel layer and to provide a process for forming such a layer by sputtering.
  • a nickel layer formed on a substrate in which a percent ratio of an X-ray diffraction peak intensity of the (200) plane of the nickel layer to that of the (111) plane of the nickel layer is not less than 10%.
  • a preferred embodiment of the present invention is a power element comprising a silicon substrate having a top surface and a rear surface, a doped region formed adjacent to the top surface of the substrate, a first electrode formed on the top surface of the substrate and electrically connected to the doped region, and a second electrode formed on the rear surface of the substrate, the second electrode including a nickel layer in which a percent ratio of an X-ray diffraction peak intensity of the (200) plane of the nickel layer to that of the (111) plane of the nickel layer is not less than 10%.
  • the second electrode of the power element preferably comprises a titanium layer deposited on the silicon substrate, a nickel layer deposited on the titanium layer, and a gold layer deposited on the nickel layer.
  • the present invention was created by a finding of the inventors that the stress in the deposited nickel layer can be reduced by increasing the pressure of the argon gas during the sputtering.
  • a process for sputtering nickel on a substrate comprising supplying an argon gas into a vacuum chamber, adjusting a pressure of the argon gas in the vacuum chamber to a predetermined value, ionizing the argon gas, bombarding a target containing nickel with the ionized argon gas to sputter nickel atoms, and depositing the sputtered nickel atoms onto the substrate, wherein said predetermined pressure of the argon gas is not lower than 12 mTorr, preferably not lower than 15 mTorr.
  • the temperature of the substrate during the sputtering is 100° to 250° C.
  • the pressure of the argon gas is preferably not higher than 25 mTorr.
  • FIGS. 1A to 1F are sectional views illustrating the steps of forming a laminated metal electrode according to the present invention.
  • FIG. 2 is a sectional view of a sputtering device used for forming the laminated metal electrode
  • FIG. 3 shows the X-ray diffraction peak ratio I.sub.(200) /I.sub.(111) ⁇ 100 of a nickel layer in relation to the argon pressure
  • FIG. 4 shows the density of a nickel layer in relation to the argon pressure
  • FIG. 5 shows the layer stress of a nickel layer in relation to the argon pressure
  • FIG. 6 shows the rate of area of Ti--Si peel-off in relation to the argon pressure
  • FIG. 7 shows the bend of a wafer in relation to the argon pressure
  • FIG. 8 shows the full width of half maximum of the (111) plane of the Ni layer in relation to the argon pressure
  • FIGS. 9A and 9B schematically illustrate the structures of deposited nickel layers on a substrate at low and high argon pressures
  • FIG. 10 shows the tensile strength of the nickel layer in relation to the temperature of the substrate
  • FIG. 11 shows the relationships between the rate of area of Ti--Si peel-off and the tensile strength of the nickel layer
  • FIG. 12 shows the relationships between the bend of the wafer and the tensile strength of the nickel layer
  • FIG. 13 shows the electric resistivity in relation to the argon pressure.
  • a sputtering device as shown in FIG. 1 was used for carrying out the following examples.
  • the device was a DC parallel plane-type magnetron sputtering unit XM-8, manufactured by Varian. During the sputtering, the temperature of the substrate was kept at about 180° C. and the pressure of the argon gas 21 supplied to the chamber 23 was adjusted to 20 mTorr.
  • FIGS. 1A to 1F show the steps of forming a laminated metal electrode according to an Example of the present invention.
  • FIGS. 1 denotes a silicon (Si) substrate having a diameter of 3 inches and a thickness of 230 ⁇ m, in which a base region and an emitter region, etc. of a power bipolar transistor are formed (not shown) and on which an aluminum (Al) wiring layer 3 is then formed in a predetermined pattern, as shown in FIG. 1B, and a silicon nitride (Si 3 N 4 ) layer 5 is then formed on the Al wiring layer 3, as shown in FIG. 1C.
  • Si silicon
  • a metal electrode for a collector electrode is then formed on the rear surface of the substrate 1 by the sputtering unit shown in FIG. 2.
  • a carrying-in table 27 receives a wafer from a transport 25 and then descends to pass the wafer to a shuttle (not shown). The shuttle moves along the broken line in FIG. 2 and transfers the wafer first to a process table 29.
  • a radio frequency power is connected to the process table 29 at a lower electric potential, and to a capture 31 at a higher electric potential, specifically ground level, and a sputtering is carried out at a power of 60 W for 180 seconds, whereby ionized argon (Ar + ) bombards and etches the rear surface of the substrate 1 at a thickness of about 18 nm.
  • the capture 31 is used to collect contaminants (native oxide, etc.) at the surface of the Si.
  • 33 denotes a magnet for confining the discharge.
  • the shuttle then transfers the wafer to a station 15 and places the wafer on a process table 35.
  • a DC power is connected to the process table 35 at a higher electric potential, specifically ground level, and to a titanium (Ti)-containing target 37 at a lower electric potential, and a sputtering is carried out at a power of 2 kW for 75 seconds, whereby ionized argon (Ar + ) bombards the target 37, and Ti atoms sputtered from the target 37 are deposited onto the Si substrate 1 to form a Ti layer 7 having a thickness of about 250 nm, as shown in FIG. 1D.
  • the shuttle transfers the wafer to a station 17 and place the wafer on a process table 39.
  • a DC power is connected to the process table 39 at a higher electric potential, specifically ground level, and to a nickel (Ni)-containing target 41 at a lower electric potential, and a sputtering is carried out at a power of 1 kW for 240 seconds, whereby ionized argon (Ar + ) bombards the target 41, and Ni atoms sputtered from the target 41 are deposited onto the Ti layer 7 to form a Ni layer 9 having a thickness of about 600 nm, as shown in FIG. 1E.
  • the shuttle then transfers the wafer to a station 19 and places the wafer on a process table 43.
  • a DC power is connected to the process table 43 at a higher electric potential, specifically ground level, and to a gold (Au)-containing target 45 at a lower electric potential, and a sputtering is carried out at a power of 0.5 kW for 12 seconds, whereby ionized argon (Ar + ) bombards the target 45, and Au atoms sputtered from the target 45, are deposited onto the Ni layer 9 to form an Au layer 11 having a thickness of about 50 nm, as shown in FIG. 1F.
  • the wafer with the thus formed metal laminate electrode is transferred to a taking-out lock table 47 which then ascends to pass the wafer to a transport 49.
  • the Ar gas is introduced to a chamber 23 from a gas inlet 53 after passing through a mass flow meter 51.
  • the pressure of the Ar gas is determined by the feed rate of the Ar gas adjusted by the mass flow meter 51 and the degree of evacuation of the chamber 23 by vacuum pumps.
  • the vacuum pumps include a rotary pump 55, a turbo pump 57 and a cryo pump 59.
  • the rotary pump 55 conducts a rough evacuation
  • the turbo pump 57 conducts an intermediate evacuation and an evacuation of a lock chamber 61
  • the cryo pump 59 conducts a determining evacuation.
  • the deposited Ni layer 9 contains a very small amount of Ar gas in the layer 9, since the sputtering on the Ni layer is carried out in the Ar atmosphere.
  • bipolar transistor The detailed structure of the bipolar transistor may be found, for example, in U.S. Ser. No. 114,287 filed on Oct. 29, 1987 (corresponding to Japanese Unexamined Patent Publication (Kokai) No. 63-114,259).
  • FIGS. 3 to 8 show results when the argon gas pressure was varied.
  • FIG. 3 shows the X-ray diffraction intensity of the Ni layer when the pressure of the argon gas was varied.
  • the abscissa denotes the argon gas pressure and the ordinate denotes the ratio of the X-ray diffraction intensities of the peaks of the (200) plane to the (111) plane of the Ni layer in percent, i.e., I.sub.(200) /I.sub.(111) ⁇ 100.
  • the measurement was carried out by an X-ray diffraction unit RAD II C, manufactured by Rigaku, under the conditions of 40 kV, 40 mA and room temperature. It is seen from FIG. 3 that the rate of the (200) plane to the (111) plane is increased with the increase of the pressure of the argon gas.
  • the reasons therefor are considered to be as follows. Nickel is a face-centered cubic lattice metal, and therefore, tends to deposit on the substrate in a manner such that the densest plane (111) of the crystal becomes parallel to the top surface of the substrate.
  • FIGS. 9A and 9B show models of such results.
  • FIG. 9A shows the case in which the Ar pressure is low, the (111) planes of Ni appear in parallel to the surface of Ti, and the polycrystalline Ni grain size is uniform.
  • FIG. 9B shows the case in which the Ar pressure is high, the (111) planes of Ni are decreased, and the polycrystalline Ni grain size becomes nonuniform.
  • FIG. 4 shows the relationships between the argon gas pressure and the density of the deposited Ni layer.
  • the abscissa denotes the argon gas pressure and the ordinate denotes the density of the Ni layer calculated from the fluorescence X-ray intensity.
  • the Ar gas pressure With the increase of the Ar gas pressure, the polycrystalline Ni grain size becomes nonuniform, and therefore, the gaps between the Ni grains become large, so that the density of the Ni layer is lowered.
  • FIG. 8 shows the relationships between the Ar gas pressure and the full width of half maximum of the (111) plane of the Ni layer. This also indicates that, with an increase of the Ar gas pressure, the Ni grain size of the Ni layer becomes dispersed, and therefore, the full width of half maximum becomes larger.
  • FIG. 5 shows the tensile stress of the Ni layer in relation to the Ar gas pressure and indicates that the stress of the Ni layer is reduced by the increase of the Ar gas pressure.
  • FIG. 6 shows the Ti--Si peel-off area rate in relation to the Ar gas pressure.
  • the Ti--Si peel-off area rate means that the rate of the area where the peel-off occurs between Ti and Si to the whole area of adhesion between Ti and Si, when the metal layer including the Ti layer and the other metal layers superimposed thereon was peeled from the Si.
  • FIG. 6 also indicates that the rate of the area where the peel-off occurs between Ti and Si is reduced when the Ar gas pressure is increased.
  • FIG. 7 shows the bend of the wafer in relation to the Ar gas pressure and indicates that the bend of the wafer is lessened with the increased of the Ar gas pressure. This is because, due to the increase of the Ar gas pressure, the density of the Ni layer is lowered, and therefore, the stress of the Ni layer is reduced.
  • the bend of the wafer is sometimes over the limit for allowing the manufacture in an automatic line of a thickness of 350 ⁇ m, but by increasing the Ar pressure, the possibility of bend of the wafer over the limit is reduced.
  • FIG. 10 shows the relationships between the tensile stress of the Ni layer and the temperature of the substrate.
  • the Ar gas pressure was 20 mTorr. It is seen from FIG. 9 that there is an optimum range of the substrate temperature for reducing the stress of the Ni layer, which optimum range is 100° to 250° C. At a temperature of the substrate below 100° C., the intrinsic stress of the Ni layer caused during the deposition becomes larger so that the tensile stress of the Ni layer is large as shown in FIG. 10. At a temperature of the substrate above 250° C., the thermal stress due to the difference of the thermal expansion coefficient between Si and Ni has an affect, so that the tensile stress of the Ni layer is again large as shown in FIG. 10.
  • FIGS. 11 and 12 show the relationships of the tensile stress of the Ni layer with the Ti--Si peel-off rate and the bend of the wafer, respectively. It is seen from these FIGS. that, when the tensile stress of the Ni layer is above 3 ⁇ 10 8 N/m 2 , the Ti--Si peel-off rate is rapidly increased and the bend of the wafer is increased beyond the desired limit. Therefore, the tensile stress is preferably not more than 3 ⁇ 10 8 N/m 2 . From FIG. 6, it is seen that the tensile stress of not more than 3 ⁇ 10 8 N/m 2 can be obtained by increasing the Ar gas pressure to 12 mTorr or more. A1so, it is seen from FIG. 10 that the tensile stress of not more than 3 ⁇ 10 8 N/m 2 can be obtained by adjusting the substrate temperature to 100°-250° C.
  • Ti layer was used for an ohmic contact between the Ni layer and the Si substrate in the above Example, chlomium (Cr) or vanadium (V), etc. may be used instead of Ti, for the same purpose.
  • the thickness of the Ti layer is not limited to 250 nm and may be 100-400 nm.
  • the thickness of the Ni layer is not limited to 600 nm and may be 200-1000 nm.
  • the (111) plane of the Ni layer is decreased and the density, and therefore, the stress of the Ni layer are reduced, whereby the bend of the wafer is reduced and an automatic transfer of the wafer becomes possible.
  • a heat treatment at 450° C. is carried out to improve the adhesive strength between Ti and Si and to prevent peel-off between the Ti and Si, which results in an enlarging of the bend of the wafer. Nevertheless, this heat treatment can be eliminated because the adhesive strength between the Ti and Si is improved by the reduction of stress of the Ni layer.
  • the Ar gas pressure is not limited thereto and, by adopting an Ar gas pressure of not less than 12 mTorr as stated above, the tensile stress of the Ni layer can be made 3 ⁇ 10 8 N/m 2 or less and the Ti--Si peel-off rate and the bend of the wafer can be advantageously improved.
  • the characteristics of the Ni layer are abruptly changed at around an Ar gas pressure of 15 mTorr and saturated around 20 mTorr.
  • the peak intensity ratio is over 10% and almost saturated, and therefore, an Ni layer having stable characteristics can be obtained regardless of slight variations of the Ar gas pressure.
  • the lower limit of the Ar gas pressure is described and the upper limit of the Ar gas pressure is not particularly limited and may be determined by the limit of the sputtering unit.
  • FIG. 13 shows the electric resistivity of Ni and Ti layers in relation to the Ar gas pressure, in which ⁇ denotes the electric resistivity of the Ni layer and ⁇ denotes that of the Ti layer.
  • the electric resistivity of the barrier metal is over 120 ⁇ cm, the ohmic contact between Si and Ti becomes nonuniform and the density of the Ti is decreased, whereby Si and Ni interdiffuse through the Ti layer and the adhesive strength is lowered. Therefore, the electric resistivity should be 120 ⁇ cm or less.
  • the upper limit of the Ar gas pressure should be 25 mTorr.
  • the present invention can provide a low stress metal layer on a substrate of various materials with a good adhesion. Particularly, it is useful for forming a rear electrode on a substrate of a power in which doped regions etc. are formed on the top surface thereof.
  • a power element may be a DMOS and IGBT, etc.
  • the unit for sputtering may be not only a parallel plane type but also a cylinder type, etc.

Landscapes

  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Engineering & Computer Science (AREA)
  • Materials Engineering (AREA)
  • Mechanical Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • Inorganic Chemistry (AREA)
  • Physical Vapour Deposition (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)

Abstract

Disclosed is a nickel layer formed on a substrate by sputtering, in which nickel layer a percent ratio of an X-ray diffraction peak intensity of the (200) plane of the nickel layer to that of the (111) plane of the nickel layer is not less than 10%. This nickel layer has a reduced stress, and therefore, lessens a bending of a substrate. The nickel layer is formed by a process for sputtering nickel on a substrate, comprising supplying an argon gas into a vacuum chamber, adjusting a pressure of the argon gas in the vacuum chamber to a predetermined value, ionizing the argon gas, bombarding a target containing nickel with the ionized argon gas, to sputter nickel atoms, and depositing the sputtered nickel atoms onto the substrate, wherein the predetermined pressure of the argon gas is not lower than 12 mTorr.

Description

This is a division of application Ser. No. 8 /344,684, filed Nov. 17, 1994 now abandoned, which is a Cont. of Ser. No. 07/754,266 filed Aug. 29, 1991, now abandoned; which is a Cont. of Ser. No. 07/406,239 filed Sep. 12, 1989, now abandoned.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a nickel layer deposited by sputtering and having a reduced stress, and a process for depositing such a sputtered nickel layer.
2. Description of the Related Art
A consecutive sputtering of titanium, nickel and gold layers onto a semiconductor substrate or wafer to form a laminated metal electrode, in which an argon pressure used during the sputtering is usually 2 to 10 mTorr, is known. This pressure range is adopted because, at a higher argon pressure, the electric resistivity of the deposited layer is high and the load on a vacuum pump becomes higher as the argon pressure is increased.
Nevertheless, in the conventional sputtering, a high stress occurs in particularly the deposited nickel layer, thereby bending the semiconductor wafer and reducing the adhesive strength of the deposited layers. Particularly, the bending of a wafer is a severe problem in an automatic manufacturing line, and wafers having a bend larger than 350 μm cannot be transferred in the automatic manufacturing line and thus must be manually transferred.
SUMMARY OF THE INVENTION
The object of the present invention, therefore, is to reduce the stress in the deposited nickel layer and to provide a process for forming such a layer by sputtering.
Thus, according to the present invention, there is provided a nickel layer formed on a substrate, in which a percent ratio of an X-ray diffraction peak intensity of the (200) plane of the nickel layer to that of the (111) plane of the nickel layer is not less than 10%.
A preferred embodiment of the present invention is a power element comprising a silicon substrate having a top surface and a rear surface, a doped region formed adjacent to the top surface of the substrate, a first electrode formed on the top surface of the substrate and electrically connected to the doped region, and a second electrode formed on the rear surface of the substrate, the second electrode including a nickel layer in which a percent ratio of an X-ray diffraction peak intensity of the (200) plane of the nickel layer to that of the (111) plane of the nickel layer is not less than 10%. The second electrode of the power element preferably comprises a titanium layer deposited on the silicon substrate, a nickel layer deposited on the titanium layer, and a gold layer deposited on the nickel layer.
The present invention was created by a finding of the inventors that the stress in the deposited nickel layer can be reduced by increasing the pressure of the argon gas during the sputtering.
Thus, according to the present invention, there is also provided a process for sputtering nickel on a substrate, comprising supplying an argon gas into a vacuum chamber, adjusting a pressure of the argon gas in the vacuum chamber to a predetermined value, ionizing the argon gas, bombarding a target containing nickel with the ionized argon gas to sputter nickel atoms, and depositing the sputtered nickel atoms onto the substrate, wherein said predetermined pressure of the argon gas is not lower than 12 mTorr, preferably not lower than 15 mTorr.
Preferably, the temperature of the substrate during the sputtering is 100° to 250° C.
During the depositing of a nickel layer onto a titanium layer formed on a substrate, the pressure of the argon gas is preferably not higher than 25 mTorr.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1A to 1F are sectional views illustrating the steps of forming a laminated metal electrode according to the present invention;
FIG. 2 is a sectional view of a sputtering device used for forming the laminated metal electrode;
FIG. 3 shows the X-ray diffraction peak ratio I.sub.(200) /I.sub.(111) ×100 of a nickel layer in relation to the argon pressure;
FIG. 4 shows the density of a nickel layer in relation to the argon pressure;
FIG. 5 shows the layer stress of a nickel layer in relation to the argon pressure;
FIG. 6 shows the rate of area of Ti--Si peel-off in relation to the argon pressure;
FIG. 7 shows the bend of a wafer in relation to the argon pressure;
FIG. 8 shows the full width of half maximum of the (111) plane of the Ni layer in relation to the argon pressure;
FIGS. 9A and 9B schematically illustrate the structures of deposited nickel layers on a substrate at low and high argon pressures;
FIG. 10 shows the tensile strength of the nickel layer in relation to the temperature of the substrate;
FIG. 11 shows the relationships between the rate of area of Ti--Si peel-off and the tensile strength of the nickel layer;
FIG. 12 shows the relationships between the bend of the wafer and the tensile strength of the nickel layer; and
FIG. 13 shows the electric resistivity in relation to the argon pressure.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
The present invention will be described with reference to the drawings.
A sputtering device as shown in FIG. 1 was used for carrying out the following examples. The device was a DC parallel plane-type magnetron sputtering unit XM-8, manufactured by Varian. During the sputtering, the temperature of the substrate was kept at about 180° C. and the pressure of the argon gas 21 supplied to the chamber 23 was adjusted to 20 mTorr.
FIGS. 1A to 1F show the steps of forming a laminated metal electrode according to an Example of the present invention. In these FIGS. 1 denotes a silicon (Si) substrate having a diameter of 3 inches and a thickness of 230 μm, in which a base region and an emitter region, etc. of a power bipolar transistor are formed (not shown) and on which an aluminum (Al) wiring layer 3 is then formed in a predetermined pattern, as shown in FIG. 1B, and a silicon nitride (Si3 N4) layer 5 is then formed on the Al wiring layer 3, as shown in FIG. 1C.
After the elements are formed on the top surface of the substrate 1, a metal electrode for a collector electrode is then formed on the rear surface of the substrate 1 by the sputtering unit shown in FIG. 2. In FIG. 2, a carrying-in table 27 receives a wafer from a transport 25 and then descends to pass the wafer to a shuttle (not shown). The shuttle moves along the broken line in FIG. 2 and transfers the wafer first to a process table 29. In a station 13, a radio frequency power is connected to the process table 29 at a lower electric potential, and to a capture 31 at a higher electric potential, specifically ground level, and a sputtering is carried out at a power of 60 W for 180 seconds, whereby ionized argon (Ar+) bombards and etches the rear surface of the substrate 1 at a thickness of about 18 nm. The capture 31 is used to collect contaminants (native oxide, etc.) at the surface of the Si. In FIG. 2, 33 denotes a magnet for confining the discharge.
The shuttle then transfers the wafer to a station 15 and places the wafer on a process table 35. In the station 15, a DC power is connected to the process table 35 at a higher electric potential, specifically ground level, and to a titanium (Ti)-containing target 37 at a lower electric potential, and a sputtering is carried out at a power of 2 kW for 75 seconds, whereby ionized argon (Ar+) bombards the target 37, and Ti atoms sputtered from the target 37 are deposited onto the Si substrate 1 to form a Ti layer 7 having a thickness of about 250 nm, as shown in FIG. 1D.
Then the shuttle transfers the wafer to a station 17 and place the wafer on a process table 39. In the station 17, a DC power is connected to the process table 39 at a higher electric potential, specifically ground level, and to a nickel (Ni)-containing target 41 at a lower electric potential, and a sputtering is carried out at a power of 1 kW for 240 seconds, whereby ionized argon (Ar+) bombards the target 41, and Ni atoms sputtered from the target 41 are deposited onto the Ti layer 7 to form a Ni layer 9 having a thickness of about 600 nm, as shown in FIG. 1E.
The shuttle then transfers the wafer to a station 19 and places the wafer on a process table 43. In the station 19, a DC power is connected to the process table 43 at a higher electric potential, specifically ground level, and to a gold (Au)-containing target 45 at a lower electric potential, and a sputtering is carried out at a power of 0.5 kW for 12 seconds, whereby ionized argon (Ar+) bombards the target 45, and Au atoms sputtered from the target 45, are deposited onto the Ni layer 9 to form an Au layer 11 having a thickness of about 50 nm, as shown in FIG. 1F.
The wafer with the thus formed metal laminate electrode is transferred to a taking-out lock table 47 which then ascends to pass the wafer to a transport 49.
The Ar gas is introduced to a chamber 23 from a gas inlet 53 after passing through a mass flow meter 51. The pressure of the Ar gas is determined by the feed rate of the Ar gas adjusted by the mass flow meter 51 and the degree of evacuation of the chamber 23 by vacuum pumps. The vacuum pumps include a rotary pump 55, a turbo pump 57 and a cryo pump 59. The rotary pump 55 conducts a rough evacuation, the turbo pump 57 conducts an intermediate evacuation and an evacuation of a lock chamber 61, and the cryo pump 59 conducts a determining evacuation.
In the above process, the deposited Ni layer 9 contains a very small amount of Ar gas in the layer 9, since the sputtering on the Ni layer is carried out in the Ar atmosphere.
The detailed structure of the bipolar transistor may be found, for example, in U.S. Ser. No. 114,287 filed on Oct. 29, 1987 (corresponding to Japanese Unexamined Patent Publication (Kokai) No. 63-114,259).
In the above example, the pressure of the argon gas was 20 mTorr. FIGS. 3 to 8 show results when the argon gas pressure was varied. FIG. 3 shows the X-ray diffraction intensity of the Ni layer when the pressure of the argon gas was varied. The abscissa denotes the argon gas pressure and the ordinate denotes the ratio of the X-ray diffraction intensities of the peaks of the (200) plane to the (111) plane of the Ni layer in percent, i.e., I.sub.(200) /I.sub.(111) ×100. The measurement was carried out by an X-ray diffraction unit RADII C, manufactured by Rigaku, under the conditions of 40 kV, 40 mA and room temperature. It is seen from FIG. 3 that the rate of the (200) plane to the (111) plane is increased with the increase of the pressure of the argon gas. The reasons therefor are considered to be as follows. Nickel is a face-centered cubic lattice metal, and therefore, tends to deposit on the substrate in a manner such that the densest plane (111) of the crystal becomes parallel to the top surface of the substrate. When the pressure of the argon gas is increased, however, the possibility of a collision of the Ni particles with the argon moleculars in the atmosphere is increased, which collision lowers the energy of the Ni particles so that a dispersion of the Ni grain size of the Ni layer and a dispersion of the orientation in the Ni layer occur. FIGS. 9A and 9B show models of such results. FIG. 9A shows the case in which the Ar pressure is low, the (111) planes of Ni appear in parallel to the surface of Ti, and the polycrystalline Ni grain size is uniform. FIG. 9B shows the case in which the Ar pressure is high, the (111) planes of Ni are decreased, and the polycrystalline Ni grain size becomes nonuniform.
The above is supported by the results shown in FIG. 4. FIG. 4 shows the relationships between the argon gas pressure and the density of the deposited Ni layer. The abscissa denotes the argon gas pressure and the ordinate denotes the density of the Ni layer calculated from the fluorescence X-ray intensity. With the increase of the Ar gas pressure, the polycrystalline Ni grain size becomes nonuniform, and therefore, the gaps between the Ni grains become large, so that the density of the Ni layer is lowered. FIG. 8 shows the relationships between the Ar gas pressure and the full width of half maximum of the (111) plane of the Ni layer. This also indicates that, with an increase of the Ar gas pressure, the Ni grain size of the Ni layer becomes dispersed, and therefore, the full width of half maximum becomes larger.
FIG. 5 shows the tensile stress of the Ni layer in relation to the Ar gas pressure and indicates that the stress of the Ni layer is reduced by the increase of the Ar gas pressure.
FIG. 6 shows the Ti--Si peel-off area rate in relation to the Ar gas pressure. The Ti--Si peel-off area rate means that the rate of the area where the peel-off occurs between Ti and Si to the whole area of adhesion between Ti and Si, when the metal layer including the Ti layer and the other metal layers superimposed thereon was peeled from the Si. FIG. 6 also indicates that the rate of the area where the peel-off occurs between Ti and Si is reduced when the Ar gas pressure is increased.
FIG. 7 shows the bend of the wafer in relation to the Ar gas pressure and indicates that the bend of the wafer is lessened with the increased of the Ar gas pressure. This is because, due to the increase of the Ar gas pressure, the density of the Ni layer is lowered, and therefore, the stress of the Ni layer is reduced. At a conventional Ar gas pressure of around 5 mTorr, the bend of the wafer is sometimes over the limit for allowing the manufacture in an automatic line of a thickness of 350 μm, but by increasing the Ar pressure, the possibility of bend of the wafer over the limit is reduced.
FIG. 10 shows the relationships between the tensile stress of the Ni layer and the temperature of the substrate. The Ar gas pressure was 20 mTorr. It is seen from FIG. 9 that there is an optimum range of the substrate temperature for reducing the stress of the Ni layer, which optimum range is 100° to 250° C. At a temperature of the substrate below 100° C., the intrinsic stress of the Ni layer caused during the deposition becomes larger so that the tensile stress of the Ni layer is large as shown in FIG. 10. At a temperature of the substrate above 250° C., the thermal stress due to the difference of the thermal expansion coefficient between Si and Ni has an affect, so that the tensile stress of the Ni layer is again large as shown in FIG. 10.
FIGS. 11 and 12 show the relationships of the tensile stress of the Ni layer with the Ti--Si peel-off rate and the bend of the wafer, respectively. It is seen from these FIGS. that, when the tensile stress of the Ni layer is above 3×108 N/m2, the Ti--Si peel-off rate is rapidly increased and the bend of the wafer is increased beyond the desired limit. Therefore, the tensile stress is preferably not more than 3×108 N/m2. From FIG. 6, it is seen that the tensile stress of not more than 3×108 N/m2 can be obtained by increasing the Ar gas pressure to 12 mTorr or more. A1so, it is seen from FIG. 10 that the tensile stress of not more than 3×108 N/m2 can be obtained by adjusting the substrate temperature to 100°-250° C.
Although a Ti layer was used for an ohmic contact between the Ni layer and the Si substrate in the above Example, chlomium (Cr) or vanadium (V), etc. may be used instead of Ti, for the same purpose. The thickness of the Ti layer is not limited to 250 nm and may be 100-400 nm. The thickness of the Ni layer is not limited to 600 nm and may be 200-1000 nm.
As described above, according to the present invention, by increasing the Ar gas pressure during sputtering, the (111) plane of the Ni layer is decreased and the density, and therefore, the stress of the Ni layer are reduced, whereby the bend of the wafer is reduced and an automatic transfer of the wafer becomes possible. Further, in a conventional process, a heat treatment at 450° C. is carried out to improve the adhesive strength between Ti and Si and to prevent peel-off between the Ti and Si, which results in an enlarging of the bend of the wafer. Nevertheless, this heat treatment can be eliminated because the adhesive strength between the Ti and Si is improved by the reduction of stress of the Ni layer.
Although an Ar gas pressure of 20 mTorr was adopted in the above Example, the Ar gas pressure is not limited thereto and, by adopting an Ar gas pressure of not less than 12 mTorr as stated above, the tensile stress of the Ni layer can be made 3×108 N/m2 or less and the Ti--Si peel-off rate and the bend of the wafer can be advantageously improved. As seen in FIG. 3 and 6, the characteristics of the Ni layer are abruptly changed at around an Ar gas pressure of 15 mTorr and saturated around 20 mTorr. Particularly, in FIG. 3 at an Ar gas pressure of 15 mTorr or more, the peak intensity ratio is over 10% and almost saturated, and therefore, an Ni layer having stable characteristics can be obtained regardless of slight variations of the Ar gas pressure.
In the above, the lower limit of the Ar gas pressure is described and the upper limit of the Ar gas pressure is not particularly limited and may be determined by the limit of the sputtering unit.
Where a Ti layer, etc., as a barrier metal, is inserted between a Si substrate and an Ni layer, the upper limit of the Ar gas pressure is determined by the electric resistivity of the metal. FIG. 13 shows the electric resistivity of Ni and Ti layers in relation to the Ar gas pressure, in which Δ denotes the electric resistivity of the Ni layer and ∘ denotes that of the Ti layer. Here, if the electric resistivity of the barrier metal is over 120 μΩ·cm, the ohmic contact between Si and Ti becomes nonuniform and the density of the Ti is decreased, whereby Si and Ni interdiffuse through the Ti layer and the adhesive strength is lowered. Therefore, the electric resistivity should be 120 μΩ·cm or less. Considering the dispersion of the electric resistivity of ±15 mΩ·cm when the Ar gas pressure is 25 mTorr, the upper limit of the Ar gas pressure should be 25 mTorr.
The present invention can provide a low stress metal layer on a substrate of various materials with a good adhesion. Particularly, it is useful for forming a rear electrode on a substrate of a power in which doped regions etc. are formed on the top surface thereof. Such a power element may be a DMOS and IGBT, etc.
The unit for sputtering may be not only a parallel plane type but also a cylinder type, etc.

Claims (11)

We claim:
1. A nickel layer consistig of nickel and unavoidable impurities formed on a silicon substrate, in which a percent ratio of an X-ray diffraction peak intensity of Ni(200)/Ni(111) is not less than 10%.
2. A nickel layer according to claim 1, wherein a barrier metal layer is disposed between the nickel layer and the silicon substrate.
3. A nickel layer according to claim 2, wherein said barrier metal layer is Ti, V or Cr.
4. A nickel layer according to claim 3, wherein the nickel layer has a thickness of 200 to 1000 nm and the barrier metal layer has a thickness of 100 to 400 nm.
5. A nickel layer according to claim 3, wherein the nickel layer has a tensile stress of not more than 3×108 N/m2.
6. A power element comprising:
a silicon substrate having a top surface and a rear surface;
a doped region formed adjacent to the top surface of the substrate;
a first electrode formed on the top surface of the substrate and electrically connected to the doped region; and
a second electrode formed on the rear surface of the substrate, the second electrode including a nickel layer consisting of nickel and unavoidable impurities in which a percent ratio of an X-ray diffraction peak intensity of the Ni (200)/Ni (111) of the nickel layer is not less than 10%.
7. A power element according to claim 6, wherein a titanium layer is disposed between the nickel layer and the silicon substrate.
8. A power element according to claim 6, wherein the power element is a bipolar transistor.
9. A nickel layer consisting of nickel and unavoidable impurities formed on a silicon substrate with a barrier metal layer therebetween, said nickel layer formed by sputter at a temperature of the substrate of 100° to 250° C. and under an argon pressure of the 12 to 25 m Torr, wherein a percentage ratio of an X-ray diffraction peak intensity of Ni(200)/Ni(111) is not less than 10%.
10. A product according to claim 9 wherein the substrate is one of silicon and glass.
11. A nickel layer according to claim 9 wherein the barrier metal layer is Ti, V or Cr.
US08/650,437 1988-09-15 1996-05-20 Sputter-deposited nickel layer Expired - Fee Related US5876861A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/650,437 US5876861A (en) 1988-09-15 1996-05-20 Sputter-deposited nickel layer

Applications Claiming Priority (8)

Application Number Priority Date Filing Date Title
JP23165388 1988-09-15
JP63-231653 1988-09-15
JP1183502A JPH0784647B2 (en) 1988-09-15 1989-07-14 Nickel film and sputtering method for forming the same
JP1-183502 1989-07-14
US40623989A 1989-09-12 1989-09-12
US75426691A 1991-08-29 1991-08-29
US34468494A 1994-11-17 1994-11-17
US08/650,437 US5876861A (en) 1988-09-15 1996-05-20 Sputter-deposited nickel layer

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US34468494A Division 1988-09-15 1994-11-17

Publications (1)

Publication Number Publication Date
US5876861A true US5876861A (en) 1999-03-02

Family

ID=26501916

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/650,437 Expired - Fee Related US5876861A (en) 1988-09-15 1996-05-20 Sputter-deposited nickel layer

Country Status (4)

Country Link
US (1) US5876861A (en)
EP (1) EP0363673B1 (en)
JP (1) JPH0784647B2 (en)
DE (1) DE68908520T2 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6342114B1 (en) * 1999-03-31 2002-01-29 Praxair S.T. Technology, Inc. Nickel/vanadium sputtering target with ultra-low alpha emission
US6582399B1 (en) * 1998-04-27 2003-06-24 Computer Controlled Syringe Inc. Syringe with detachable syringe barrel
US20050158996A1 (en) * 2003-11-17 2005-07-21 Min-Joo Kim Nickel salicide processes and methods of fabricating semiconductor devices using the same
US6997985B1 (en) 1993-02-15 2006-02-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor, semiconductor device, and method for fabricating the same
FR2924232A1 (en) * 2007-11-22 2009-05-29 Saint Gobain SUBSTRATE EQUIPPED WITH A THERMAL PROPERTY STACK
US20110048954A1 (en) * 2009-09-03 2011-03-03 U.S. Government As Represented By The Secretary Of The Army Enhanced solderability using a substantially pure nickel layer deposited by physical vapor deposition
US9017493B2 (en) 2009-08-12 2015-04-28 Ulvac, Inc. Method of manufacturing a sputtering target and sputtering target
US10781104B2 (en) * 2014-12-22 2020-09-22 Shin-Etsu Chemical Co., Ltd. Composite substrate, method for forming nanocarbon film, and nanocarbon film

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07101736B2 (en) * 1990-06-28 1995-11-01 日本電装株式会社 Semiconductor device and manufacturing method thereof
DE69223868T2 (en) * 1991-07-17 1998-09-03 Denso Corp Method for producing electrodes of a semiconductor component
US5565838A (en) * 1992-05-28 1996-10-15 Avx Corporation Varistors with sputtered terminations
EP0572151A3 (en) * 1992-05-28 1995-01-18 Avx Corp Varistors with sputtered terminations and a method of applying sputtered teminations to varistors and the like.
JP2003059757A (en) * 2001-08-20 2003-02-28 Toyo Metallizing Co Ltd Metallic film transfer film for electronic component
JP3767585B2 (en) * 2003-07-11 2006-04-19 株式会社デンソー Semiconductor device
US20050045469A1 (en) * 2003-08-29 2005-03-03 Northrop Grumman Corporation Titanium foil metallization product and process
JP5620096B2 (en) * 2009-12-29 2014-11-05 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
WO2020049835A1 (en) * 2018-09-07 2020-03-12 住友重機械工業株式会社 Semiconductor manufacture method and semiconductor manufacture device

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3461054A (en) * 1966-03-24 1969-08-12 Bell Telephone Labor Inc Cathodic sputtering from a cathodically biased target electrode having an rf potential superimposed on the cathodic bias
US3516915A (en) * 1968-05-01 1970-06-23 Bell Telephone Labor Inc Sputtering technique
US3945903A (en) * 1974-08-28 1976-03-23 Shatterproof Glass Corporation Sputter-coating of glass sheets or other substrates
US3982908A (en) * 1975-11-20 1976-09-28 Rca Corporation Nickel-gold-cobalt contact for silicon devices
JPS56142633A (en) * 1980-04-08 1981-11-07 Mitsubishi Electric Corp Forming method for back electrode of semiconductor wafer
US4513905A (en) * 1983-07-29 1985-04-30 The Perkin-Elmer Corporation Integrated circuit metallization technique
US4588343A (en) * 1984-05-18 1986-05-13 Varian Associates, Inc. Workpiece lifting and holding apparatus
US4610932A (en) * 1984-12-06 1986-09-09 At&T Technologies, Inc. Electrical contacts
JPS63290268A (en) * 1987-05-20 1988-11-28 Fujitsu Ltd Method for growing thin film
US4816124A (en) * 1983-12-19 1989-03-28 Toyoda Gosei Company, Ltd. Metal-coated fibrous objects
EP0330122A1 (en) * 1988-02-24 1989-08-30 Siemens Aktiengesellschaft Method of manufacturing a field-effect-controllable bipolar transistor
US4994880A (en) * 1986-10-31 1991-02-19 Nippondenso Co., Ltd. Semiconductor device constituting bipolar transistor
US5361971A (en) * 1993-01-19 1994-11-08 Hughes Aircraft Company Intermediate-temperature diffusion welding
US5614291A (en) * 1990-06-28 1997-03-25 Nippondenso Co., Ltd. Semiconductor device and method of manufacturing the same

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5916322A (en) * 1983-06-27 1984-01-27 Toshiba Corp Manufacture of magnetic film

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3461054A (en) * 1966-03-24 1969-08-12 Bell Telephone Labor Inc Cathodic sputtering from a cathodically biased target electrode having an rf potential superimposed on the cathodic bias
US3516915A (en) * 1968-05-01 1970-06-23 Bell Telephone Labor Inc Sputtering technique
US3945903A (en) * 1974-08-28 1976-03-23 Shatterproof Glass Corporation Sputter-coating of glass sheets or other substrates
US3982908A (en) * 1975-11-20 1976-09-28 Rca Corporation Nickel-gold-cobalt contact for silicon devices
JPS56142633A (en) * 1980-04-08 1981-11-07 Mitsubishi Electric Corp Forming method for back electrode of semiconductor wafer
US4513905A (en) * 1983-07-29 1985-04-30 The Perkin-Elmer Corporation Integrated circuit metallization technique
US4816124A (en) * 1983-12-19 1989-03-28 Toyoda Gosei Company, Ltd. Metal-coated fibrous objects
US4588343A (en) * 1984-05-18 1986-05-13 Varian Associates, Inc. Workpiece lifting and holding apparatus
US4610932A (en) * 1984-12-06 1986-09-09 At&T Technologies, Inc. Electrical contacts
US4994880A (en) * 1986-10-31 1991-02-19 Nippondenso Co., Ltd. Semiconductor device constituting bipolar transistor
JPS63290268A (en) * 1987-05-20 1988-11-28 Fujitsu Ltd Method for growing thin film
EP0330122A1 (en) * 1988-02-24 1989-08-30 Siemens Aktiengesellschaft Method of manufacturing a field-effect-controllable bipolar transistor
US5614291A (en) * 1990-06-28 1997-03-25 Nippondenso Co., Ltd. Semiconductor device and method of manufacturing the same
US5361971A (en) * 1993-01-19 1994-11-08 Hughes Aircraft Company Intermediate-temperature diffusion welding

Non-Patent Citations (22)

* Cited by examiner, † Cited by third party
Title
B. Navinsek, 637 "Stainless-Steel, Nickel and Brass Protective Films Produced by Cathode Sputtering", Thin Solid Films, Nov. 1972, pp. 367-372.
B. Navinsek, 637 Stainless Steel, Nickel and Brass Protective Films Produced by Cathode Sputtering , Thin Solid Films, Nov. 1972, pp. 367 372. *
D. L. Packwood et al. "Contact Metallization for Producing Stable Bipolar Microwave Transistors", Journal of Vacuum Science and Technology, May/Jun. 1985, pp. 799-802.
D. L. Packwood et al. Contact Metallization for Producing Stable Bipolar Microwave Transistors , Journal of Vacuum Science and Technology, May/Jun. 1985, pp. 799 802. *
D.W. Hoffman et al, Journal Vacuum Science Technology, 20 (3) Mar. 1982, pp. 355 358. *
D.W. Hoffman et al, Journal Vacuum Science Technology, 20 (3) Mar. 1982, pp. 355-358.
D.W. Hoffman et al, Thin Solid Films, 45 (1977) pp. 367 396 (No Month). *
D.W. Hoffman et al, Thin Solid Films, 45 (1977) pp. 367-396 (No Month).
John A.Thornton et al, "Internal Stresses in Titanium, Nickel, Molybdenum and Tantalum Films Deposited by Cylindrical Magnetron Sputtering", Journal of Vacuum Science and Technology, Jan./Feb. 1977, pp. 164-168.
John A.Thornton et al, Internal Stresses in Titanium, Nickel, Molybdenum and Tantalum Films Deposited by Cylindrical Magnetron Sputtering , Journal of Vacuum Science and Technology, Jan./Feb. 1977, pp. 164 168. *
P.V. Plunkett et al, "Stresses in Sputter Deposited Nickel and Copper Oxide Thin Films", Thin Solid Film, Nov. 1979, pp. 121-128.
P.V. Plunkett et al, Stresses in Sputter Deposited Nickel and Copper Oxide Thin Films , Thin Solid Film, Nov. 1979, pp. 121 128. *
S. Shinzato et al, Proc. 7th ICVW, 1982, Tokyo, Japan, pp. 172 179 (No Month). *
S. Shinzato et al, Proc. 7th ICVW, 1982, Tokyo, Japan, pp. 172-179 (No Month).
T. Takeuchi et al, "Stress in Thin Tantalum Films Deposited Magnetron Sputtering" pp. 612-618 (Jul., 1987).
T. Takeuchi et al, Stress in Thin Tantalum Films Deposited Magnetron Sputtering pp. 612 618 (Jul., 1987). *
T. Yoneyama et al, "Thin Film Structure and Adhesion of Sputtered Thin Layers on Silicon", Thin Solid Films, 193/194(1990) pp. 1056-1064 (No Month).
T. Yoneyama et al, Thin Film Structure and Adhesion of Sputtered Thin Layers on Silicon , Thin Solid Films, 193/194(1990) pp. 1056 1064 (No Month). *
Thornton et al., "Internal Stresses in Ti, Ni, Mo, etc." J. Vac. Sci. Technol. vol. 14, Jan. 1977, pp. 164-168.
Thornton et al., Internal Stresses in Ti, Ni, Mo, etc. J. Vac. Sci. Technol. vol. 14, Jan. 1977, pp. 164 168. *
Y. K. Chao et al, "Porosity in Thin Ni/Au Metallization Layers", Journal of Vacuum Science and Technology, May/Jun. 1987, pp. 337-372.
Y. K. Chao et al, Porosity in Thin Ni/Au Metallization Layers , Journal of Vacuum Science and Technology, May/Jun. 1987, pp. 337 372. *

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6997985B1 (en) 1993-02-15 2006-02-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor, semiconductor device, and method for fabricating the same
US6582399B1 (en) * 1998-04-27 2003-06-24 Computer Controlled Syringe Inc. Syringe with detachable syringe barrel
US6342114B1 (en) * 1999-03-31 2002-01-29 Praxair S.T. Technology, Inc. Nickel/vanadium sputtering target with ultra-low alpha emission
US20050158996A1 (en) * 2003-11-17 2005-07-21 Min-Joo Kim Nickel salicide processes and methods of fabricating semiconductor devices using the same
FR2924232A1 (en) * 2007-11-22 2009-05-29 Saint Gobain SUBSTRATE EQUIPPED WITH A THERMAL PROPERTY STACK
WO2009071810A2 (en) * 2007-11-22 2009-06-11 Saint-Gobain Glass France Substrate provided with a multilayer stack having thermal properties
WO2009071810A3 (en) * 2007-11-22 2009-07-23 Saint Gobain Substrate provided with a multilayer stack having thermal properties
US9017493B2 (en) 2009-08-12 2015-04-28 Ulvac, Inc. Method of manufacturing a sputtering target and sputtering target
US20110048954A1 (en) * 2009-09-03 2011-03-03 U.S. Government As Represented By The Secretary Of The Army Enhanced solderability using a substantially pure nickel layer deposited by physical vapor deposition
US10781104B2 (en) * 2014-12-22 2020-09-22 Shin-Etsu Chemical Co., Ltd. Composite substrate, method for forming nanocarbon film, and nanocarbon film

Also Published As

Publication number Publication date
JPH0784647B2 (en) 1995-09-13
DE68908520T2 (en) 1994-02-24
EP0363673B1 (en) 1993-08-18
EP0363673A1 (en) 1990-04-18
DE68908520D1 (en) 1993-09-23
JPH02167890A (en) 1990-06-28

Similar Documents

Publication Publication Date Title
US5876861A (en) Sputter-deposited nickel layer
US5540820A (en) Thin film forming method
US6057237A (en) Tantalum-containing barrier layers for copper
US5439574A (en) Method for successive formation of thin films
JP2839579B2 (en) Semiconductor device and manufacturing method thereof
US5281854A (en) Integrated circuit aluminum contact structure to silicon device regions
WO1995016797A1 (en) Molybdenum-tungsten material for wiring, molybdenum-tungsten target for wiring, process for producing the same, and molybdenum-tungsten wiring thin film
US6458255B2 (en) Ultra-low resistivity tantalum films and methods for their deposition
EP1331668A1 (en) Capacitor element and production method therefor
US6315872B1 (en) Coil for sputter deposition
US4166279A (en) Electromigration resistance in gold thin film conductors
KR20000011878A (en) Enhanced cvd copper adhesion by two-step deposition process
JP3033331B2 (en) Manufacturing method of thin film wiring
JP2714606B2 (en) Wiring layer and its manufacturing method
US4726983A (en) Homogeneous fine grained metal film on substrate and manufacturing method thereof
JP2894279B2 (en) Metal thin film forming method
US4923526A (en) Homogeneous fine grained metal film on substrate and manufacturing method thereof
US6255215B1 (en) Semiconductor device having silicide layers formed using a collimated metal layer
JPH0193149A (en) Semiconductor device
JPH06158299A (en) Method and device for forming thin film and integrated circuit device
US3667005A (en) Ohmic contacts for semiconductors devices
JP3127494B2 (en) Method for forming electrode of semiconductor device
JPH02165632A (en) Manufacture of semiconductor device
JPS62235454A (en) N-containing al alloy for semiconductor wiring material
KR100197127B1 (en) Metal wiring formation method of semiconductor device

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

CC Certificate of correction
CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20110302