US5075638A - Standby system for a frequency synthesizer - Google Patents
Standby system for a frequency synthesizer Download PDFInfo
- Publication number
- US5075638A US5075638A US07/633,867 US63386790A US5075638A US 5075638 A US5075638 A US 5075638A US 63386790 A US63386790 A US 63386790A US 5075638 A US5075638 A US 5075638A
- Authority
- US
- United States
- Prior art keywords
- output
- signal
- input
- counter
- standby
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 claims description 23
- 230000003068 static effect Effects 0.000 claims description 9
- 230000002401 inhibitory effect Effects 0.000 claims description 7
- 239000013643 reference control Substances 0.000 claims description 4
- 230000003213 activating effect Effects 0.000 claims 1
- 238000011084 recovery Methods 0.000 abstract description 5
- 230000001360 synchronised effect Effects 0.000 abstract 1
- 238000010586 diagram Methods 0.000 description 9
- 238000004891 communication Methods 0.000 description 5
- 230000004075 alteration Effects 0.000 description 2
- 230000001934 delay Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000000717 retained effect Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000010267 cellular communication Effects 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000007420 reactivation Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000003786 synthesis reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/197—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
- H03L7/199—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division with reset of the frequency divider or the counter, e.g. for assuring initial synchronisation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/0802—Details of the phase-locked loop the loop being adapted for reducing power consumption
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L2207/00—Indexing scheme relating to automatic control of frequency or phase and to synchronisation
- H03L2207/18—Temporarily disabling, deactivating or stopping the frequency counter or divider
Definitions
- the present invention relates, in general, to frequency synthesizers and, more particularly, to a standby system for a frequency synthesizer.
- PLLs phase locked loops
- Radio Frequency (RF) synthesizers are commonly utilized substitutes for crystal controlled transmitter/receiver oscillators.
- a combination of a master oscillator signal with a secondary signal in a suitable phase detector can provide the choice of a number of controlled frequencies. If a variable frequency oscillator is used with a digital frequency synthesis technique, a virtually unlimited number of stable discrete frequencies directly related to the frequency of the master oscillator are available.
- a synthesizer generally makes use of a phase-locked loop (PLL) which also includes a voltage controlled oscillator (VCO), a reference oscillator, a loop filter, and a phase detector.
- PLL phase-locked loop
- VCO voltage controlled oscillator
- the synthesizer will also include one or more programmable or switchable multipliers or dividers so the loop can be locked to various multiples of the reference source frequency or one of its subharmonics.
- a common use for these synthesizers is in the area of communication equipment, such as RF modems and radio communication devices. This area also involves the increasing use of portable or mobile battery powered radio communication equipment, such as cellular type radio-telephone equipment.
- some units have been designed with the capability to disconnect the synthesizer, or portions thereof, from the power supply while in standby. This disconnect may be done on a duty cycle basis, requiring the synthesizer to perform many cycles of active/inactive (standby) operation during the equipment's standby mode.
- the VCO signal must restabilize before it is usable. During reactivation the PLL signal to the VCO can actually cause the VCO signal to drift away from the desired frequency before restabilizing.
- the present invention consists of a frequency synthesizer having a reference counter, a divide by N counter, an A counter, a phase/frequency detector, standby sequence logic, and user addressable registers.
- control logic is included to control a prescaler in the feedback loop and an additional phase/frequency detector and lock detector may also be provided.
- the outputs of the reference oscillator, R counter, N counter, phase/frequency detectors, and lock detector are controllable by the C and a portion of the R registers.
- the A, N, and R counters are inhibited from receiving clock signals; the outputs of the phase detectors are set to provide a no error signal state; and a capacitive load is provided at the reference and feedback inputs.
- data is retained in A, C, and R registers.
- the reference and feedback signals are reestablished to their respective counters and the counters are activated. Output from the reference counter is inhibited from reaching the phase detector until an output signal is received from the N counter. At this time, the R counter is loaded from the R register putting the counters in sync. The phase/frequency and lock detector are also initialized at this time.
- FIG. 1 is a general block diagram of a phase locked loop frequency synthesizer
- FIG. 2 is a general block diagram of a prior art synthesizer of a phase locked loop frequency synthesizer
- FIG. 3 is a general block diagram of a synthesizer of a phase locked loop frequency synthesizer embodying the present invention
- FIG. 4 is a block diagram of a first embodiment of a synthesizer embodying the present invention.
- FIG. 5 is a detailed block diagram of the synthesizer of FIG. 4.
- PLL synthesizer 10 consists of a variable modulus prescaler 11 which divides the output frequency of a voltage controlled oscillator 12 to a predetermined frequency.
- a variable modulus synthesizer 13 is provided for dividing an output frequency of a reference oscillator 14 and a variable modulus prescaler 11; and comparing the divided reference output to the divided prescaler output in a phase comparator.
- the output of synthesizer 13 is then filtered in loop filter 15 and transmitted to VCO 12 to control the frequency/phase thereof.
- Synthesizer 20 consists of an N (feedback) counter 21 which receives the feedback signal from the VCO, generally through a prescaler.
- Synthesizer 20 also consists of an R (reference) counter 22 which receives a reference signal. The outputs of the R and N counters, are transmitted to a phase detector 23 where they are compared. If the signals are out of phase, a corrective output signal is transmitted from phase detector 23 to the VCO.
- synthesizer 30 In addition to having an N (feedback) counter 31, an R (reference) counter 32, and a phase detector 33, synthesizer 30 also comprises a control logic circuit 34.
- logic control 34 is coupled to counters 31 and 32 to pass the data used to preset the counters and to synchronize the counters when terminating standby.
- Logic 34 is also coupled to phase detector 33 to control its output functions and its input signals when terminating standby.
- control logic 34 When in a standby mode, control logic 34 will inhibit the clock inputs to counters 31 and 32; shut down one or both of their input buffer amplifiers; and shut down phase detector 33 thereby conserving battery power.
- a reference signal is provided to R counter 32 which is comprised of an R counter 44 and a R register 45.
- the R register 45 is used to retain the preset data input to synthesizer 30 through a control logic circuit 46.
- Control logic 46 also provides preset data to N counter 31.
- N counter 31 consists of an A counter 42, an N counter 43, and an A register 41 for storing the preset data from logic 46.
- Control logic 34 also contains a C register 47.
- C register 47 is provided with data to control several functions of synthesizer 30 including the standby mode. This will be discussed in more detail below.
- the C register provides a control output to a standby sequence logic 48.
- the standby sequence logic provides reference (f r ) and feedback (f v ) signals and a control output to phase detector 33 and also provides a standby signal to other system functions.
- phase detector 33 When the standby bit of C register 47 is set, the operation of phase detector 33 is inhibited. In addition, the standby signal acts to inhibit the Ref and f in signals to their respective counters.
- a reference buffer 51 has been added to receive the REF in signal from an oscillator.
- Buffer 51 has a control input from standby sequence logic 48 and a control input form a reference control 52.
- the reference signal from buffer 51 may be provided to both R counter 44 and reference control 52.
- Reference control 52 operates to provide reference output signal (REF out ). This signal may be adjusted according to a control signal from R register 45.
- the f in input from the prescaler is provided to an input amplifier 53 before being passed to counters 42 and 43.
- the amplified f in signal is also passed to standby logic 48 to be used in the process of terminating standby.
- Amp 53 also has a control input from standby sequence logic 48.
- Outputs from counters 42 and 43 are provided to a modulus control logic circuit 54 which has an output used to control the prescaler counter.
- Modulus control logic 54 also has a control input provided by standby sequence logic 48.
- Synthesizer 30 of FIG. 5 also contains a pair of phase detectors, phase detector A (33) and phase detector B (33').
- Phase detector A (33) receives inputs f r and f v from counters 43 and 44 via standby sequence logic 48 and a control input directly from logic 48.
- the f r and f v inputs are compared in detector 33 and a PD out phase correction signal is provided.
- Detector 33 also provides an output to detector 33' which also receives a control signal from logic 48.
- the outputs of detector 33' are phase and frequency signals ( ⁇ R and ⁇ V) derived from f r and f v .
- Synthesizer 30 also contains a lock detector 55 which receives an input from detector 33 and standby sequence logic 48.
- Lock detector 55 provides an LD signal which indicates when the f r and f v signals are in phase, locked.
- the C register (47) is the configuration register and may contain various bits for general control as well as bits related to the present invention.
- the bits relative to the present invention are designated C4 and C5.
- the configuration register is defined as follows:
- LDE enables/disables the lock detector when not in standby; and forces the LD output to a static high or a static low level when in standby;
- STBY places the synthesizer in standby mode or terminates standby mode.
- a pull down termination resistor 60 having a first terminal connected to a signal line conducting signal f in , and a second terminal connected to a negative power supply voltage terminal designated "V SS ".
- the reference circuit In the first two options the reference circuit is placed in the oscillator mode, whereas in the last six options, the reference circuit is in the reference mode where the reference signal is passed back to the outside after being modified as set out above. These designations will hold regardless of whether synthesizer 30 is in standby mode or not. However, if REF out is set to a static state and synthesizer 30 is in standby mode, then the bias establishing means to buffer 51 is disconnected and buffer 51 gates off. This is determined at buffer 51 through an input from control 52 indicative of the R register input to control 52. This results in a capacitive load being presented at the REF in input. In addition, standby always gates the output of 51 from reaching R counter 44 regardless of the bit values of R13, R14, and R15.
- the recovery sequence is accomplished in two steps following the receipt at register C of a terminate standby signal.
- the f in bias establishing means and pull down termination are reconnected; amp 53 is gated on; and the Rx current is enabled.
- the output of buffer 51 is enabled to R counter 44 and, if buffer 51 has been inhibited, it is also enabled.
- the clock inputs to counters 42, 43, and 44 are enabled and the counters begin counting.
- any f r ' and f v ' signals are inhibited from toggling phase detectors 33 and 33' or lock detect 55 by standby sequence logic 48.
- the system awaits the first f v ' pulse to arrive from counter 43, indicating that counter 43 has completed a cycle.
- counter 44 is "jam" loaded with the preset stored in register 45 and the phase and lock detectors (33, 33', and 55) are initialized.
- the jam load synchronizes counters 42, 43, and 44 and creates outputs f r and f v to detector 33 that are in phase and represent the locked VCO condition (no error signal) that existed just prior to going into standby.
- the detectors are activated, but their outputs are still inhibited.
- the outputs are enabled upon the receipt, at standby sequence logic 48, of the first amplified f in signal following the first f v ' signal. This places the detectors in a state such that the next detector output signal is a true representation of any phase difference between the two input signals f r and f v .
- detector 33 were permitted to start operation without being initialized, the result could be a reversed interpretation of the lead/lag phase relation between f r and f v and the creation of erroneous polarity error signals when first exiting from standby, thus extending the time to acquire lock.
- the f v ' signal is used to commence phase two of the recovery from standby since the counting of the variable modulus prescaler is not controlled by the standby operation of the synthesizer.
- normal operation of the synthesizer is such that an f v ' signal is only generated at the completion of a prescaler count sequence (but not at the completion of every prescaler count sequence).
- f v ' represents a known position of the variable modulus prescaler.
- f v ' via standby sequence logic 48 and modulus control logic 54, is used to generate a modulus control signal to the prescaler to cause the prescaler to start a new, known, sequence of divide values. This new divide sequence is determined by the data preset into counters 42 and 43.
- a synthesizer has been shown which provides a device and method of standby which saves battery power and avoids delays in reestablishing a signal lock. Additionally, it has been shown that this is accomplished even when a variable modulus prescaler (outside direct control of the standby signal) is employed. Further, it has been shown that, when in standby mode, the standby method provides for control of output lock detect, modulus control, and reference signals; provides capacitive loads for the master reference frequency and prescaler input signals; and that the standby means is accomplished without requiring additional interface connections or power supply line switching to the synthesizer.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
______________________________________ C7 C6 C5 C4 C3 C2 C1 C0 ______________________________________ -- -- LDE STBY -- -- -- -- ______________________________________
______________________________________ R15 R14 R13 Reference Circuit ______________________________________ LOW LOW LOW XTAL Mode-shut down, OSC.sub.out = static st. LOW LOW HIGH XTAL Mode-active LOW HIGH LOW REF Mode, REF.sub.out = static state LOW HIGH HIGH REF Mode, REF.sub.out = REFin HIGH LOW LOW REF Mode, REF.sub.out = REFin/2 HIGH LOW HIGH REF Mode, REF.sub.out = REFin/4 HIGH HIGH LOW REF Mode, REF.sub.out = REFin/8 HIGH HIGH HIGH REF Mode, REF.sub.out = REFin/16 ______________________________________
Claims (16)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/633,867 US5075638A (en) | 1990-12-26 | 1990-12-26 | Standby system for a frequency synthesizer |
EP91121780A EP0492433B1 (en) | 1990-12-26 | 1991-12-19 | Method for placing a frequency synthesizer into standby mode and apparatus therefor |
DE69131003T DE69131003T2 (en) | 1990-12-26 | 1991-12-19 | Method and device for switching a frequency synthesizer into a waiting state |
JP3356631A JP2841989B2 (en) | 1990-12-26 | 1991-12-25 | Method and apparatus for placing frequency synthesizer in standby mode |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/633,867 US5075638A (en) | 1990-12-26 | 1990-12-26 | Standby system for a frequency synthesizer |
Publications (1)
Publication Number | Publication Date |
---|---|
US5075638A true US5075638A (en) | 1991-12-24 |
Family
ID=24541446
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/633,867 Expired - Lifetime US5075638A (en) | 1990-12-26 | 1990-12-26 | Standby system for a frequency synthesizer |
Country Status (4)
Country | Link |
---|---|
US (1) | US5075638A (en) |
EP (1) | EP0492433B1 (en) |
JP (1) | JP2841989B2 (en) |
DE (1) | DE69131003T2 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5842029A (en) * | 1991-10-17 | 1998-11-24 | Intel Corporation | Method and apparatus for powering down an integrated circuit transparently and its phase locked loop |
US5918043A (en) * | 1992-11-03 | 1999-06-29 | Intel Corporation | Method and apparatus for asynchronously stopping the clock in a processor |
US6097933A (en) * | 1997-12-04 | 2000-08-01 | Glenayre Electronics, Inc. | Method and apparatus for conserving power in a pager |
US7027796B1 (en) * | 2001-06-22 | 2006-04-11 | Rfmd Wpan, Inc. | Method and apparatus for automatic fast locking power conserving synthesizer |
GB2424300A (en) * | 2005-03-18 | 2006-09-20 | Lear Corp | Establishing communication using stored protocol configuration parameter |
WO2008006818A3 (en) * | 2006-07-13 | 2008-06-12 | Siemens Ag | Radar system |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100303703B1 (en) * | 1993-03-10 | 2001-11-22 | 클라크 3세 존 엠. | Data Comparator with Self-Adjusting Limits |
US5339278A (en) * | 1993-04-12 | 1994-08-16 | Motorola, Inc. | Method and apparatus for standby recovery in a phase locked loop |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4030045A (en) * | 1976-07-06 | 1977-06-14 | International Telephone And Telegraph Corporation | Digital double differential phase-locked loop |
US4951005A (en) * | 1989-12-27 | 1990-08-21 | Motorola, Inc. | Phase locked loop with reduced frequency/phase lock time |
US4968950A (en) * | 1989-12-18 | 1990-11-06 | Motorola, Inc. | PLL frequency synthesizer output control circuit |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS641330A (en) * | 1987-06-24 | 1989-01-05 | Matsushita Electric Ind Co Ltd | Frequency synthesizer |
GB2207309B (en) * | 1987-07-11 | 1992-05-13 | Plessey Co Plc | Frequency synthesiser with provision for standby mode |
US5008629A (en) * | 1988-06-20 | 1991-04-16 | Matsushita Electric Industrial Co., Ltd. | Frequency synthesizer |
JP2795323B2 (en) * | 1989-06-14 | 1998-09-10 | 富士通株式会社 | Phase difference detection circuit |
-
1990
- 1990-12-26 US US07/633,867 patent/US5075638A/en not_active Expired - Lifetime
-
1991
- 1991-12-19 EP EP91121780A patent/EP0492433B1/en not_active Expired - Lifetime
- 1991-12-19 DE DE69131003T patent/DE69131003T2/en not_active Expired - Fee Related
- 1991-12-25 JP JP3356631A patent/JP2841989B2/en not_active Expired - Fee Related
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4030045A (en) * | 1976-07-06 | 1977-06-14 | International Telephone And Telegraph Corporation | Digital double differential phase-locked loop |
US4968950A (en) * | 1989-12-18 | 1990-11-06 | Motorola, Inc. | PLL frequency synthesizer output control circuit |
US4951005A (en) * | 1989-12-27 | 1990-08-21 | Motorola, Inc. | Phase locked loop with reduced frequency/phase lock time |
Non-Patent Citations (1)
Title |
---|
Seimens Data Sheet TBB 200 PLL Frequency Synthesizer. * |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5842029A (en) * | 1991-10-17 | 1998-11-24 | Intel Corporation | Method and apparatus for powering down an integrated circuit transparently and its phase locked loop |
US5918043A (en) * | 1992-11-03 | 1999-06-29 | Intel Corporation | Method and apparatus for asynchronously stopping the clock in a processor |
US6097933A (en) * | 1997-12-04 | 2000-08-01 | Glenayre Electronics, Inc. | Method and apparatus for conserving power in a pager |
US7027796B1 (en) * | 2001-06-22 | 2006-04-11 | Rfmd Wpan, Inc. | Method and apparatus for automatic fast locking power conserving synthesizer |
GB2424300A (en) * | 2005-03-18 | 2006-09-20 | Lear Corp | Establishing communication using stored protocol configuration parameter |
US20060211400A1 (en) * | 2005-03-18 | 2006-09-21 | Lear Corporation | System and method for vehicle module wake up in response to communication activity |
GB2424300B (en) * | 2005-03-18 | 2007-07-25 | Lear Corp | System and method for vehicle module wake up in response to communication activity |
US7289830B2 (en) | 2005-03-18 | 2007-10-30 | Lear Corporation | System and method for vehicle module wake up in response to communication activity |
WO2008006818A3 (en) * | 2006-07-13 | 2008-06-12 | Siemens Ag | Radar system |
US20090309785A1 (en) * | 2006-07-13 | 2009-12-17 | Siemens Aktiengesellschaft | Radar arrangement |
US7990313B2 (en) | 2006-07-13 | 2011-08-02 | Siemens Aktiengesellschaft | Radar arrangement |
Also Published As
Publication number | Publication date |
---|---|
EP0492433A3 (en) | 1993-05-05 |
EP0492433A2 (en) | 1992-07-01 |
DE69131003D1 (en) | 1999-04-22 |
DE69131003T2 (en) | 1999-10-07 |
JP2841989B2 (en) | 1998-12-24 |
JPH04343525A (en) | 1992-11-30 |
EP0492433B1 (en) | 1999-03-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3253630B2 (en) | Phase locked loop for phase locked loop | |
US5521947A (en) | Phase detection reset in phase locked loops used for direct VCO modulation | |
US6879188B2 (en) | Semiconductor integrated circuit device | |
US5128632A (en) | Adaptive lock time controller for a frequency synthesizer and method therefor | |
US4521918A (en) | Battery saving frequency synthesizer arrangement | |
US5424689A (en) | Filtering device for use in a phase locked loop controller | |
EP0272938B1 (en) | Frequency synthesizer | |
WO1998020620A1 (en) | Method and apparatus for reducing standby current in communications equipment | |
US7027796B1 (en) | Method and apparatus for automatic fast locking power conserving synthesizer | |
US5075638A (en) | Standby system for a frequency synthesizer | |
JP3253631B2 (en) | Error suppression circuit for phase locked loop and method therefor | |
JPH011330A (en) | frequency synthesizer | |
JPH10308667A (en) | Pll frequency synthesizer | |
MXPA99000767A (en) | Single counter dual modulus frequency division apparatus. | |
US6853224B2 (en) | Method and device for improving efficiency of frequency synthesizer | |
US7103132B1 (en) | Phase comparator and method of controlling power saving operation of the same, and semiconductor integrated circuit | |
EP0206247A2 (en) | PLL frequency synthesizer | |
EP0299674A2 (en) | Improvements in or relating to frequency synthesisers | |
US6304147B1 (en) | Method and circuit for reduced power consumption in a charge pump circuit | |
JP2001069003A (en) | Pll control circuit and its control method | |
JPH05122064A (en) | Pll frequency synthesizer circuit | |
JP2829366B2 (en) | Phase-locked oscillation circuit | |
JPH0774671A (en) | Oscillation circuit and pll ic for transmitter-receiver | |
JPH02193416A (en) | Control system for local oscillation circuit of receiver | |
US6961399B2 (en) | Phase locked loop including control circuit for reducing lock-time |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MOTOROLA, INC., SCHAUMBURG, IL A CORP. OF DE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:BABIN, DAVID C.;HATCHETT, JOHN D.;REEL/FRAME:005560/0073;SIGNING DATES FROM 19901214 TO 19901219 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 Owner name: FREESCALE SEMICONDUCTOR, INC.,TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC.;REEL/FRAME:015698/0657 Effective date: 20040404 |
|
AS | Assignment |
Owner name: CITIBANK, N.A. AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 Owner name: CITIBANK, N.A. AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:FREESCALE SEMICONDUCTOR, INC.;FREESCALE ACQUISITION CORPORATION;FREESCALE ACQUISITION HOLDINGS CORP.;AND OTHERS;REEL/FRAME:018855/0129 Effective date: 20061201 |
|
AS | Assignment |
Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001 Effective date: 20100413 |
|
AS | Assignment |
Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0225 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553 Effective date: 20151207 Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143 Effective date: 20151207 |