US20190157427A1 - Vertical FET with Sharp Junctions - Google Patents
Vertical FET with Sharp Junctions Download PDFInfo
- Publication number
- US20190157427A1 US20190157427A1 US16/259,412 US201916259412A US2019157427A1 US 20190157427 A1 US20190157427 A1 US 20190157427A1 US 201916259412 A US201916259412 A US 201916259412A US 2019157427 A1 US2019157427 A1 US 2019157427A1
- Authority
- US
- United States
- Prior art keywords
- fins
- source
- vfet device
- vfet
- recesses
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims abstract description 78
- 125000006850 spacer group Chemical group 0.000 claims abstract description 77
- 239000000463 material Substances 0.000 claims abstract description 58
- 239000002019 doping agent Substances 0.000 claims abstract description 43
- 239000000758 substrate Substances 0.000 claims abstract description 26
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 18
- 239000004020 conductor Substances 0.000 claims description 15
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 claims description 13
- 229910052751 metal Inorganic materials 0.000 claims description 10
- 239000002184 metal Substances 0.000 claims description 10
- 229910052710 silicon Inorganic materials 0.000 claims description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 6
- 230000005669 field effect Effects 0.000 claims description 6
- 239000010703 silicon Substances 0.000 claims description 6
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 claims description 5
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 5
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 5
- 229910052796 boron Inorganic materials 0.000 claims description 5
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 claims description 5
- OQPDWFJSZHWILH-UHFFFAOYSA-N [Al].[Al].[Al].[Ti] Chemical compound [Al].[Al].[Al].[Ti] OQPDWFJSZHWILH-UHFFFAOYSA-N 0.000 claims description 4
- 229910045601 alloy Inorganic materials 0.000 claims description 4
- 239000000956 alloy Substances 0.000 claims description 4
- RVSGESPTHDDNTH-UHFFFAOYSA-N alumane;tantalum Chemical compound [AlH3].[Ta] RVSGESPTHDDNTH-UHFFFAOYSA-N 0.000 claims description 4
- UQZIWOQVLUASCR-UHFFFAOYSA-N alumane;titanium Chemical compound [AlH3].[Ti] UQZIWOQVLUASCR-UHFFFAOYSA-N 0.000 claims description 4
- 229910052698 phosphorus Inorganic materials 0.000 claims description 4
- 229910021324 titanium aluminide Inorganic materials 0.000 claims description 4
- 229910000951 Aluminide Inorganic materials 0.000 claims description 2
- 229910052782 aluminium Inorganic materials 0.000 claims description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 2
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 claims description 2
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum(3+);oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 claims description 2
- 229910052715 tantalum Inorganic materials 0.000 claims description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 2
- 229910052814 silicon oxide Inorganic materials 0.000 claims 2
- 238000000034 method Methods 0.000 abstract description 39
- 238000000059 patterning Methods 0.000 abstract description 10
- 230000015572 biosynthetic process Effects 0.000 abstract description 6
- 238000000137 annealing Methods 0.000 abstract description 4
- 238000010586 diagram Methods 0.000 description 23
- 238000009792 diffusion process Methods 0.000 description 15
- 229910052581 Si3N4 Inorganic materials 0.000 description 10
- 239000000377 silicon dioxide Substances 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- 150000004767 nitrides Chemical class 0.000 description 7
- 229910052785 arsenic Inorganic materials 0.000 description 5
- 150000002739 metals Chemical class 0.000 description 5
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 4
- 239000004065 semiconductor Substances 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 238000011065 in-situ storage Methods 0.000 description 3
- 239000012212 insulator Substances 0.000 description 3
- 238000005240 physical vapour deposition Methods 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- 229910003481 amorphous carbon Inorganic materials 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 229910021398 atomic carbon Inorganic materials 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 238000005137 deposition process Methods 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000000407 epitaxy Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/025—Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
-
- H01L29/66666—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
-
- H01L21/823412—
-
- H01L21/823418—
-
- H01L21/823885—
-
- H01L29/66553—
-
- H01L29/78696—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/63—Vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6757—Thin-film transistors [TFT] characterised by the structure of the channel, e.g. transverse or longitudinal shape or doping profile
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/018—Spacers formed inside holes at the prospective gate locations, e.g. holes left by removing dummy gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0128—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/016—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0195—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/22—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
- H01L21/225—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities using diffusion into or out of a solid from or into a solid phase, e.g. a doped oxide layer
- H01L21/2251—Diffusion into or out of group IV semiconductors
- H01L21/2254—Diffusion into or out of group IV semiconductors from or through or into an applied layer, e.g. photoresist, nitrides
- H01L21/2257—Diffusion into or out of group IV semiconductors from or through or into an applied layer, e.g. photoresist, nitrides the applied layer being silicon or silicide or SIPOS, e.g. polysilicon, porous silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6728—Vertical TFTs
Definitions
- the present invention relates to vertical field-effect transistor (VFET) devices, and more particularly, to VFET devices and techniques for formation thereof having well-defined, sharp source/drain-to-channel junctions.
- VFET vertical field-effect transistor
- VFETs vertical field effect transistors
- CMOS complementary metal oxide semiconductor
- VFETs vertical field effect transistors
- a typical VFET device includes a vertical fin that extends upward from the substrate.
- the fin forms the channel region of the transistor.
- a source region and a drain region are situated in electrical contact with the top and bottom ends of the channel region, while the gate is disposed on one or more of the fin sidewalls.
- One challenge for fabricating VFET is to achieve a sharp junction and low extension resistance at the interface between the source/drain and the channel.
- One approach to form the bottom source/drain in a VFET process flow is via ion implantation. However, implantation of dopant species tends to damage the vertical fin channel.
- thermally-driven diffusion Another approach to forming a VFET bottom source/drain is by thermally-driven diffusion. While thermally-driven diffusion of dopant species can avoid damaging the fin channel, the diffusion process can be difficult to control to achieve the desired sharp, well-defined junction.
- VFET vertical field-effect transistor
- a method of forming a VFET device includes: forming a silicon germanium (SiGe) layer on a substrate, wherein the SiGe layer as formed on the substrate is undoped; forming a silicon (Si) layer on the SiGe layer, wherein the Si layer as formed on the SiGe layer is undoped; patterning fins in the Si layer; forming sacrificial spacers along sidewalls of the fins; forming recesses in the SiGe layer between the fins; growing an epitaxial material in the recesses, wherein the epitaxial material grown in the recesses includes a source and drain dopant; annealing the epitaxial material to diffuse the source drain dopant into the SiGe layer under the fins forming bottom source and drains of the VFET device; and
- a VFET device in another aspect of the invention, includes: a substrate; a SiGe layer disposed on the substrate; fins disposed on the SiGe layer, wherein the fins include undoped Si; recesses in the SiGe layer between the fins; and an epitaxial material in the recesses that includes a source and drain dopant, wherein the SiGe layer under the fins also includes the source and drain dopant and forms bottom source and drains of the VFET device.
- FIG. 1 is a cross-sectional diagram illustrating the source/drain-to-channel junction in a vertical field-effect transistor (VFET) device architecture according to an embodiment of the present invention
- FIG. 2 is a diagram illustrating dopant concentration from the undoped fin channel to the doped bottom source/drain according to an embodiment of the present invention
- FIG. 3 is a diagram illustrating a starting structure for forming a VFET device that includes a substrate, an undoped SiGe layer having been formed on the substrate, and an undoped Si layer having been formed on the undoped SiGe layer according to an embodiment of the present invention
- FIG. 4 is a diagram illustrating a sidewall image transfer (SIT) process whereby at least one mandrel is formed on the undoped Si layer, and sidewall spacers are formed on opposite sides of the mandrels according to an embodiment of the present invention
- FIG. 5 is a diagram illustrating the mandrels having been removed selective to the sidewall spacers according to an embodiment of the present invention
- FIG. 6 is a diagram illustrating the sidewall spacers being used as fin hardmask to pattern the undoped Si layer into one or more individual fins according to an embodiment of the present invention
- FIG. 7 is a diagram illustrating sacrificial spacers having been formed on opposite sides of each of the fins along sidewalls of the fins according to an embodiment of the present invention
- FIG. 8 is a diagram illustrating recesses having been formed in the SiGe layer (and a portion of the substrate) in between the fins according to an embodiment of the present invention
- FIG. 9 is a diagram illustrating a heavily-doped source/drain epitaxial material having been grown in the recesses according to an embodiment of the present invention.
- FIG. 10 is a diagram illustrating an anneal having been used to diffuse a source/drain dopant from the source/drain epitaxial material into the SiGe layer under the fins according to an embodiment of the present invention
- FIG. 11 is a diagram illustrating the effective diffusivities of phosphorous (P) in both Si and SiGe as compared to other dopants such as arsenic (As) according to an embodiment of the present invention
- FIG. 12 is a diagram illustrating the sacrificial spacers having been removed according to an embodiment of the present invention.
- FIG. 13 is a diagram illustrating a bottom spacer having been formed on the bottom source/drain according to an embodiment of the present invention.
- FIG. 14 is a diagram illustrating a gate dielectric having been deposited onto the fins and the bottom spacers, followed by a gate conductor according to an embodiment of the present invention
- FIG. 15 is a diagram illustrating an organic planarizing layer (OPL) having been deposited onto the gate conductor over the fins according to an embodiment of the present invention
- FIG. 16 is a diagram illustrating the OPL having been recessed below the fin hardmasks and below the tops of the fins according to an embodiment of the present invention
- FIG. 17 is a diagram illustrating the gate dielectric and gate conductor having been recessed according to an embodiment of the present invention.
- FIG. 18 is a diagram illustrating a spacer material having been deposited onto the fin hardmasks and recessed OPL according to an embodiment of the present invention.
- FIG. 19 is a diagram illustrating the fin hardmasks and excess spacer material having been removed forming top spacers in between the tops of the fins according to an embodiment of the present invention.
- FIG. 20 is a diagram illustrating top source/drains having been formed on the tops of the fins according to an embodiment of the present invention.
- FIG. 21 is a diagram illustrating implementation of dopants of an opposite polarity to instead form a p-channel VFET device according to an embodiment of the present invention.
- FIG. 22 is a diagram illustrating the Y-vertical doping profile of the present device structure according to an embodiment of the present invention.
- the present VFET design has a silicon germanium (SiGe) bottom source drain (S/D) and an (undoped) silicon (Si) vertical fin channel disposed on the bottom source/drain.
- SiGe silicon germanium
- Si silicon germanium
- junction width is a diagram illustrating dopant concentration as one moves from the undoped fin channel to the doped bottom source/drain.
- the region of the plot between the minimum/undoped fin channel and maximum/doped bottom source/drain is the junction width.
- the junction width is made as small as possible which can be achieved by having a sharp interface between the doped source/drain and the undoped channel.
- diffusion of dopant species into the source/drain is difficult to control resulting in a larger junction width due to insufficient diffusion of the dopant species throughout the source/drain or the diffusion of the dopant species into the vertical channel.
- the present techniques involve forming the bottom source/drain at the beginning of the process (prior to forming the gate or top source/drain). Namely, following patterning of the fins that will serve as the vertical channels of the device, sacrificial spacers are then used to cover/protect the vertical fin channel while heavily doped epitaxial silicon (Si) is grown in recesses in the bottom source/drain between the fins. This doped epitaxial Si is used to dope the bottom source/drain through drive in diffusion. Due to a faster diffusion rate of dopants through the source/drain (as compared to the Si fin channel), sharp, well-defined junctions are produced.
- Si epitaxial silicon
- FIG. 3 the process begins with a substrate 302 , an undoped SiGe layer 304 being formed on the substrate 302 , and an undoped Si layer 306 being formed on the undoped SiGe layer 304 .
- the starting substrate 302 is a bulk semiconductor wafer, such as a bulk Si, bulk Ge and/or bulk SiGe wafer.
- the substrate 302 can be a semiconductor-on-insulator (SOI) wafer.
- SOI wafer includes a SOI layer separated from an underlying substrate by a buried insulator.
- the buried insulator is an oxide it is often referred to as a buried oxide or BOX.
- the SOI layer can include any suitable semiconductor, such as Si, Ge and/or SiGe.
- an epitaxial process is used to grow both the undoped SiGe layer 304 on the substrate 302 and the undoped Si layer 306 on the undoped SiGe layer 304 . Accordingly, growth of the (epitaxial) SiGe and Si layers will be templated off of the underlying substrate 302 .
- the undoped SiGe layer 304 is formed on the substrate 302 to a thickness of from about 3 nanometers (nm) to about 30 nm, and ranges therebetween
- the undoped Si layer 306 is formed on the undoped SiGe layer 304 to a thickness of from about 10 nm to about 50 nm, and ranges therebetween.
- the undoped Si layer 306 will be used to form the vertical fin channels, and the undoped SiGe layer 304 will be used to form the bottom source/drain. It is only after the bottom source/drain is formed that the gate and top source/drain will be formed.
- Undoped Si layer 306 is then patterned to form at least one vertical fin channel of the VFET device.
- Standard lithography and etching techniques can be implemented to directly pattern the fins from a patterned fin hardmask.
- Other patterning techniques are also contemplated herein.
- a sidewall image transfer (SIT) technique is shown illustrated in the figures.
- SIT involves using standard lithography and etching techniques to first pattern at least one mandrel 402 on the undoped Si layer.
- the mandrels 402 are a sacrificial structure used merely to place sidewall spacers for fin patterning.
- the mandrels 402 are formed from a material that can be selectively removed relative to the spacers such as amorphous silicon, poly-silicon, amorphous carbon, silicon germanium (SiGe), an organic planarization layer (OPL), silicon dioxide (SiO 2 ) and/or silicon nitride (SiN).
- sidewall spacers 404 are formed on opposite sides of the mandrels. See FIG. 4 .
- a suitable spacer material is blanket deposited onto and covering the mandrels and then patterned into individual spacers 404 .
- Suitable materials for spacers 404 include, but are not limited to, SiO 2 , SiN, silicon oxynitride (SiON), silicon carbide (SiC) and/or amorphous carbon.
- the mandrels 402 will be removed selective to the spacers 404 .
- the choice of mandrel and spacer material should be made to permit this selectivity.
- the spacers 404 can be formed from a nitride (SiN), or vice versa.
- an oxide- or nitride-selective etch can be used to remove one (oxide or nitride) relative to the other.
- the mandrels 402 are formed from an oxide material and the spacers 404 are formed from a nitride material.
- a nitride fin hardmask formed by the spacers 404 remains for fin patterning.
- the mandrels 402 have been selectively removed. What remains are individual fin hardmasks formed by the spacer 404 on the undoped Si layer 306 . It is notable that the SIT process described herein is a pitch doubling technique. Namely, there are now two spacers 404 /fin hardmask for each mandrel 402 originally patterned on the undoped Si layer 306 .
- the spacers 404 /fin hardmask are then used to pattern the undoped Si layer 306 into one or more individual fins 602 .
- the etch used to pattern the fins 602 is non-selective in the sense that it continues down through the undoped Si layer 306 and into a portion of the undoped SiGe layer 304 .
- the fins 602 include a portion of the undoped SiGe layer 304 (i.e., the fins 602 extend completely through the undoped Si layer 306 and part way through the undoped SiGe layer 304 ).
- the next task is to grow heavily doped epitaxial Si in between the fins 602 for source drain doping.
- sacrificial spacers 702 are first formed on opposite sides of each of the fins 602 along the sidewalls of the fins 602 . See FIG. 7 .
- Suitable materials for the sacrificial spacers 702 include but are not limited to nitride spacer materials such as SiN and/or silicon nitride carbide.
- the spacers 702 can be formed by blanket depositing the spacer material onto the fins 602 and then patterning the spacer material into the individual sacrificial spacers 702 .
- sacrificial it is meant that the spacers 702 will be removed later on in the process after the bottom source/drain has been formed.
- the bottom source/drain is next recessed between the fins.
- the fins 602 will form the channel regions of the VFET and the SiGe layer 304 beneath the fins (which will become doped later in the process) will used to form the bottom source/drain.
- an isotropic etching process such as a wet etch is used to form recesses 802 between the fins 602 .
- the fins 602 are protected by the sacrificial spacers 702 along their sidewalls and the spacers 404 /fin hardmask at their tops.
- the recess etch is limited to the source/drain in between the fins 602 .
- the recesses 802 extend through the undoped SiGe layer 304 and partway into the substrate 302 .
- a heavily doped source/drain epitaxial material will be grown in the recesses 802 for source/drain doping. This epitaxial growth will be templated off of the (now-exposed) substrate 302 within the recesses 802 .
- a source/drain epitaxial material 902 is grown in the recesses 802 .
- the epitaxial material 902 is heavily doped with an n-type or a p-type source/drain dopant, e.g., at a concentration of from about 4 ⁇ 10 20 atoms/cm 3 to about 2 ⁇ 10 21 atoms/cm 3 , and ranges therebetween.
- the epitaxial material 902 can be doped in-situ while being grown in the recesses 802 .
- dopant implantation techniques can be employed following growth of the epitaxial material 902 in the recesses 802 .
- the epitaxial material 902 in the recesses 802 is phosphorous (P)-doped epitaxial Si (Si:P). This will result in the formation of an n-channel VFET device by the present process.
- an epitaxial silicon doped with both carbon and phosphorous (Si:C(P)) is grown in the recesses 802 .
- the Si:C(P) preferably has an atomic carbon concentration of from about 0.2% to about 3% and ranges therebetween, such as an atomic carbon concentration of from about 0.5% to about 1.5% and ranges therebetween. It is to be understood that the total amount of carbon in a crystalline semiconductor layer may be higher than the substitutional amount. This too will result in the formation of an n-channel VFET device by the present process.
- embodiments are described below where a dopant of the opposite polarity is employed to form a p-channel VFET.
- a thermally-driven diffusion of the source/drain dopant (e.g., phosphorous) from the source/drain epitaxial material 902 is then used to form source/drain extensions 1002 by diffusing the source/drain dopant into the SiGe layer 304 under the fins 602 . See FIG. 10 .
- the thermal diffusion is performed by annealing the source/drain epitaxial material 902 at a temperature of from about 900° C. to about 1200° C. and ranges therebetween, for a duration of from about 1 minute to about 10 minutes and ranges therebetween.
- the faster diffusion rate of the source/drain dopant (e.g., phosphorous) in the source/drain SiGe layer 304 as compared to in the Si of the fins 602 is leveraged to establish a sharp junction under the fins 602 . See FIG. 10 .
- the diffusion rate of the source/drain dopant phosphorous in this example
- the dopant will diffuse rapidly throughout the source/drain with little to no diffusion into the fin. The result is a sharp interface between the (doped) source/drain and the (undoped) fin channel.
- FIG. 11 the effective diffusivities of arsenic (As) and phosphorous (P) in both Si and SiGe under equilibrium conditions is shown illustrated in FIG. 11 (see Eguchi et al. “Comparison of arsenic and phosphorus diffusion behavior in silicon-germanium alloys,” Applied Physics Letters, vol. 80, no. 10, pgs. 1743-1745 (March 2002), the contents of which are incorporated by reference as if fully set forth herein).
- circles are used to identify the plots corresponding to the diffusivity of arsenic (As) in both Si and SiGe and those corresponding to the diffusivity of phosphorous (P) in both Si and SiGe.
- the process to complete the VFET device involves forming gates alongside the fins 602 and source/drains on top of the fins 602 .
- the sacrificial spacers 702 are now removed. See FIG. 12 .
- the sacrificial spacers 702 can be formed from a suitable nitride spacer material, and as such a nitride-selective etch can be employed for their removal. Removal of the sacrificial spacers 702 exposes the sidewalls of the fins 602 .
- a bottom spacer 1302 is then formed on the bottom source/drain.
- Bottom spacer 1302 will offset the gate (formed as described below) from the bottom source/drain.
- a counterpart top spacer will too be formed that separates the gate from the top source/drain. See below.
- Suitable materials for the bottom spacer 1302 include, but are not limited to, oxide spacer materials such as SiO 2 and/or nitride spacer materials such as SiN.
- the bottom spacers 1302 are formed using a directional deposition process whereby the spacer material is deposited onto the bottom source/drain and fins 602 with a greater amount of the material being deposited on the horizontal surfaces, as compared to the vertical surfaces.
- a greater thickness of the spacer material will be deposited on top of the source/drain in between the fins 602 than along the sidewalls of the fins 602 .
- HDP high density plasma
- CVD chemical vapor deposition
- PVD physical vapor deposition
- oxide- or nitride-selective (depending on the spacer material) isotropic etch can be used to remove the (thinner) spacer material deposited onto the vertical surfaces.
- a gate dielectric 1402 is first deposited onto the fins 602 and bottom spacers 1302 , followed by a gate conductor 1404 . See FIG. 14 .
- both the gate dielectric 1402 and the gate conductor 1404 are conformal layers.
- the gate conductor can instead fully fill the space in between the fins. See, for example, U.S. Pat. No. 9,627,511 B1 issued to Cheng et al., entitled “Vertical Transistor Having Uniform Bottom Spacers,” the contents of which are incorporated by reference as if fully set forth herein.
- a metal gate is formed wherein the gate conductor 1404 is a metal or combination of metals and the gate dielectric 1402 is a high- ⁇ dielectric.
- the gate conductor 1404 is a workfunction setting metal.
- the particular workfunction metal employed can vary depending on whether an n-type or p-type transistor is desired.
- Suitable n-type workfunction setting metals include, but are not limited to, titanium nitride (TiN), tantalum nitride (TaN) and/or aluminum (Al)-containing alloys such as titanium aluminide (TiAl), titanium aluminum nitride (TiAlN), titanium aluminum carbide (TiAlC), tantalum aluminide (TaAl), tantalum aluminum nitride (TaAlN), and/or tantalum aluminum carbide (TaAlC).
- Suitable p-type workfunction setting metals include, but are not limited to, TiN, TaN, and tungsten (W).
- TiN and TaN are relatively thick (e.g., greater than about 2 nm) when used as p-type workfunction metals.
- very thin TiN or TaN layers e.g., less than about 2 nm may also be used beneath Al-containing alloys in n-type workfunction stacks to improve electrical properties such as gate leakage currents.
- gate leakage currents there is some overlap in the exemplary n- and p-type workfunction metals given above.
- Suitable high- ⁇ gate dielectrics include, but are not limited to, hafnium oxide (HfO 2 ) and/or lanthanum oxide (La 2 O 3 ).
- a dielectric such as an organic planarizing layer (OPL) 1502 is next deposited onto the gate conductor 1404 over the fins 602 .
- OPL organic planarizing layer
- the OPL 1502 surrounds and fully covers the fins 602 . See FIG. 15 . However, access to the tops of the fins 602 is needed in order to form the top source/drains. As such, as shown in FIG. 16 the OPL 1502 is then recessed to expose the tops of the fins 602 . Since the objective is to expose the tops of the fins 602 , it is notable that the OPL 1502 needs to be recessed below the spacers 404 /fin hardmask (which will subsequently be removed) and below the tops of the fins 602 (i.e., a top of the recessed OPL is now below the tops of the fins). See FIG. 16 .
- the gate dielectric 1402 and gate conductor 1404 are also recessed. See FIG. 17 . As shown in FIG. 17 , recessing the gate dielectric 1402 and gate conductor 1404 fully exposes the spacers 404 /fin hardmask at the tops of the fins 602 .
- a counterpart top spacer is needed to offset the gate from the top source/drain.
- a spacer material 1802 is next deposited onto the spacers 404 /fin hardmask and (recessed) OPL 1502 . See FIG. 18 .
- suitable spacer materials include, but are not limited to, oxide spacer materials such as SiO 2 and/or nitride spacer materials such as SiN.
- a directional deposition process such as HDP CVD or PVD
- a planarizing etch such as chemical-mechanical polishing (CMP) is then used to remove the spacers 404 /fin hardmask and with it excess spacer material 1802 .
- CMP chemical-mechanical polishing
- the result is top spacers 1902 being formed in between the (now exposed) tops of the fins 602 . See FIG. 19 .
- Selective epitaxial growth can then be used to form top source/drains 2002 on the tops of the fins 602 . See FIG. 20 .
- the top source/drains 2002 can be doped with an n-type dopant.
- the top source/drains 2002 can be formed from in-situ phosphorous-doped SiGe (SiGe:P). Any further processing, if needed, can be performed to complete the device such as forming contacts to the top source/drain and/or any subsequent metallization, etc.
- an n-type dopant e.g., phosphorous
- a dopant of the opposite polarity can instead be employed to form a p-channel VFET.
- the process for forming the p-channel VFET would be the same as that described above, except with a variation in the dopant employed for the source/drain, i.e., a p-type rather than n-type dopant.
- Suitable p-type dopants include, but are not limited to boron (B).
- the epitaxial material 902 grown in the recesses 802 can instead be boron (B)-doped SiGe (SiGe:B).
- the top source/drains 2002 can be formed from in-situ boron (B)-doped SiGe (SiGe:B). This will result in the formation of a p-channel VFET device by the present process.
- the present techniques result in well-defined, sharp junctions between the bottom source/drain and the vertical fin channel. See, for example, FIG. 22 , which illustrates the Y-vertical doping profile of the device structure shown in FIG. 10 .
- the phosphorous (P) diffuses in the fin bottom (substrate and SiGe) from the doped Si:P epitaxy in the recesses.
- the junction has a doping gradient of less than 5 nanometers (nm) per decade, meaning that the doping concentration drops 1 order of magnitude within a 5 nm range.
Landscapes
- Physics & Mathematics (AREA)
- High Energy & Nuclear Physics (AREA)
- Engineering & Computer Science (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- This application is a divisional of U.S. application Ser. No. 15/713,975 filed on Sep. 25, 2017, the contents of which are incorporated by reference herein.
- The present invention relates to vertical field-effect transistor (VFET) devices, and more particularly, to VFET devices and techniques for formation thereof having well-defined, sharp source/drain-to-channel junctions.
- As opposed to planar complementary metal oxide semiconductor (CMOS) devices, vertical field effect transistors (VFETs) are oriented with a vertical fin channel disposed on a bottom source/drain and a top source/drain disposed on the fin channel. VFETs are being explored as a viable device option for continued CMOS scaling beyond the 7 nanometer (nm) technology node.
- A typical VFET device includes a vertical fin that extends upward from the substrate. The fin forms the channel region of the transistor. A source region and a drain region are situated in electrical contact with the top and bottom ends of the channel region, while the gate is disposed on one or more of the fin sidewalls. One challenge for fabricating VFET is to achieve a sharp junction and low extension resistance at the interface between the source/drain and the channel. One approach to form the bottom source/drain in a VFET process flow is via ion implantation. However, implantation of dopant species tends to damage the vertical fin channel.
- Another approach to forming a VFET bottom source/drain is by thermally-driven diffusion. While thermally-driven diffusion of dopant species can avoid damaging the fin channel, the diffusion process can be difficult to control to achieve the desired sharp, well-defined junction.
- Therefore, techniques are needed for forming a VFET device with sharp, well-defined junctions.
- The present invention provides vertical field-effect transistor (VFET) devices and techniques for formation thereof having well-defined, sharp source/drain-to-channel junctions. In one aspect of the invention, a method of forming a VFET device is provided. The method includes: forming a silicon germanium (SiGe) layer on a substrate, wherein the SiGe layer as formed on the substrate is undoped; forming a silicon (Si) layer on the SiGe layer, wherein the Si layer as formed on the SiGe layer is undoped; patterning fins in the Si layer; forming sacrificial spacers along sidewalls of the fins; forming recesses in the SiGe layer between the fins; growing an epitaxial material in the recesses, wherein the epitaxial material grown in the recesses includes a source and drain dopant; annealing the epitaxial material to diffuse the source drain dopant into the SiGe layer under the fins forming bottom source and drains of the VFET device; and removing the sacrificial spacers.
- In another aspect of the invention, a VFET device is provided. The VFET device includes: a substrate; a SiGe layer disposed on the substrate; fins disposed on the SiGe layer, wherein the fins include undoped Si; recesses in the SiGe layer between the fins; and an epitaxial material in the recesses that includes a source and drain dopant, wherein the SiGe layer under the fins also includes the source and drain dopant and forms bottom source and drains of the VFET device.
- A more complete understanding of the present invention, as well as further features and advantages of the present invention, will be obtained by reference to the following detailed description and drawings.
-
FIG. 1 is a cross-sectional diagram illustrating the source/drain-to-channel junction in a vertical field-effect transistor (VFET) device architecture according to an embodiment of the present invention; -
FIG. 2 is a diagram illustrating dopant concentration from the undoped fin channel to the doped bottom source/drain according to an embodiment of the present invention; -
FIG. 3 is a diagram illustrating a starting structure for forming a VFET device that includes a substrate, an undoped SiGe layer having been formed on the substrate, and an undoped Si layer having been formed on the undoped SiGe layer according to an embodiment of the present invention; -
FIG. 4 is a diagram illustrating a sidewall image transfer (SIT) process whereby at least one mandrel is formed on the undoped Si layer, and sidewall spacers are formed on opposite sides of the mandrels according to an embodiment of the present invention; -
FIG. 5 is a diagram illustrating the mandrels having been removed selective to the sidewall spacers according to an embodiment of the present invention; -
FIG. 6 is a diagram illustrating the sidewall spacers being used as fin hardmask to pattern the undoped Si layer into one or more individual fins according to an embodiment of the present invention; -
FIG. 7 is a diagram illustrating sacrificial spacers having been formed on opposite sides of each of the fins along sidewalls of the fins according to an embodiment of the present invention; -
FIG. 8 is a diagram illustrating recesses having been formed in the SiGe layer (and a portion of the substrate) in between the fins according to an embodiment of the present invention; -
FIG. 9 is a diagram illustrating a heavily-doped source/drain epitaxial material having been grown in the recesses according to an embodiment of the present invention; -
FIG. 10 is a diagram illustrating an anneal having been used to diffuse a source/drain dopant from the source/drain epitaxial material into the SiGe layer under the fins according to an embodiment of the present invention; -
FIG. 11 is a diagram illustrating the effective diffusivities of phosphorous (P) in both Si and SiGe as compared to other dopants such as arsenic (As) according to an embodiment of the present invention; -
FIG. 12 is a diagram illustrating the sacrificial spacers having been removed according to an embodiment of the present invention; -
FIG. 13 is a diagram illustrating a bottom spacer having been formed on the bottom source/drain according to an embodiment of the present invention; -
FIG. 14 is a diagram illustrating a gate dielectric having been deposited onto the fins and the bottom spacers, followed by a gate conductor according to an embodiment of the present invention; -
FIG. 15 is a diagram illustrating an organic planarizing layer (OPL) having been deposited onto the gate conductor over the fins according to an embodiment of the present invention; -
FIG. 16 is a diagram illustrating the OPL having been recessed below the fin hardmasks and below the tops of the fins according to an embodiment of the present invention; -
FIG. 17 is a diagram illustrating the gate dielectric and gate conductor having been recessed according to an embodiment of the present invention; -
FIG. 18 is a diagram illustrating a spacer material having been deposited onto the fin hardmasks and recessed OPL according to an embodiment of the present invention; -
FIG. 19 is a diagram illustrating the fin hardmasks and excess spacer material having been removed forming top spacers in between the tops of the fins according to an embodiment of the present invention; -
FIG. 20 is a diagram illustrating top source/drains having been formed on the tops of the fins according to an embodiment of the present invention; -
FIG. 21 is a diagram illustrating implementation of dopants of an opposite polarity to instead form a p-channel VFET device according to an embodiment of the present invention; and -
FIG. 22 is a diagram illustrating the Y-vertical doping profile of the present device structure according to an embodiment of the present invention. - Provided herein are techniques for forming vertical field-effect transistor (FET) devices having well-defined source/drain-to-channel junctions. Of particular focus is the process for forming the bottom source/drain below the vertical channel. Referring to
FIG. 1 , for example, the present VFET design has a silicon germanium (SiGe) bottom source drain (S/D) and an (undoped) silicon (Si) vertical fin channel disposed on the bottom source/drain. A goal of the present techniques is to make the junction between the Si channel and the SiGe bottom source/drain as sharp and well-defined as possible. - One parameter for assessing the characteristics of the sharpness of the junction is junction width. See, for example,
FIG. 2 .FIG. 2 is a diagram illustrating dopant concentration as one moves from the undoped fin channel to the doped bottom source/drain. The region of the plot between the minimum/undoped fin channel and maximum/doped bottom source/drain is the junction width. Ideally, the junction width is made as small as possible which can be achieved by having a sharp interface between the doped source/drain and the undoped channel. With conventional techniques however, diffusion of dopant species into the source/drain is difficult to control resulting in a larger junction width due to insufficient diffusion of the dopant species throughout the source/drain or the diffusion of the dopant species into the vertical channel. - As will be described in detail below, the present techniques involve forming the bottom source/drain at the beginning of the process (prior to forming the gate or top source/drain). Namely, following patterning of the fins that will serve as the vertical channels of the device, sacrificial spacers are then used to cover/protect the vertical fin channel while heavily doped epitaxial silicon (Si) is grown in recesses in the bottom source/drain between the fins. This doped epitaxial Si is used to dope the bottom source/drain through drive in diffusion. Due to a faster diffusion rate of dopants through the source/drain (as compared to the Si fin channel), sharp, well-defined junctions are produced.
- An exemplary embodiment of the present techniques is now described for achieving the above-described sharp and well-defined source/drain-to-channel junctions is now described by way of reference to
FIGS. 3-21 . As shown inFIG. 3 , the process begins with asubstrate 302, anundoped SiGe layer 304 being formed on thesubstrate 302, and anundoped Si layer 306 being formed on theundoped SiGe layer 304. - A variety of
different substrate 302 configurations can be implemented in accordance with the present techniques. For instance, according to one exemplary embodiment, the startingsubstrate 302 is a bulk semiconductor wafer, such as a bulk Si, bulk Ge and/or bulk SiGe wafer. Alternatively, thesubstrate 302 can be a semiconductor-on-insulator (SOI) wafer. In general, a SOI wafer includes a SOI layer separated from an underlying substrate by a buried insulator. When the buried insulator is an oxide it is often referred to as a buried oxide or BOX. The SOI layer can include any suitable semiconductor, such as Si, Ge and/or SiGe. - According to an exemplary embodiment, an epitaxial process is used to grow both the
undoped SiGe layer 304 on thesubstrate 302 and theundoped Si layer 306 on theundoped SiGe layer 304. Accordingly, growth of the (epitaxial) SiGe and Si layers will be templated off of theunderlying substrate 302. By way of example only, theundoped SiGe layer 304 is formed on thesubstrate 302 to a thickness of from about 3 nanometers (nm) to about 30 nm, and ranges therebetween, and theundoped Si layer 306 is formed on theundoped SiGe layer 304 to a thickness of from about 10 nm to about 50 nm, and ranges therebetween. - As will become apparent from the description that follows, the
undoped Si layer 306 will be used to form the vertical fin channels, and theundoped SiGe layer 304 will be used to form the bottom source/drain. It is only after the bottom source/drain is formed that the gate and top source/drain will be formed. -
Undoped Si layer 306 is then patterned to form at least one vertical fin channel of the VFET device. Standard lithography and etching techniques can be implemented to directly pattern the fins from a patterned fin hardmask. Other patterning techniques are also contemplated herein. For instance, a sidewall image transfer (SIT) technique is shown illustrated in the figures. An advantage to an SIT process is that SIT permits the patterning of feature sizes below that which can be achieved using direct patterning. - For instance, as shown in
FIG. 4 SIT involves using standard lithography and etching techniques to first pattern at least onemandrel 402 on the undoped Si layer. Themandrels 402 are a sacrificial structure used merely to place sidewall spacers for fin patterning. Thus, themandrels 402 are formed from a material that can be selectively removed relative to the spacers such as amorphous silicon, poly-silicon, amorphous carbon, silicon germanium (SiGe), an organic planarization layer (OPL), silicon dioxide (SiO2) and/or silicon nitride (SiN). - Following patterning of the
mandrels 402,sidewall spacers 404 are formed on opposite sides of the mandrels. SeeFIG. 4 . By way of example only, a suitable spacer material is blanket deposited onto and covering the mandrels and then patterned intoindividual spacers 404. Suitable materials forspacers 404 include, but are not limited to, SiO2, SiN, silicon oxynitride (SiON), silicon carbide (SiC) and/or amorphous carbon. However, as provided above, themandrels 402 will be removed selective to thespacers 404. Thus, the choice of mandrel and spacer material should be made to permit this selectivity. For instance, when themandrels 402 are formed from an oxide such as SiO2, thespacers 404 can be formed from a nitride (SiN), or vice versa. As such, an oxide- or nitride-selective etch can be used to remove one (oxide or nitride) relative to the other. According to a non-limiting exemplary embodiment, themandrels 402 are formed from an oxide material and thespacers 404 are formed from a nitride material. Thus, after removal of the mandrels 402 a nitride fin hardmask formed by thespacers 404 remains for fin patterning. - Namely, as shown in
FIG. 5 themandrels 402 have been selectively removed. What remains are individual fin hardmasks formed by thespacer 404 on theundoped Si layer 306. It is notable that the SIT process described herein is a pitch doubling technique. Namely, there are now twospacers 404/fin hardmask for eachmandrel 402 originally patterned on theundoped Si layer 306. - As shown in
FIG. 6 , thespacers 404/fin hardmask are then used to pattern theundoped Si layer 306 into one or moreindividual fins 602. As shown inFIG. 6 , the etch used to pattern thefins 602 is non-selective in the sense that it continues down through theundoped Si layer 306 and into a portion of theundoped SiGe layer 304. Thus, thefins 602 include a portion of the undoped SiGe layer 304 (i.e., thefins 602 extend completely through theundoped Si layer 306 and part way through the undoped SiGe layer 304). - The next task is to grow heavily doped epitaxial Si in between the
fins 602 for source drain doping. However in order to protect thefins 602 during this process,sacrificial spacers 702 are first formed on opposite sides of each of thefins 602 along the sidewalls of thefins 602. SeeFIG. 7 . Suitable materials for thesacrificial spacers 702 include but are not limited to nitride spacer materials such as SiN and/or silicon nitride carbide. As provided above, thespacers 702 can be formed by blanket depositing the spacer material onto thefins 602 and then patterning the spacer material into the individualsacrificial spacers 702. By ‘sacrificial’ it is meant that thespacers 702 will be removed later on in the process after the bottom source/drain has been formed. - As shown in
FIG. 8 , the bottom source/drain is next recessed between the fins. In the present VFET architecture, thefins 602 will form the channel regions of the VFET and theSiGe layer 304 beneath the fins (which will become doped later in the process) will used to form the bottom source/drain. According to an exemplary embodiment, an isotropic etching process such as a wet etch is used to formrecesses 802 between thefins 602. During this recess etch, thefins 602 are protected by thesacrificial spacers 702 along their sidewalls and thespacers 404/fin hardmask at their tops. Thus, the recess etch is limited to the source/drain in between thefins 602. - As shown in
FIG. 8 , therecesses 802 extend through theundoped SiGe layer 304 and partway into thesubstrate 302. A heavily doped source/drain epitaxial material will be grown in therecesses 802 for source/drain doping. This epitaxial growth will be templated off of the (now-exposed)substrate 302 within therecesses 802. - Namely, as shown in
FIG. 9 a source/drain epitaxial material 902 is grown in therecesses 802. For source/drain doping, theepitaxial material 902 is heavily doped with an n-type or a p-type source/drain dopant, e.g., at a concentration of from about 4×1020 atoms/cm3 to about 2×1021 atoms/cm3, and ranges therebetween. By way of example only, theepitaxial material 902 can be doped in-situ while being grown in therecesses 802. Alternatively, dopant implantation techniques can be employed following growth of theepitaxial material 902 in therecesses 802. According to an exemplary embodiment, theepitaxial material 902 in therecesses 802 is phosphorous (P)-doped epitaxial Si (Si:P). This will result in the formation of an n-channel VFET device by the present process. In another exemplary embodiment, an epitaxial silicon doped with both carbon and phosphorous (Si:C(P)) is grown in therecesses 802. The Si:C(P) preferably has an atomic carbon concentration of from about 0.2% to about 3% and ranges therebetween, such as an atomic carbon concentration of from about 0.5% to about 1.5% and ranges therebetween. It is to be understood that the total amount of carbon in a crystalline semiconductor layer may be higher than the substitutional amount. This too will result in the formation of an n-channel VFET device by the present process. However, embodiments are described below where a dopant of the opposite polarity is employed to form a p-channel VFET. - A thermally-driven diffusion of the source/drain dopant (e.g., phosphorous) from the source/
drain epitaxial material 902 is then used to form source/drain extensions 1002 by diffusing the source/drain dopant into theSiGe layer 304 under thefins 602. SeeFIG. 10 . According to an exemplary embodiment, the thermal diffusion is performed by annealing the source/drain epitaxial material 902 at a temperature of from about 900° C. to about 1200° C. and ranges therebetween, for a duration of from about 1 minute to about 10 minutes and ranges therebetween. - Advantageously, the faster diffusion rate of the source/drain dopant (e.g., phosphorous) in the source/
drain SiGe layer 304 as compared to in the Si of thefins 602 is leveraged to establish a sharp junction under thefins 602. SeeFIG. 10 . Specifically, since the diffusion rate of the source/drain dopant (phosphorous in this example) is faster in the source/drain SiGe than in the fin Si, for an anneal of a given duration the dopant will diffuse rapidly throughout the source/drain with little to no diffusion into the fin. The result is a sharp interface between the (doped) source/drain and the (undoped) fin channel. - By way of example only, the effective diffusivities of arsenic (As) and phosphorous (P) in both Si and SiGe under equilibrium conditions is shown illustrated in
FIG. 11 (see Eguchi et al. “Comparison of arsenic and phosphorus diffusion behavior in silicon-germanium alloys,” Applied Physics Letters, vol. 80, no. 10, pgs. 1743-1745 (March 2002), the contents of which are incorporated by reference as if fully set forth herein). InFIG. 11 , circles are used to identify the plots corresponding to the diffusivity of arsenic (As) in both Si and SiGe and those corresponding to the diffusivity of phosphorous (P) in both Si and SiGe. Both dopants (As and P) show a higher diffusivity in SiGe (as compared to Si) which increases linearly with an increase in annealing temperature. However, phosphorous exhibits an overall higher diffusivity in SiGe thus making it an ideal dopant for the present techniques. - Now that the bottom source/drains have been formed, the process to complete the VFET device involves forming gates alongside the
fins 602 and source/drains on top of thefins 602. To enable these further processing steps, thesacrificial spacers 702 are now removed. SeeFIG. 12 . As provided above, thesacrificial spacers 702 can be formed from a suitable nitride spacer material, and as such a nitride-selective etch can be employed for their removal. Removal of thesacrificial spacers 702 exposes the sidewalls of thefins 602. - A
bottom spacer 1302 is then formed on the bottom source/drain.Bottom spacer 1302 will offset the gate (formed as described below) from the bottom source/drain. A counterpart top spacer will too be formed that separates the gate from the top source/drain. See below. Suitable materials for thebottom spacer 1302 include, but are not limited to, oxide spacer materials such as SiO2 and/or nitride spacer materials such as SiN. - According to an exemplary embodiment, the
bottom spacers 1302 are formed using a directional deposition process whereby the spacer material is deposited onto the bottom source/drain andfins 602 with a greater amount of the material being deposited on the horizontal surfaces, as compared to the vertical surfaces. To use an illustrative example, a greater thickness of the spacer material will be deposited on top of the source/drain in between thefins 602 than along the sidewalls of thefins 602. Thus, when an etch is used on the spacer material, the timing of the etch needed to remove the spacer material from the vertical surfaces will leave thebottom spacers 1302 shown inFIG. 13 on top of the source drain since a greater amount of the spacer material was present on the bottom source/drain to begin with. By way of example only, a high density plasma (HDP) chemical vapor deposition (CVD) or physical vapor deposition (PVD) process can be used for directional film deposition, and an oxide- or nitride-selective (depending on the spacer material) isotropic etch can be used to remove the (thinner) spacer material deposited onto the vertical surfaces. - To form the gates of the VFET device, a
gate dielectric 1402 is first deposited onto thefins 602 andbottom spacers 1302, followed by agate conductor 1404. SeeFIG. 14 . In the exemplary embodiment illustrated in the figures, both thegate dielectric 1402 and thegate conductor 1404 are conformal layers. However, that is merely one example. For instance, the gate conductor can instead fully fill the space in between the fins. See, for example, U.S. Pat. No. 9,627,511 B1 issued to Cheng et al., entitled “Vertical Transistor Having Uniform Bottom Spacers,” the contents of which are incorporated by reference as if fully set forth herein. - According to an exemplary embodiment, a metal gate is formed wherein the
gate conductor 1404 is a metal or combination of metals and thegate dielectric 1402 is a high-κ dielectric. For instance, thegate conductor 1404 is a workfunction setting metal. The particular workfunction metal employed can vary depending on whether an n-type or p-type transistor is desired. Suitable n-type workfunction setting metals include, but are not limited to, titanium nitride (TiN), tantalum nitride (TaN) and/or aluminum (Al)-containing alloys such as titanium aluminide (TiAl), titanium aluminum nitride (TiAlN), titanium aluminum carbide (TiAlC), tantalum aluminide (TaAl), tantalum aluminum nitride (TaAlN), and/or tantalum aluminum carbide (TaAlC). Suitable p-type workfunction setting metals include, but are not limited to, TiN, TaN, and tungsten (W). TiN and TaN are relatively thick (e.g., greater than about 2 nm) when used as p-type workfunction metals. However, very thin TiN or TaN layers (e.g., less than about 2 nm) may also be used beneath Al-containing alloys in n-type workfunction stacks to improve electrical properties such as gate leakage currents. Thus, there is some overlap in the exemplary n- and p-type workfunction metals given above. - The term “high-κ” as used herein refers to a material having a relative dielectric constant κ which is much higher than that of silicon dioxide (e.g., a dielectric constant κ=25 for HfO2 rather than 4 for silicon dioxide). Suitable high-κ gate dielectrics include, but are not limited to, hafnium oxide (HfO2) and/or lanthanum oxide (La2O3).
- As shown in
FIG. 15 , a dielectric such as an organic planarizing layer (OPL) 1502 is next deposited onto thegate conductor 1404 over thefins 602. In the particular example shown illustrated in the figures, the spaces in between thefins 602 left by the conformal gate dielectric 1402/gate conductor 1404 are now filled in by theOPL 1502. - As deposited, the
OPL 1502 surrounds and fully covers thefins 602. SeeFIG. 15 . However, access to the tops of thefins 602 is needed in order to form the top source/drains. As such, as shown inFIG. 16 theOPL 1502 is then recessed to expose the tops of thefins 602. Since the objective is to expose the tops of thefins 602, it is notable that theOPL 1502 needs to be recessed below thespacers 404/fin hardmask (which will subsequently be removed) and below the tops of the fins 602 (i.e., a top of the recessed OPL is now below the tops of the fins). SeeFIG. 16 . Following recess of theOPL 1502, thegate dielectric 1402 andgate conductor 1404 are also recessed. SeeFIG. 17 . As shown inFIG. 17 , recessing thegate dielectric 1402 andgate conductor 1404 fully exposes thespacers 404/fin hardmask at the tops of thefins 602. - As highlighted above, a counterpart top spacer is needed to offset the gate from the top source/drain. To form the top spacer, a
spacer material 1802 is next deposited onto thespacers 404/fin hardmask and (recessed)OPL 1502. SeeFIG. 18 . As above, suitable spacer materials include, but are not limited to, oxide spacer materials such as SiO2 and/or nitride spacer materials such as SiN. In the same manner as described above, a directional deposition process (such as HDP CVD or PVD) can be employed which, as shown inFIG. 18 , results in the depositedspacer material 1802 being thicker on the horizontal surfaces (e.g., T1) as compared to on the vertical surfaces (e.g., T2, wherein T1>T2). - A planarizing etch such as chemical-mechanical polishing (CMP) is then used to remove the
spacers 404/fin hardmask and with itexcess spacer material 1802. The result istop spacers 1902 being formed in between the (now exposed) tops of thefins 602. SeeFIG. 19 . Selective epitaxial growth can then be used to form top source/drains 2002 on the tops of thefins 602. SeeFIG. 20 . As with the bottom source/drains, the top source/drains 2002 can be doped with an n-type dopant. For instance, by way of example only, the top source/drains 2002 can be formed from in-situ phosphorous-doped SiGe (SiGe:P). Any further processing, if needed, can be performed to complete the device such as forming contacts to the top source/drain and/or any subsequent metallization, etc. - In the above example, an n-type dopant (e.g., phosphorous) is used in the top/bottom source/drain to form an n-channel VFET device. As provided above, however, a dopant of the opposite polarity can instead be employed to form a p-channel VFET. The process for forming the p-channel VFET would be the same as that described above, except with a variation in the dopant employed for the source/drain, i.e., a p-type rather than n-type dopant. Suitable p-type dopants include, but are not limited to boron (B). Thus, for instance, as shown in
FIG. 21 theepitaxial material 902 grown in therecesses 802 can instead be boron (B)-doped SiGe (SiGe:B). Likewise, the top source/drains 2002 can be formed from in-situ boron (B)-doped SiGe (SiGe:B). This will result in the formation of a p-channel VFET device by the present process. - As provided above, the present techniques result in well-defined, sharp junctions between the bottom source/drain and the vertical fin channel. See, for example,
FIG. 22 , which illustrates the Y-vertical doping profile of the device structure shown inFIG. 10 . As shown inFIG. 22 , the phosphorous (P) diffuses in the fin bottom (substrate and SiGe) from the doped Si:P epitaxy in the recesses. There is a higher doping concentration in the SiGe due to the faster P diffusion in the SiGe than in the Si. According to an exemplary embodiment, the junction has a doping gradient of less than 5 nanometers (nm) per decade, meaning that the doping concentration drops 1 order of magnitude within a 5 nm range. - Although illustrative embodiments of the present invention have been described herein, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in the art without departing from the scope of the invention.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/259,412 US20190157427A1 (en) | 2017-09-25 | 2019-01-28 | Vertical FET with Sharp Junctions |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/713,975 US10249731B1 (en) | 2017-09-25 | 2017-09-25 | Vertical FET with sharp junctions |
US16/259,412 US20190157427A1 (en) | 2017-09-25 | 2019-01-28 | Vertical FET with Sharp Junctions |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/713,975 Division US10249731B1 (en) | 2017-09-25 | 2017-09-25 | Vertical FET with sharp junctions |
Publications (1)
Publication Number | Publication Date |
---|---|
US20190157427A1 true US20190157427A1 (en) | 2019-05-23 |
Family
ID=65808024
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/713,975 Expired - Fee Related US10249731B1 (en) | 2017-09-25 | 2017-09-25 | Vertical FET with sharp junctions |
US16/259,412 Abandoned US20190157427A1 (en) | 2017-09-25 | 2019-01-28 | Vertical FET with Sharp Junctions |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/713,975 Expired - Fee Related US10249731B1 (en) | 2017-09-25 | 2017-09-25 | Vertical FET with sharp junctions |
Country Status (1)
Country | Link |
---|---|
US (2) | US10249731B1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10483375B1 (en) * | 2018-07-17 | 2019-11-19 | International Business Machines Coporation | Fin cut etch process for vertical transistor devices |
US20230197849A1 (en) * | 2021-12-16 | 2023-06-22 | Globalfoundries U.S. Inc. | Silicon germanium fins and integration methods |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR102465533B1 (en) * | 2017-11-21 | 2022-11-11 | 삼성전자주식회사 | Semiconductor devices having a vertical channel |
US10686057B2 (en) * | 2018-04-12 | 2020-06-16 | International Business Machines Corporation | Vertical transport FET devices having a sacrificial doped layer |
US10916638B2 (en) * | 2018-09-18 | 2021-02-09 | International Business Machines Corporation | Vertical fin field effect transistor devices with reduced top source/drain variability and lower resistance |
US11295986B2 (en) * | 2019-05-10 | 2022-04-05 | Samsung Electronics Co., Ltd. | Vertical field-effect transistor (VFET) devices and methods of forming the same |
US11282942B2 (en) * | 2019-08-30 | 2022-03-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with uniform threshold voltage distribution and method of forming the same |
US11245027B2 (en) | 2020-03-10 | 2022-02-08 | International Business Machines Corporation | Bottom source/drain etch with fin-cut-last-VTFET |
CN114649260B (en) * | 2020-12-18 | 2025-02-18 | 富泰华工业(深圳)有限公司 | Method for manufacturing three-dimensional semiconductor structure and three-dimensional semiconductor structure |
CN117316770B (en) * | 2023-10-12 | 2024-07-12 | 北京大学 | Method for preparing semiconductor structure and semiconductor structure |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9368572B1 (en) * | 2015-11-21 | 2016-06-14 | International Business Machines Corporation | Vertical transistor with air-gap spacer |
US20170229558A1 (en) * | 2016-02-08 | 2017-08-10 | International Business Machines Corporation | Vertical transistor device |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7057216B2 (en) * | 2003-10-31 | 2006-06-06 | International Business Machines Corporation | High mobility heterojunction complementary field effect transistors and methods thereof |
US8362560B2 (en) | 2010-06-16 | 2013-01-29 | International Business Machines Corporation | Field effects transistor with asymmetric abrupt junction implant |
US20130032876A1 (en) | 2011-08-01 | 2013-02-07 | International Business Machines Corporation | Replacement Gate ETSOI with Sharp Junction |
CN102412301A (en) | 2011-10-13 | 2012-04-11 | 复旦大学 | Nano-wire tunneling field-effect transistor with vertical structure and preparation method thereof |
US9224604B2 (en) | 2012-04-05 | 2015-12-29 | Globalfoundries Inc. | Device and method for forming sharp extension region with controllable junction depth and lateral overlap |
JP6148070B2 (en) | 2013-05-27 | 2017-06-14 | ルネサスエレクトロニクス株式会社 | Vertical channel junction SiC power FET and method of manufacturing the same |
US20150255563A1 (en) * | 2014-03-04 | 2015-09-10 | United Microelectronics Corp. | Method for manufacturing a semiconductor device having multi-layer hard mask |
US9202812B2 (en) | 2014-03-21 | 2015-12-01 | International Business Machines Corporation | Abrupt source/drain junction formation using a diffusion facilitation layer |
US9202920B1 (en) | 2014-07-31 | 2015-12-01 | Stmicroelectronics, Inc. | Methods for forming vertical and sharp junctions in finFET structures |
US9530700B1 (en) * | 2016-01-28 | 2016-12-27 | International Business Machines Corporation | Method of fabricating vertical field effect transistors with protective fin liner during bottom spacer recess etch |
US9812567B1 (en) * | 2016-05-05 | 2017-11-07 | International Business Machines Corporation | Precise control of vertical transistor gate length |
US9627511B1 (en) | 2016-06-21 | 2017-04-18 | International Business Machines Corporation | Vertical transistor having uniform bottom spacers |
US9728635B1 (en) * | 2016-10-13 | 2017-08-08 | International Business Machines Corporation | Uniform gate length in vertical field effect transistors |
US9954102B1 (en) * | 2017-04-20 | 2018-04-24 | International Business Machines Corporation | Vertical field effect transistor with abrupt extensions at a bottom source/drain structure |
-
2017
- 2017-09-25 US US15/713,975 patent/US10249731B1/en not_active Expired - Fee Related
-
2019
- 2019-01-28 US US16/259,412 patent/US20190157427A1/en not_active Abandoned
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9368572B1 (en) * | 2015-11-21 | 2016-06-14 | International Business Machines Corporation | Vertical transistor with air-gap spacer |
US20170229558A1 (en) * | 2016-02-08 | 2017-08-10 | International Business Machines Corporation | Vertical transistor device |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10483375B1 (en) * | 2018-07-17 | 2019-11-19 | International Business Machines Coporation | Fin cut etch process for vertical transistor devices |
US20230197849A1 (en) * | 2021-12-16 | 2023-06-22 | Globalfoundries U.S. Inc. | Silicon germanium fins and integration methods |
Also Published As
Publication number | Publication date |
---|---|
US10249731B1 (en) | 2019-04-02 |
US20190097024A1 (en) | 2019-03-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10249731B1 (en) | Vertical FET with sharp junctions | |
US10763177B1 (en) | I/O device for gate-all-around transistors | |
US10833073B2 (en) | Vertical transistors with different gate lengths | |
US10141448B1 (en) | Vertical FETs with different gate lengths and spacer thicknesses | |
US10680064B2 (en) | Techniques for VFET top source/drain epitaxy | |
US10121786B2 (en) | FinFET with U-shaped channel and S/D epitaxial cladding extending under gate spacers | |
US11069686B2 (en) | Techniques for enhancing vertical gate-all-around FET performance | |
US10297513B1 (en) | Stacked vertical NFET and PFET | |
US10361199B2 (en) | Vertical transistor transmission gate with adjacent NFET and PFET | |
US10811528B2 (en) | Two step fin etch and reveal for VTFETs and high breakdown LDVTFETs | |
US11295988B2 (en) | Semiconductor FET device with bottom isolation and high-κ first | |
US9748348B2 (en) | Fully-depleted SOI MOSFET with U-shaped channel | |
US11264481B2 (en) | Self-aligned source and drain contacts | |
US10784148B2 (en) | Forming uniform fin height on oxide substrate | |
US10147808B1 (en) | Techniques for forming vertical tunneling FETS | |
US10796966B2 (en) | Vertical FET with various gate lengths by an oxidation process | |
US11171221B2 (en) | VFET bottom epitaxy formed with anchors |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LI, JUNTAO;CHENG, KANGGUO;XU, PENG;AND OTHERS;SIGNING DATES FROM 20170920 TO 20170923;REEL/FRAME:048157/0412 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: APPLICATION DISPATCHED FROM PREEXAM, NOT YET DOCKETED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
AS | Assignment |
Owner name: ELPIS TECHNOLOGIES INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:052557/0327 Effective date: 20200306 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |