US20190088695A1 - Bonding pad architecture using capacitive deep trench isolation (cdti) structures for electrical connection - Google Patents
Bonding pad architecture using capacitive deep trench isolation (cdti) structures for electrical connection Download PDFInfo
- Publication number
- US20190088695A1 US20190088695A1 US15/707,009 US201715707009A US2019088695A1 US 20190088695 A1 US20190088695 A1 US 20190088695A1 US 201715707009 A US201715707009 A US 201715707009A US 2019088695 A1 US2019088695 A1 US 2019088695A1
- Authority
- US
- United States
- Prior art keywords
- trench isolation
- deep trench
- capacitive deep
- integrated circuit
- isolation structures
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H01L27/1464—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/10—Integrated devices
- H10F39/12—Image sensors
- H10F39/199—Back-illuminated image sensors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H01L21/84—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H01L27/0629—
-
- H01L27/1203—
-
- H01L27/14634—
-
- H01L27/14636—
-
- H01L27/1469—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/811—Combinations of field-effect devices and one or more diodes, capacitors or resistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/011—Manufacture or treatment of image sensors covered by group H10F39/12
- H10F39/018—Manufacture or treatment of image sensors covered by group H10F39/12 of hybrid image sensors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/807—Pixel isolation structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/809—Constructional details of image sensors of hybrid image sensors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/811—Interconnections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05085—Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
- H01L2224/05086—Structure of the additional element
- H01L2224/05087—Structure of the additional element being a via with at least a lining layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05085—Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
- H01L2224/05088—Shape of the additional element
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05085—Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
- H01L2224/05089—Disposition of the additional element
- H01L2224/0509—Disposition of the additional element of a single via
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05085—Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
- H01L2224/05089—Disposition of the additional element
- H01L2224/05093—Disposition of the additional element of a plurality of vias
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05181—Tantalum [Ta] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/62—Capacitors having potential barriers
- H10D1/66—Conductor-insulator-semiconductor capacitors, e.g. MOS capacitors
- H10D1/665—Trench conductor-insulator-semiconductor capacitors, e.g. trench MOS capacitors
Definitions
- the present disclosure generally relates to the formation of bonding pads for integrated circuits and, in particular, to the formation of bonding pads on a back side of a semiconductor substrate for electrical connection to front side metallization through capacitive deep trench isolation (CDTI) structures.
- CDTI capacitive deep trench isolation
- FIG. 1 shows a cross-section of a conventional integrated circuit device.
- the device includes a semiconductor substrate 10 having a back side surface 12 and a front side surface 14 .
- Integrated circuits such as transistors 16 are formed at the front side surface 14 in an active region of the substrate 10 .
- a dielectric layer 20 sometimes referred to as a premetallization dielectric (PMD) layer, covers the front side surface 14 and the integrated circuits.
- Metal contacts 22 extend through the dielectric layer 20 to make electrical contact with the integrated circuits; such as, for example, to contact polysilicon lines (like the gate G) extending over the front side surface and doped diffusion regions (like the source S and drain D) formed in the substrate 10 at the front side surface.
- PMD premetallization dielectric
- a plurality of metallization levels M 1 -Mn are formed over the dielectric layer 20 .
- the metallization levels M 1 -Mn include metal lines 24 and metal vias 26 that are electrically connected to the contacts 22 and configured to make electrical interconnections.
- a bonding pad 30 is formed over the last metallization level Mn and is in electrical connection to the electrical interconnections of the metallization levels.
- STI shallow trench isolation
- DTI deep trench isolation
- CDTI capacitive deep trench isolation
- the CDTI differs from the DTI in that the CDTI includes a conductive region 50 made of any suitable conductive material (such as doped polysilicon or a metal) that is insulated from the substrate 10 by an insulating liner 52 .
- the conductive region 50 may be electrically connected through a contact 22 to the metal lines and vias of the metallization levels M 1 -Mn. Through this electrical connection, the conductive region may be biased by a desired voltage potential.
- the DTI and CDTI may each have depths which extend from the front side surface 14 to the back side surface 12 of the substrate 10 .
- the region 48 delimited by the CDTI structures 46 may include a photosensitive circuit such as a photodiode.
- a photosensitive circuit such as a photodiode.
- that photodiode receives light through the back side surface 12 .
- This technology is known to those skilled in the art as back side illumination (BSI).
- BSI back side illumination
- a suitable filter 70 and lens 72 may be positioned at the back side surface 12 in alignment with the region 48 to direct light towards the photosensitive circuit.
- an integrated circuit comprises: a semiconductor substrate having a back side surface and a front side surface; a plurality of metallization levels including metal lines and vias; a plurality of capacitive deep trench isolation structures, wherein each capacitive deep trench isolation structure extends completely through the semiconductor substrate from the front side surface to the back side surface, each capacitive deep trench isolation structure comprising a conductive region insulated from the semiconductor substrate by an insulating liner; electrical contacts between the conductive regions at first ends of the plurality of capacitive deep trench isolation structures to a first metallization level of said plurality of metallization levels; and a bonding pad structure located at the back side surface of the semiconductor substrate, wherein the bonding pad structure is directly physically and electrically connected to the conductive regions at second ends of the plurality of capacitive deep trench isolation structures.
- a method comprises: forming a semiconductor substrate having a back side surface and a front side surface and that includes a plurality of capacitive deep trench isolation structures extending completely through the semiconductor substrate from the front side surface to the back side surface, each capacitive deep trench isolation structure comprising a conductive region insulated from the semiconductor substrate by an insulating liner; providing a metallization structure electrically connected to first ends of the plurality of capacitive deep trench isolation structures; and forming a bonding pad structure located at the back side surface of the semiconductor substrate, wherein the bonding pad structure is directly physically and electrically connected to the conductive regions at second ends of the plurality of capacitive deep trench isolation structures.
- the method for forming the bonding pad structure may comprise: recessing the back side surface of the semiconductor substrate to expose ends of the plurality of capacitive deep trench isolation structures; depositing a conformal layer of a dielectric material on the recessed back side surface and exposed ends of the plurality of capacitive deep trench isolation structures; depositing a conformal layer of an oxide material on the conformal layer of the dielectric material; planarizing the oxide material layer; opening an aperture extending through at least the dielectric material which extends on end surfaces of the plurality of capacitive deep trench isolation structures to expose the conductive regions at second ends of the plurality of capacitive deep trench isolation structures; and depositing one or more metal materials forming the bonding pad structure within said aperture.
- the method for forming the bonding pad structure may alternatively comprise: depositing a conformal layer of a dielectric material on the back side surface; depositing a conformal layer of an oxide material on the conformal layer of the dielectric material; opening an aperture extending through the both the oxide material layer and the dielectric material layer to expose the conductive regions at second ends of the plurality of capacitive deep trench isolation structures; and depositing one or more metal materials forming the bonding pad structure within said aperture.
- the method for forming the bonding pad structure may alternatively comprise: depositing a conformal layer of a dielectric material on the back side surface; depositing a first conformal layer of an oxide material on the conformal layer of the dielectric material; opening a first aperture extending through the both the first oxide material layer and the dielectric material layer to expose the conductive regions at second ends of the plurality of capacitive deep trench isolation structures; depositing a first metal liner within the first aperture; depositing a layer of tungsten on the first metal liner; depositing a second conformal layer of an oxide material on the layer of tungsten; opening a second aperture extending through the second oxide material layer to expose a top surface of the layer of tungsten; and depositing one or more metal materials forming the bonding pad structure within said second aperture.
- FIG. 1 is a cross-sectional view of a conventional integrated circuit device
- FIGS. 2A-2G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures;
- CDTI capacitive deep trench isolation
- FIGS. 3A-3B are plan views showing arrangements of CDTI structures
- FIGS. 4A-4B are plan views showing the relationship between the bonding pad and the arrangement of CDTI structures
- FIGS. 5A-5G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using CDTI structures;
- FIGS. 6A-6G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using CDTI structures;
- FIGS. 7A-7E show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using CDTI structures;
- FIGS. 8A-8I show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using CDTI structures;
- FIGS. 8J-8K show an alternative implementation
- FIG. 9 shows a plan view of a back side of an integrated circuit device.
- FIGS. 2A-2G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures.
- CDTI capacitive deep trench isolation
- FIG. 2A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, see FIG. 1 ) have already been formed in and on the front side surface 114 of a semiconductor substrate 110 in active regions; the premetallization dielectric layer 120 has already been formed; the contacts 122 extending through the layer 120 have already been formed; and the metallization levels M 1 -Mn have already been formed.
- integrated circuits not explicitly shown, see FIG. 1
- the substrate 110 includes a core area 160 and a peripheral area 162 that is outside of the core area.
- the peripheral area 162 may, for example, be located along a peripheral edge of the substrate 110 , although it will be understood that this is not a requirement.
- the core area 160 may include photosensitive integrated circuits and the peripheral area 162 may include input/output (I/O) integrated circuits.
- the photosensitive integrated circuits are electrically connected to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- Capacitive deep trench isolation (CDTI) structures 146 also known in the art as metal-filled DTI are used within both the core area 160 and the peripheral area 162 .
- the CDTI structures 146 in the peripheral area 162 are not used to isolate an active region of the substrate 110 in which integrated circuits are formed. Rather, the CDTI structures 146 in the peripheral area 162 are used to provide an electrical connection through the substrate 110 from the front side surface 114 to the back side surface 112 .
- the CDTI structures 146 in the peripheral area 162 may be connected, for example, to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- FIG. 3A A plan view of the front side surface 114 in the peripheral area 162 is shown in FIG. 3A .
- the CDTI structures 146 are arranged in an intersecting pattern of rows 54 and columns 56 . This illustration shows a 2 x 2 configuration of rows and columns.
- the CDTI structure 146 of each row 54 and column 56 is formed in a trench having a width W and a length L, where L>>W.
- the trenches for the rows and columns intersect in the form of a grid or mesh shape.
- Sidewalls of each trench are lined with an insulating material to form the insulating liner 152 .
- the trenches are filled with a conductive material to form the conductive region 150 .
- the conductive material for the conductive region 150 may comprise a plurality of different material layers and fillings.
- FIG. 3B shows an implementation where the CDTI structures 146 are arranged in a non-intersecting pattern (comprising, for example, a plurality of parallel rows or columns).
- a substrate recess process is then performed on the back side surface 112 .
- the substrate recess process is selective to remove semiconductor substrate material and reduce the thickness of the substrate 110 .
- the substrate recess process may comprise a selective (silicon) etch.
- FIG. 2B The result of completion of the substrate recess process is shown in FIG. 2B .
- Portions 154 of the CDTI structures 146 are exposed from the recessed back side surface 112 r of the substrate 110 .
- the substrate recess process may also remove some of the insulating liner 152 . An end of the conductive region 150 is exposed.
- a conformal deposition is then made of a layer 170 of a high k dielectric material on the recessed back side surface 112 r and the exposed portions 154 of the CDTI structures 146 .
- k>15 and the dielectric material may comprise HfO 2 or Al 2 O 3 .
- the deposition may use an ALD or (MO)CVD process. The result is shown in FIG. 2C .
- a deposition is then made of a layer 172 of an oxide material on the layer 170 .
- the oxide material may comprise SiO2 deposited using PECVD. The result is shown in FIG. 2D .
- a chemical mechanical polish (CMP) is then performed on the layer 172 , with that polish stopping when the layer 170 is reached. The result is shown in FIG. 2E .
- a mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an aperture 176 in the layers 170 and 172 that exposes the ends of the portions 154 of the CDTI structures 146 in the peripheral area 162 .
- the etch may comprise a standard dry etch process with selectivity with respect to the metal filling the CDTI. The result is shown in FIG. 2F .
- the bonding pad 130 may include a metal liner 132 and a metal block 134 .
- the metal liner 132 may be made of Ti, TiN, Ta, or TaN.
- the metal block 134 may be made of aluminum.
- FIG. 4A shows a plan view in a direction of the recessed back side surface 112 r in the peripheral area 162 which illustrates the relationship between the shape and area of the aperture 176 , the shape and area of the bonding pad 130 and shape and area of the intersecting pattern of rows 54 and columns 56 for the CDTI structures 146 (shown in FIG. 3A ).
- the area of the bonding pad 130 exceeds the area of the intersecting pattern of rows 54 and columns 56 for the CDTI structures 146 .
- the plan view further shows the alignment of the bonding pad 130 relative to the intersecting pattern of rows 54 and columns 56 .
- FIG. 4B shows a plan view in a direction of the recessed back side surface 112 r in the peripheral area 162 which illustrates the relationship between the shape and area of the aperture 176 , the shape and area of the bonding pad 130 and shape and area of the non-intersecting pattern of CDTI structures 146 (shown in FIG. 3A ).
- the area of the bonding pad 130 exceeds the area of the non-intersecting pattern of CDTI structures 146 .
- the plan view further shows the alignment of the bonding pad 130 relative to the non-intersecting pattern.
- FIGS. 5A-5G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures.
- CDTI capacitive deep trench isolation
- FIG. 5A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, see FIG. 1 ) have already been formed in and on the front side surface 114 of a semiconductor substrate 110 in active regions; the premetallization dielectric layer 120 has already been formed; the contacts 122 extending through the layer 120 have already been formed; and the metallization levels M 1 -Mn have already been formed.
- integrated circuits not explicitly shown, see FIG. 1
- the substrate 110 includes a core area 160 and a peripheral area 162 that is outside of the core area.
- the peripheral area 162 may, for example, be located along a peripheral edge of the substrate 110 , although it will be understood that this is not a requirement.
- the core area 160 may include photosensitive integrated circuits and the peripheral area 162 may include input/output (I/O) integrated circuits.
- the photosensitive integrated circuits are electrically connected to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- Capacitive deep trench isolation (CDTI) structures 146 also known in the art as metal-filled DTI) are used within both the core area 160 and the peripheral area 162 .
- the CDTI structures 146 in the peripheral area 162 are not used to isolate an active region of the substrate 110 which integrated circuits are formed.
- the CDTI structures 146 in the peripheral area 162 are used to provide an electrical connection through the substrate 110 from the front side surface 114 to the back side surface 112 .
- the CDTI structures 146 in the peripheral area 162 may be connected, for example, to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- FIGS. 3A-3B Plan views of the front side surface 114 in the peripheral area 162 illustrating different arrangements for the CDTI structures 146 are shown in FIGS. 3A-3B .
- a substrate recess process is then performed on the back side surface 112 .
- the substrate recess process is selective to remove semiconductor substrate material and reduce the thickness of the substrate 110 .
- the substrate recess process may comprise a selective (silicon) etch.
- FIG. 5B The result of completion of the substrate recess process is shown in FIG. 5B .
- Portions 154 of the CDTI structures 146 are exposed from the recessed back side surface 112 r of the substrate 110 .
- the substrate recess process may also remove some of the insulating liner 152 . An end of the conductive region 150 is exposed.
- a conformal deposition is then made of a layer 170 of a high k dielectric material on the recessed back side surface 112 r and the exposed portions 154 of the CDTI structures 146 .
- k>15 and the dielectric material may comprise HfO 2 or Al 2 O 3 .
- the deposition may use an ALD or (MO)CVD process. The result is shown in FIG. 5C .
- a deposition is then made of a layer 172 of an oxide material on the layer 170 .
- the oxide material may comprise SiO 2 deposited using a PECVD process. The result is shown in FIG. 5D .
- a chemical mechanical polish (CMP) is then performed on the layer 172 , with that polish stopping before reaching the layer 170 .
- CMP chemical mechanical polish
- a mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an aperture 176 in the layers 170 and 172 that exposes the ends of the portions 154 of the CDTI structures 146 in the peripheral area 162 .
- the etch may comprise a standard dry etch process with selectivity with respect to the metal filling the CDTI. The result is shown in FIG. 5F .
- the bonding pad 130 may include a metal liner 132 and a metal block 134 .
- the metal liner 132 may be made of Ti, TiN, Ta, or TaN.
- the metal block 134 may be made of aluminum.
- FIGS. 4A-4B show plan views in a direction of the recessed back side surface 112 r in the peripheral area 162 which illustrates the relationship between the shape and area of the aperture 176 , the shape and area of the bonding pad 130 and the shape and area of different arrangements for the pattern for the CDTI structures 146 .
- FIGS. 6A-6G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures.
- CDTI capacitive deep trench isolation
- FIG. 6A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, see FIG. 1 ) have already been formed in and on the front side surface 114 of a semiconductor substrate 110 in active regions; the premetallization dielectric layer 120 has already been formed; the contacts 122 extending through the layer 120 have already been formed; and the metallization levels M 1 -Mn have already been formed.
- integrated circuits not explicitly shown, see FIG. 1
- the substrate 110 includes a core area 160 and a peripheral area 162 that is outside of the core area.
- the peripheral area 162 may, for example, be located along a peripheral edge of the substrate 110 , although it will be understood that this is not a requirement.
- the core area 160 may include photosensitive integrated circuits and the peripheral area 162 may include input/output (I/O) integrated circuits.
- the photosensitive integrated circuits are electrically connected to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- Capacitive deep trench isolation (CDTI) structures 146 also known in the art as metal-filled DTI) are used within both the core area 160 and the peripheral area 162 .
- the CDTI structures 146 in the peripheral area 162 are not used to isolate an active region of the substrate 110 which integrated circuits are formed.
- the CDTI structures 146 in the peripheral area 162 are used to provide an electrical connection through the substrate 110 from the front side surface 114 to the back side surface 112 .
- the CDTI structures 146 in the peripheral area 162 may be connected, for example, to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- FIGS. 3A-3B Plan views of the front side surface 114 in the peripheral area 162 illustrating different arrangements for the CDTI structures 146 are shown in FIGS. 3A-3B .
- a substrate recess process is then performed on the back side surface 112 .
- the substrate recess process is selective to remove semiconductor substrate material and reduce the thickness of the substrate 110 .
- the substrate recess process may comprise a selective (silicon) etch.
- the result of completion of the substrate recess process is shown in FIG. 6B .
- the implementation of the substrate recess process in FIG. 6B differs from that performed in connection with FIGS. 2B and 5B in that the recess occurs only within the peripheral area 162 .
- Portions 154 of the CDTI structures 146 in the peripheral area 162 are exposed from the recessed back side surface 112 r of the substrate 110 .
- the substrate recess process may also remove some of the insulating liner 152 . An end of the conductive region 150 is exposed.
- a conformal deposition is then made of a layer 170 of a high k dielectric material on the recessed back side surface 112 r and the exposed portions 154 of the CDTI structures 146 in the peripheral area 162 and on the back side surface 112 in the core area 160 .
- k>15 and the dielectric material may comprise HfO 2 or Al 2 O 3 .
- the deposition may use an ALD or (MO)CVD process. The result is shown in FIG. 6C .
- a deposition is then made of a layer 172 of an oxide material on the layer 170 .
- the oxide material may comprise SiO 2 deposited using a PECVD process. The result is shown in FIG. 6D .
- a chemical mechanical polish (CMP) is then performed on the layer 172 .
- the result is shown in FIG. 6E .
- a mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an aperture 176 in the layers 170 and 172 that exposes the ends of the portions 154 of the CDTI structures 146 in the peripheral area 162 .
- the etch may comprise a standard dry etch process with selectivity with respect to the metal filling the CDTI. The result is shown in FIG. 6F .
- the bonding pad 130 may include a metal liner 132 and a metal block 134 .
- the metal liner 132 may be made of Ti, TiN, Ta or TaN.
- the metal block 134 may be made of aluminum.
- FIGS. 4A-4B show plan views in a direction of the recessed back side surface 112 r in the peripheral area 162 which illustrates the relationship between the shape and area of the aperture 176 , the shape and area of the bonding pad 130 and the shape and area of different arrangements for the pattern for the CDTI structures 146 .
- FIGS. 7A-7E show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures.
- CDTI capacitive deep trench isolation
- FIG. 7A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, see FIG. 1 ) have already been formed in and on the front side surface 114 of a semiconductor substrate 110 in active regions; the premetallization dielectric layer 120 has already been formed; the contacts 122 extending through the layer 120 have already been formed; and the metallization levels M 1 -Mn have already been formed.
- integrated circuits not explicitly shown, see FIG. 1
- the substrate 110 includes a core area 160 and a peripheral area 162 that is outside of the core area.
- the peripheral area 162 may, for example, be located along a peripheral edge of the substrate 110 , although it will be understood that this is not a requirement.
- the core area 160 may include photosensitive integrated circuits and the peripheral area 162 may include input/output (I/O) integrated circuits.
- the photosensitive integrated circuits are electrically connected to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- Capacitive deep trench isolation (CDTI) structures 146 also known in the art as metal-filled DTI) are used within both the core area 160 and the peripheral area 162 .
- the CDTI structures 146 in the peripheral area 162 are not used to isolate an active region of the substrate 110 which integrated circuits are formed.
- the CDTI structures 146 in the peripheral area 162 are used to provide an electrical connection through the substrate 110 from the front side surface 114 to the back side surface 112 .
- the back side surface 112 in this implementation is prepared, for example, through a chemical mechanical polish (CMP) that exposes the ends of the CDTI structures 146 (in particular, the conductive region 150 ).
- CMP chemical mechanical polish
- the CDTI structures 146 in the peripheral area 162 may be connected, for example, to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- FIGS. 3A-3B Plan views of the front side surface 114 in the peripheral area 162 illustrating different arrangements for the CDTI structures 146 are shown in FIGS. 3A-3B .
- a conformal deposition is then made of a layer 170 of a high k dielectric material on the back side surface 112 .
- k>15 and the dielectric material may comprise HfO 2 or Al 2 O 3 .
- the deposition may use an ALD or (MO)CVD process. The result is shown in FIG. 7B .
- a deposition is then made of a layer 172 of an oxide material on the layer 170 .
- the oxide material may comprise SiO2 deposited using a PECVD process.
- CMP chemical mechanical polish
- a mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an aperture 176 in the layers 170 and 172 that exposes the ends of the CDTI structures 146 (and in particular the end of the conductive region 150 ) in the peripheral area 162 .
- the etch may comprise a standard dry etch with selectivity with respect to the metal filling the CDTI. The result is shown in FIG. 7D . It will be noted that in this implementation only a subset of the ends of the CDTI structures 146 in the peripheral area 162 are exposed by the aperture 176 . This is just an example, and in another implementation the ends of all of the CDTI structures 146 could be exposed (as shown with FIGS. 2F, 5F and 6F ).
- the bonding pad 130 may include a metal liner 132 and a metal block 134 .
- the metal liner 132 may be made of Ti, TiN, Ta or TaN.
- the metal block 134 may be made of aluminum.
- FIGS. 8A-81 show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures.
- CDTI capacitive deep trench isolation
- FIG. 8A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, see FIG. 1 ) have already been formed in and on the front side surface 114 of a semiconductor substrate 110 in active regions; the premetallization dielectric layer 120 has already been formed; the contacts 122 extending through the layer 120 have already been formed; and the metallization levels M 1 -Mn have already been formed.
- integrated circuits not explicitly shown, see FIG. 1
- the substrate 110 includes a core area 160 and a peripheral area 162 that is outside of the core area.
- the peripheral area 162 may, for example, be located along a peripheral edge of the substrate 110 , although it will be understood that this is not a requirement.
- the core area 160 may include photosensitive integrated circuits and the peripheral area 162 may include input/output (I/O) integrated circuits.
- the photosensitive integrated circuits are electrically connected to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- Capacitive deep trench isolation (CDTI) structures 146 also known in the art as metal-filled DTI) are used within both the core area 160 and the peripheral area 162 .
- the CDTI structures 146 in the peripheral area 162 are not used to isolate an active region of the substrate 110 which integrated circuits are formed.
- the CDTI structures 146 in the peripheral area 162 are used to provide an electrical connection through the substrate 110 from the front side surface 114 to the back side surface 112 .
- the back side surface 112 in this implementation is prepared, for example, through a chemical mechanical polish (CMP) that exposes the ends of the CDTI structures 146 (in particular, the conductive region 150 ).
- CMP chemical mechanical polish
- the CDTI structures 146 in the peripheral area 162 may be connected, for example, to the I/O integrated circuits through the metal lines 124 and vias 126 of the metallization levels M 1 -Mn.
- FIGS. 3A-3B Plan views of the front side surface 114 in the peripheral area 162 illustrating different arrangements for the CDTI structures 146 are shown in FIGS. 3A-3B .
- a conformal deposition is then made of a layer 170 of a high k dielectric material on the back side surface 112 .
- k>15 and the dielectric material may comprise HfO 2 or Al 2 O 3 .
- the deposition may use an ALD or (MO)CVD process. The result is shown in FIG. 8B .
- a deposition is then made of a layer 172 of an oxide material on the layer 170 .
- the oxide material may comprise SiO2 deposited using a PECVD process.
- CMP chemical mechanical polish
- a mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an aperture 176 in the layers 170 and 172 that exposes the ends of the CDTI structures 146 (and in particular the ends of the conductive regions 150 ) in the peripheral area 162 .
- the etch may comprise a standard dry etch process with selectivity with respect to the metal filling the CDTI. The result is shown in FIG. 8D . It will be noted that in this implementation only a subset of the ends of the CDTI structures 146 in the peripheral area 162 are exposed by the aperture 176 . This is just an example, and in another implementation the ends of all of the CDTI structures 146 could be exposed.
- a conformal deposition is then made of a metal multi-layer on the layer 172 , the multi-layer including a titanium-nitride (TiN) layer 182 and a tungsten (W) layer 184 .
- the deposition may use a PVD process. The result is shown in FIG. 8E .
- a mask (not shown) is formed on the layer 184 using conventional lithographic masking techniques, and an etch is performed through the mask to pattern the layer 184 to form a plurality of tungsten base structures 188 .
- the etch may comprise a metal dry etch process.
- FIG. 8F the tungsten can form not only the base for the contacting the CDTI structures but also form a light shield extending over portions of the substrate in the core area 160 which may be sensitive to light or other factors.
- the tungsten base structures 188 include a first structure associated with the location of the opening 176 and the plurality of CDTI structures 146 in the peripheral area 162 and a second structure associated with a location spaced apart therefrom, for example in the core area 160 .
- a deposition is then made of a layer 192 of an oxide material on the tungsten base structures 188 and the layer 182 .
- the oxide material may comprise SiO 2 or other low index materials deposited using a PECVD process.
- a chemical mechanical polish (CMP) is then performed on the layer 192 . The result is shown in FIG. 8G .
- a mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open apertures 196 in the layer 192 that exposes the tungsten base structures 188 .
- the etch may comprise a dry etch process. The result is shown in FIG. 8H .
- the bonding pads 130 , 130 ′ may include a metal liner 132 and a metal block 134 .
- the metal liner 132 may be made of Ti, TiN, Ta or TaN.
- the metal block 134 may be made of aluminum.
- the bonding pad 130 can be located at the back side surface 112 and be electrically connected through the CDTI structures 146 in the peripheral area 162 and the contacts 122 to the metallization layers M 1 -Mn.
- the bonding pad 130 ′ may also be electrically connected to CDTI structures the metal routing lines. The result is shown in FIG. 8I .
- the aperture 196 is not formed over the tungsten base structures 188 located over the core area 160 .
- FIG. 9 shows a plan view of a back side of a small portion of an integrated circuit device formed using one of the methods disclosed herein.
- the bonding pads 130 are provided on the peripheral area 162 adjacent a perimeter edge 200 .
- Each bonding pad 130 is associated with a plurality of CDTI structures 146 .
- Reference 202 shows an implementation using an intersecting pattern of rows 54 and columns 56 for the CDTI structures 146 .
- Reference 204 shows an implementation using a pattern of parallel rows 54 for the CDTI structures 146 .
- Reference 206 shows an implementation using a pattern of parallel columns 56 for the CDTI structures 146 .
- the integrated circuits within the core area 160 may comprise photosensitive integrated circuits.
- the core area 160 could include a plurality of such photosensitive integrated circuits arranged in rows and columns to form a pixel array.
- Each photosensitive integrated circuit may comprise a circuit of the back-side illumination (BSI) type which receives radiation through the back side of the integrate circuit chip. This is the same side of the integrated circuit chip where the bonding pads 130 are located.
- FIGS. 2G, 5G, 6G and 7E each illustrate such a configuration for the integrated circuit device where the CDTI structures 146 in the core area 160 delimit a photosensitive integrated circuit 210 and an optical filter 212 and optical lens 214 are provided on the back side in alignment with the of photosensitive integrated circuit 210 .
- FIG. 8K shows also that certain light sensitive portions of the core area 160 can be optically shielded by the tungsten base structures 188 .
- the shield provided by the tungsten base structures 188 in the core area 160 may be an electromagnetic shield.
- tungsten base structures 188 is equally applicable in the implementations of the process as shown in FIGS. 2F, 5F, 6F and 7D .
- the process shown in FIGS. 8E-8K would be implemented to replace the process shown in FIGS. 2G, 5G, 6G and 7E .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Health & Medical Sciences (AREA)
- Electromagnetism (AREA)
- Toxicology (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A semiconductor substrate has a back side surface and a front side surface. Metallization levels are provide at the front side surface. Capacitive deep trench isolation structures extend completely through the semiconductor substrate from the front side surface to the back side surface. Each capacitive deep trench isolation structure includes a conductive region insulated from the semiconductor substrate by an insulating liner. The conductive regions at first ends of the plurality of capacitive deep trench isolation structures are electrically connected to a first metallization level by electrical contacts. A bonding pad structure is located at the back side surface of the semiconductor substrate in direct physical and electrical connection to the conductive regions at second ends of the capacitive deep trench isolation structures.
Description
- The present disclosure generally relates to the formation of bonding pads for integrated circuits and, in particular, to the formation of bonding pads on a back side of a semiconductor substrate for electrical connection to front side metallization through capacitive deep trench isolation (CDTI) structures.
-
FIG. 1 shows a cross-section of a conventional integrated circuit device. The device includes asemiconductor substrate 10 having aback side surface 12 and afront side surface 14. Integrated circuits such astransistors 16 are formed at thefront side surface 14 in an active region of thesubstrate 10. Adielectric layer 20, sometimes referred to as a premetallization dielectric (PMD) layer, covers thefront side surface 14 and the integrated circuits.Metal contacts 22 extend through thedielectric layer 20 to make electrical contact with the integrated circuits; such as, for example, to contact polysilicon lines (like the gate G) extending over the front side surface and doped diffusion regions (like the source S and drain D) formed in thesubstrate 10 at the front side surface. A plurality of metallization levels M1-Mn are formed over thedielectric layer 20. The metallization levels M1-Mn includemetal lines 24 andmetal vias 26 that are electrically connected to thecontacts 22 and configured to make electrical interconnections. Abonding pad 30 is formed over the last metallization level Mn and is in electrical connection to the electrical interconnections of the metallization levels. - It is also known in the art to isolate active regions of the
substrate 10 using shallow trench isolation (STI)structures 40. An example of this is shown inFIG. 1 with respect to the active region for thetransistor 16. It is also known in the art to isolate active regions of the substrate using deep trench isolation (DTI)structures 42. An example of this is shown inFIG. 1 with respect to region 44 (for simplifying the illustration, the integrated circuits present withinregion 44 are not explicitly shown). It is further known in the art to isolate active regions of the substrate using capacitive deep trench isolation (CDTI) structures 46 (also known in the art as metal-filled DTI). An example of this is shown inFIG. 1 with respect to region 48 (for simplifying the illustration, the integrated circuits present withinregion 48 are not explicitly shown). The CDTI differs from the DTI in that the CDTI includes aconductive region 50 made of any suitable conductive material (such as doped polysilicon or a metal) that is insulated from thesubstrate 10 by an insulating liner 52. Theconductive region 50 may be electrically connected through acontact 22 to the metal lines and vias of the metallization levels M1-Mn. Through this electrical connection, the conductive region may be biased by a desired voltage potential. The DTI and CDTI may each have depths which extend from thefront side surface 14 to theback side surface 12 of thesubstrate 10. - In an implementation, the
region 48 delimited by theCDTI structures 46 may include a photosensitive circuit such as a photodiode. In the illustration ofFIG. 1 , that photodiode receives light through theback side surface 12. This technology is known to those skilled in the art as back side illumination (BSI). Asuitable filter 70 andlens 72 may be positioned at theback side surface 12 in alignment with theregion 48 to direct light towards the photosensitive circuit. - In an embodiment, an integrated circuit comprises: a semiconductor substrate having a back side surface and a front side surface; a plurality of metallization levels including metal lines and vias; a plurality of capacitive deep trench isolation structures, wherein each capacitive deep trench isolation structure extends completely through the semiconductor substrate from the front side surface to the back side surface, each capacitive deep trench isolation structure comprising a conductive region insulated from the semiconductor substrate by an insulating liner; electrical contacts between the conductive regions at first ends of the plurality of capacitive deep trench isolation structures to a first metallization level of said plurality of metallization levels; and a bonding pad structure located at the back side surface of the semiconductor substrate, wherein the bonding pad structure is directly physically and electrically connected to the conductive regions at second ends of the plurality of capacitive deep trench isolation structures.
- In an embodiment, a method comprises: forming a semiconductor substrate having a back side surface and a front side surface and that includes a plurality of capacitive deep trench isolation structures extending completely through the semiconductor substrate from the front side surface to the back side surface, each capacitive deep trench isolation structure comprising a conductive region insulated from the semiconductor substrate by an insulating liner; providing a metallization structure electrically connected to first ends of the plurality of capacitive deep trench isolation structures; and forming a bonding pad structure located at the back side surface of the semiconductor substrate, wherein the bonding pad structure is directly physically and electrically connected to the conductive regions at second ends of the plurality of capacitive deep trench isolation structures.
- The method for forming the bonding pad structure may comprise: recessing the back side surface of the semiconductor substrate to expose ends of the plurality of capacitive deep trench isolation structures; depositing a conformal layer of a dielectric material on the recessed back side surface and exposed ends of the plurality of capacitive deep trench isolation structures; depositing a conformal layer of an oxide material on the conformal layer of the dielectric material; planarizing the oxide material layer; opening an aperture extending through at least the dielectric material which extends on end surfaces of the plurality of capacitive deep trench isolation structures to expose the conductive regions at second ends of the plurality of capacitive deep trench isolation structures; and depositing one or more metal materials forming the bonding pad structure within said aperture.
- The method for forming the bonding pad structure may alternatively comprise: depositing a conformal layer of a dielectric material on the back side surface; depositing a conformal layer of an oxide material on the conformal layer of the dielectric material; opening an aperture extending through the both the oxide material layer and the dielectric material layer to expose the conductive regions at second ends of the plurality of capacitive deep trench isolation structures; and depositing one or more metal materials forming the bonding pad structure within said aperture.
- The method for forming the bonding pad structure may alternatively comprise: depositing a conformal layer of a dielectric material on the back side surface; depositing a first conformal layer of an oxide material on the conformal layer of the dielectric material; opening a first aperture extending through the both the first oxide material layer and the dielectric material layer to expose the conductive regions at second ends of the plurality of capacitive deep trench isolation structures; depositing a first metal liner within the first aperture; depositing a layer of tungsten on the first metal liner; depositing a second conformal layer of an oxide material on the layer of tungsten; opening a second aperture extending through the second oxide material layer to expose a top surface of the layer of tungsten; and depositing one or more metal materials forming the bonding pad structure within said second aperture.
- The foregoing and other features and advantages of the present disclosure will become further apparent from the following detailed description of the embodiments, read in conjunction with the accompanying drawings. The detailed description and drawings are merely illustrative of the disclosure, rather than limiting the scope of the invention as defined by the appended claims and equivalents thereof.
- Embodiments are illustrated by way of example in the accompanying figures not necessarily drawn to scale, in which like numbers indicate similar parts, and in which:
-
FIG. 1 is a cross-sectional view of a conventional integrated circuit device; -
FIGS. 2A-2G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures; -
FIGS. 3A-3B are plan views showing arrangements of CDTI structures; -
FIGS. 4A-4B are plan views showing the relationship between the bonding pad and the arrangement of CDTI structures; -
FIGS. 5A-5G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using CDTI structures; -
FIGS. 6A-6G show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using CDTI structures; -
FIGS. 7A-7E show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using CDTI structures; -
FIGS. 8A-8I show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using CDTI structures; -
FIGS. 8J-8K show an alternative implementation; and -
FIG. 9 shows a plan view of a back side of an integrated circuit device. - Reference is now made to
FIGS. 2A-2G which show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures. -
FIG. 2A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, seeFIG. 1 ) have already been formed in and on thefront side surface 114 of asemiconductor substrate 110 in active regions; the premetallizationdielectric layer 120 has already been formed; thecontacts 122 extending through thelayer 120 have already been formed; and the metallization levels M1-Mn have already been formed. It will be noted that the illustration inFIG. 2A is flipped upside-down with respect to the illustration of similar structures as shown inFIG. 1 . Thesubstrate 110 includes acore area 160 and aperipheral area 162 that is outside of the core area. Theperipheral area 162 may, for example, be located along a peripheral edge of thesubstrate 110, although it will be understood that this is not a requirement. In an example implementation, thecore area 160 may include photosensitive integrated circuits and theperipheral area 162 may include input/output (I/O) integrated circuits. The photosensitive integrated circuits are electrically connected to the I/O integrated circuits through themetal lines 124 andvias 126 of the metallization levels M1-Mn. Capacitive deep trench isolation (CDTI) structures 146 (also known in the art as metal-filled DTI) are used within both thecore area 160 and theperipheral area 162. TheCDTI structures 146 in theperipheral area 162, however, are not used to isolate an active region of thesubstrate 110 in which integrated circuits are formed. Rather, theCDTI structures 146 in theperipheral area 162 are used to provide an electrical connection through thesubstrate 110 from thefront side surface 114 to theback side surface 112. TheCDTI structures 146 in theperipheral area 162 may be connected, for example, to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. - A plan view of the
front side surface 114 in theperipheral area 162 is shown inFIG. 3A . TheCDTI structures 146 are arranged in an intersecting pattern ofrows 54 andcolumns 56. This illustration shows a 2 x 2 configuration of rows and columns. TheCDTI structure 146 of eachrow 54 andcolumn 56 is formed in a trench having a width W and a length L, where L>>W. The trenches for the rows and columns intersect in the form of a grid or mesh shape. Sidewalls of each trench are lined with an insulating material to form the insulatingliner 152. The trenches are filled with a conductive material to form theconductive region 150. The conductive material for theconductive region 150 may comprise a plurality of different material layers and fillings. - As an alternative,
FIG. 3B shows an implementation where theCDTI structures 146 are arranged in a non-intersecting pattern (comprising, for example, a plurality of parallel rows or columns). - A substrate recess process is then performed on the
back side surface 112. The substrate recess process is selective to remove semiconductor substrate material and reduce the thickness of thesubstrate 110. In an embodiment, the substrate recess process may comprise a selective (silicon) etch. The result of completion of the substrate recess process is shown inFIG. 2B .Portions 154 of theCDTI structures 146 are exposed from the recessed backside surface 112 r of thesubstrate 110. The substrate recess process may also remove some of the insulatingliner 152. An end of theconductive region 150 is exposed. - A conformal deposition is then made of a
layer 170 of a high k dielectric material on the recessed backside surface 112 r and the exposedportions 154 of theCDTI structures 146. As an example, k>15 and the dielectric material may comprise HfO2 or Al2O3. The deposition may use an ALD or (MO)CVD process. The result is shown inFIG. 2C . - A deposition is then made of a
layer 172 of an oxide material on thelayer 170. As an example, the oxide material may comprise SiO2 deposited using PECVD. The result is shown inFIG. 2D . - A chemical mechanical polish (CMP) is then performed on the
layer 172, with that polish stopping when thelayer 170 is reached. The result is shown inFIG. 2E . - A mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an
aperture 176 in thelayers portions 154 of theCDTI structures 146 in theperipheral area 162. As an example, the etch may comprise a standard dry etch process with selectivity with respect to the metal filling the CDTI. The result is shown inFIG. 2F . - Conventional lithographic techniques are then used to pattern one or more metal material deposits to form a
bonding pad 130 at least within theaperture 176. Thebonding pad 130 may include ametal liner 132 and ametal block 134. Themetal liner 132 may be made of Ti, TiN, Ta, or TaN. Themetal block 134 may be made of aluminum. With this configuration, thebonding pad 130 can be located at the recessed backside surface 112 r and be electrically connected through theCDTI structures 146 in theperipheral area 162 and thecontacts 122 to the metallization layers M1-Mn. The result is shown inFIG. 2G . -
FIG. 4A shows a plan view in a direction of the recessed backside surface 112 r in theperipheral area 162 which illustrates the relationship between the shape and area of theaperture 176, the shape and area of thebonding pad 130 and shape and area of the intersecting pattern ofrows 54 andcolumns 56 for the CDTI structures 146 (shown inFIG. 3A ). In a preferred implementation, the area of thebonding pad 130 exceeds the area of the intersecting pattern ofrows 54 andcolumns 56 for theCDTI structures 146. The plan view further shows the alignment of thebonding pad 130 relative to the intersecting pattern ofrows 54 andcolumns 56. - It will be noted that although an implementation utilizes intersecting rows/columns of
CDTI structures 146, it is also possible to form the interconnection structure through thesubstrate 110 using a plurality of parallel CDTI structures (for example, only rows or only columns) as shown inFIG. 3B .FIG. 4B shows a plan view in a direction of the recessed backside surface 112 r in theperipheral area 162 which illustrates the relationship between the shape and area of theaperture 176, the shape and area of thebonding pad 130 and shape and area of the non-intersecting pattern of CDTI structures 146 (shown inFIG. 3A ). In a preferred implementation, the area of thebonding pad 130 exceeds the area of the non-intersecting pattern ofCDTI structures 146. The plan view further shows the alignment of thebonding pad 130 relative to the non-intersecting pattern. - Reference is now made to
FIGS. 5A-5G which show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures. -
FIG. 5A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, seeFIG. 1 ) have already been formed in and on thefront side surface 114 of asemiconductor substrate 110 in active regions; thepremetallization dielectric layer 120 has already been formed; thecontacts 122 extending through thelayer 120 have already been formed; and the metallization levels M1-Mn have already been formed. It will be noted that the illustration inFIG. 5A is flipped upside-down with respect to the illustration of similar structures as shown inFIG. 1 . Thesubstrate 110 includes acore area 160 and aperipheral area 162 that is outside of the core area. Theperipheral area 162 may, for example, be located along a peripheral edge of thesubstrate 110, although it will be understood that this is not a requirement. In an example implementation, thecore area 160 may include photosensitive integrated circuits and theperipheral area 162 may include input/output (I/O) integrated circuits. The photosensitive integrated circuits are electrically connected to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. Capacitive deep trench isolation (CDTI) structures 146 (also known in the art as metal-filled DTI) are used within both thecore area 160 and theperipheral area 162. TheCDTI structures 146 in theperipheral area 162, however, are not used to isolate an active region of thesubstrate 110 which integrated circuits are formed. Rather, theCDTI structures 146 in theperipheral area 162 are used to provide an electrical connection through thesubstrate 110 from thefront side surface 114 to theback side surface 112. TheCDTI structures 146 in theperipheral area 162 may be connected, for example, to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. - Plan views of the
front side surface 114 in theperipheral area 162 illustrating different arrangements for theCDTI structures 146 are shown inFIGS. 3A-3B . - A substrate recess process is then performed on the
back side surface 112. The substrate recess process is selective to remove semiconductor substrate material and reduce the thickness of thesubstrate 110. In an embodiment, the substrate recess process may comprise a selective (silicon) etch. The result of completion of the substrate recess process is shown inFIG. 5B .Portions 154 of theCDTI structures 146 are exposed from the recessed backside surface 112 r of thesubstrate 110. The substrate recess process may also remove some of the insulatingliner 152. An end of theconductive region 150 is exposed. - A conformal deposition is then made of a
layer 170 of a high k dielectric material on the recessed backside surface 112 r and the exposedportions 154 of theCDTI structures 146. As an example, k>15 and the dielectric material may comprise HfO2 or Al2O3. The deposition may use an ALD or (MO)CVD process. The result is shown inFIG. 5C . - A deposition is then made of a
layer 172 of an oxide material on thelayer 170. As an example, the oxide material may comprise SiO2 deposited using a PECVD process. The result is shown inFIG. 5D . - A chemical mechanical polish (CMP) is then performed on the
layer 172, with that polish stopping before reaching thelayer 170. The result is shown inFIG. 5E . - A mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an
aperture 176 in thelayers portions 154 of theCDTI structures 146 in theperipheral area 162. As an example, the etch may comprise a standard dry etch process with selectivity with respect to the metal filling the CDTI. The result is shown inFIG. 5F . - Conventional lithographic techniques are then used to pattern one or more metal material deposits to form a
bonding pad 130 at least within theaperture 176. Thebonding pad 130 may include ametal liner 132 and ametal block 134. Themetal liner 132 may be made of Ti, TiN, Ta, or TaN. Themetal block 134 may be made of aluminum. With this configuration, thebonding pad 130 can be located at the recessed backside surface 112 r and be electrically connected through theCDTI structures 146 in theperipheral area 162 and thecontacts 122 to the metallization layers M1-Mn. The result is shown inFIG. 5G . -
FIGS. 4A-4B show plan views in a direction of the recessed backside surface 112 r in theperipheral area 162 which illustrates the relationship between the shape and area of theaperture 176, the shape and area of thebonding pad 130 and the shape and area of different arrangements for the pattern for theCDTI structures 146. - Reference is now made to
FIGS. 6A-6G which show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures. -
FIG. 6A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, seeFIG. 1 ) have already been formed in and on thefront side surface 114 of asemiconductor substrate 110 in active regions; thepremetallization dielectric layer 120 has already been formed; thecontacts 122 extending through thelayer 120 have already been formed; and the metallization levels M1-Mn have already been formed. It will be noted that the illustration inFIG. 6A is flipped upside-down with respect to the illustration of similar structures as shown inFIG. 1 . Thesubstrate 110 includes acore area 160 and aperipheral area 162 that is outside of the core area. Theperipheral area 162 may, for example, be located along a peripheral edge of thesubstrate 110, although it will be understood that this is not a requirement. In an example implementation, thecore area 160 may include photosensitive integrated circuits and theperipheral area 162 may include input/output (I/O) integrated circuits. The photosensitive integrated circuits are electrically connected to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. Capacitive deep trench isolation (CDTI) structures 146 (also known in the art as metal-filled DTI) are used within both thecore area 160 and theperipheral area 162. TheCDTI structures 146 in theperipheral area 162, however, are not used to isolate an active region of thesubstrate 110 which integrated circuits are formed. Rather, theCDTI structures 146 in theperipheral area 162 are used to provide an electrical connection through thesubstrate 110 from thefront side surface 114 to theback side surface 112. TheCDTI structures 146 in theperipheral area 162 may be connected, for example, to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. - Plan views of the
front side surface 114 in theperipheral area 162 illustrating different arrangements for theCDTI structures 146 are shown inFIGS. 3A-3B . - A substrate recess process is then performed on the
back side surface 112. The substrate recess process is selective to remove semiconductor substrate material and reduce the thickness of thesubstrate 110. In an embodiment, the substrate recess process may comprise a selective (silicon) etch. The result of completion of the substrate recess process is shown inFIG. 6B . The implementation of the substrate recess process inFIG. 6B differs from that performed in connection withFIGS. 2B and 5B in that the recess occurs only within theperipheral area 162.Portions 154 of theCDTI structures 146 in theperipheral area 162 are exposed from the recessed backside surface 112 r of thesubstrate 110. The substrate recess process may also remove some of the insulatingliner 152. An end of theconductive region 150 is exposed. - A conformal deposition is then made of a
layer 170 of a high k dielectric material on the recessed backside surface 112 r and the exposedportions 154 of theCDTI structures 146 in theperipheral area 162 and on theback side surface 112 in thecore area 160. As an example, k>15 and the dielectric material may comprise HfO2 or Al2O3. The deposition may use an ALD or (MO)CVD process. The result is shown inFIG. 6C . - A deposition is then made of a
layer 172 of an oxide material on thelayer 170. As an example, the oxide material may comprise SiO2 deposited using a PECVD process. The result is shown inFIG. 6D . - A chemical mechanical polish (CMP) is then performed on the
layer 172. The result is shown inFIG. 6E . - A mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an
aperture 176 in thelayers portions 154 of theCDTI structures 146 in theperipheral area 162. As an example, the etch may comprise a standard dry etch process with selectivity with respect to the metal filling the CDTI. The result is shown inFIG. 6F . - Conventional lithographic techniques are then used to pattern one or more metal material deposits to form a
bonding pad 130 at least within theaperture 176. Thebonding pad 130 may include ametal liner 132 and ametal block 134. Themetal liner 132 may be made of Ti, TiN, Ta or TaN. Themetal block 134 may be made of aluminum. With this configuration, thebonding pad 130 can be located at the recessed backside surface 112 r and be electrically connected through theCDTI structures 146 in theperipheral area 162 and thecontacts 122 to the metallization layers M1-Mn. The result is shown inFIG. 6G . -
FIGS. 4A-4B show plan views in a direction of the recessed backside surface 112 r in theperipheral area 162 which illustrates the relationship between the shape and area of theaperture 176, the shape and area of thebonding pad 130 and the shape and area of different arrangements for the pattern for theCDTI structures 146. - Reference is now made to
FIGS. 7A-7E which show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures. -
FIG. 7A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, seeFIG. 1 ) have already been formed in and on thefront side surface 114 of asemiconductor substrate 110 in active regions; thepremetallization dielectric layer 120 has already been formed; thecontacts 122 extending through thelayer 120 have already been formed; and the metallization levels M1-Mn have already been formed. It will be noted that the illustration inFIG. 7A is flipped upside-down with respect to the illustration of similar structures as shown inFIG. 1 . Thesubstrate 110 includes acore area 160 and aperipheral area 162 that is outside of the core area. Theperipheral area 162 may, for example, be located along a peripheral edge of thesubstrate 110, although it will be understood that this is not a requirement. In an example implementation, thecore area 160 may include photosensitive integrated circuits and theperipheral area 162 may include input/output (I/O) integrated circuits. The photosensitive integrated circuits are electrically connected to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. Capacitive deep trench isolation (CDTI) structures 146 (also known in the art as metal-filled DTI) are used within both thecore area 160 and theperipheral area 162. TheCDTI structures 146 in theperipheral area 162, however, are not used to isolate an active region of thesubstrate 110 which integrated circuits are formed. Rather, theCDTI structures 146 in theperipheral area 162 are used to provide an electrical connection through thesubstrate 110 from thefront side surface 114 to theback side surface 112. Theback side surface 112 in this implementation is prepared, for example, through a chemical mechanical polish (CMP) that exposes the ends of the CDTI structures 146 (in particular, the conductive region 150). TheCDTI structures 146 in theperipheral area 162 may be connected, for example, to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. - Plan views of the
front side surface 114 in theperipheral area 162 illustrating different arrangements for theCDTI structures 146 are shown inFIGS. 3A-3B . - A conformal deposition is then made of a
layer 170 of a high k dielectric material on theback side surface 112. As an example, k>15 and the dielectric material may comprise HfO2 or Al2O3. The deposition may use an ALD or (MO)CVD process. The result is shown inFIG. 7B . - A deposition is then made of a
layer 172 of an oxide material on thelayer 170. As an example, the oxide material may comprise SiO2 deposited using a PECVD process. Optionally, a chemical mechanical polish (CMP) could be performed on thelayer 172 if needed. The result is shown inFIG. 7C . - A mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an
aperture 176 in thelayers peripheral area 162. As an example, the etch may comprise a standard dry etch with selectivity with respect to the metal filling the CDTI. The result is shown inFIG. 7D . It will be noted that in this implementation only a subset of the ends of theCDTI structures 146 in theperipheral area 162 are exposed by theaperture 176. This is just an example, and in another implementation the ends of all of theCDTI structures 146 could be exposed (as shown withFIGS. 2F, 5F and 6F ). - Conventional lithographic techniques are then used to pattern one or more metal material deposits to form a
bonding pad 130 at least within theaperture 176. Thebonding pad 130 may include ametal liner 132 and ametal block 134. Themetal liner 132 may be made of Ti, TiN, Ta or TaN. Themetal block 134 may be made of aluminum. With this configuration, thebonding pad 130 can be located at theback side surface 112 and be electrically connected through theCDTI structures 146 in theperipheral area 162 and thecontacts 122 to the metallization layers M1-Mn. The result is shown inFIG. 7E . - Reference is now made to
FIGS. 8A-81 which show steps of a method for making an integrated circuit device where a back side bonding pad is electrically connected to front side metallization using capacitive deep trench isolation (CDTI) structures. -
FIG. 8A shows a cross section of the integrated circuit device at a point in time of the device fabrication process where: integrated circuits (not explicitly shown, seeFIG. 1 ) have already been formed in and on thefront side surface 114 of asemiconductor substrate 110 in active regions; thepremetallization dielectric layer 120 has already been formed; thecontacts 122 extending through thelayer 120 have already been formed; and the metallization levels M1-Mn have already been formed. It will be noted that the illustration inFIG. 8A is flipped upside-down with respect to the illustration of similar structures as shown inFIG. 1 . Thesubstrate 110 includes acore area 160 and aperipheral area 162 that is outside of the core area. Theperipheral area 162 may, for example, be located along a peripheral edge of thesubstrate 110, although it will be understood that this is not a requirement. In an example implementation, thecore area 160 may include photosensitive integrated circuits and theperipheral area 162 may include input/output (I/O) integrated circuits. The photosensitive integrated circuits are electrically connected to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. Capacitive deep trench isolation (CDTI) structures 146 (also known in the art as metal-filled DTI) are used within both thecore area 160 and theperipheral area 162. TheCDTI structures 146 in theperipheral area 162, however, are not used to isolate an active region of thesubstrate 110 which integrated circuits are formed. Rather, theCDTI structures 146 in theperipheral area 162 are used to provide an electrical connection through thesubstrate 110 from thefront side surface 114 to theback side surface 112. Theback side surface 112 in this implementation is prepared, for example, through a chemical mechanical polish (CMP) that exposes the ends of the CDTI structures 146 (in particular, the conductive region 150). TheCDTI structures 146 in theperipheral area 162 may be connected, for example, to the I/O integrated circuits through themetal lines 124 and vias 126 of the metallization levels M1-Mn. - Plan views of the
front side surface 114 in theperipheral area 162 illustrating different arrangements for theCDTI structures 146 are shown inFIGS. 3A-3B . - A conformal deposition is then made of a
layer 170 of a high k dielectric material on theback side surface 112. As an example, k>15 and the dielectric material may comprise HfO2 or Al2O3. The deposition may use an ALD or (MO)CVD process. The result is shown inFIG. 8B . - A deposition is then made of a
layer 172 of an oxide material on thelayer 170. As an example, the oxide material may comprise SiO2 deposited using a PECVD process. Optionally, a chemical mechanical polish (CMP) may be performed on thelayer 172 if needed. The result is shown inFIG. 8C . - A mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open an
aperture 176 in thelayers peripheral area 162. As an example, the etch may comprise a standard dry etch process with selectivity with respect to the metal filling the CDTI. The result is shown inFIG. 8D . It will be noted that in this implementation only a subset of the ends of theCDTI structures 146 in theperipheral area 162 are exposed by theaperture 176. This is just an example, and in another implementation the ends of all of theCDTI structures 146 could be exposed. - A conformal deposition is then made of a metal multi-layer on the
layer 172, the multi-layer including a titanium-nitride (TiN)layer 182 and a tungsten (W)layer 184. The deposition may use a PVD process. The result is shown inFIG. 8E . - A mask (not shown) is formed on the
layer 184 using conventional lithographic masking techniques, and an etch is performed through the mask to pattern thelayer 184 to form a plurality oftungsten base structures 188. As an example, the etch may comprise a metal dry etch process. The result is shown inFIG. 8F . In this implementation, the tungsten can form not only the base for the contacting the CDTI structures but also form a light shield extending over portions of the substrate in thecore area 160 which may be sensitive to light or other factors. Thetungsten base structures 188 include a first structure associated with the location of theopening 176 and the plurality ofCDTI structures 146 in theperipheral area 162 and a second structure associated with a location spaced apart therefrom, for example in thecore area 160. - A deposition is then made of a
layer 192 of an oxide material on thetungsten base structures 188 and thelayer 182. As an example, the oxide material may comprise SiO2 or other low index materials deposited using a PECVD process. A chemical mechanical polish (CMP) is then performed on thelayer 192. The result is shown inFIG. 8G . - A mask (not shown) is formed on the polished surface using conventional lithographic masking techniques, and an etch is performed through the mask to open
apertures 196 in thelayer 192 that exposes thetungsten base structures 188. As an example, the etch may comprise a dry etch process. The result is shown inFIG. 8H . - Conventional lithographic techniques are then used to pattern one or more metal material deposits to form
bonding pads apertures 196. - The
bonding pads metal liner 132 and ametal block 134. Themetal liner 132 may be made of Ti, TiN, Ta or TaN. Themetal block 134 may be made of aluminum. With this configuration, thebonding pad 130 can be located at theback side surface 112 and be electrically connected through theCDTI structures 146 in theperipheral area 162 and thecontacts 122 to the metallization layers M1-Mn. Thebonding pad 130′ may also be electrically connected to CDTI structures the metal routing lines. The result is shown inFIG. 8I . - In an alternative implementation, as shown in
FIGS. 8J and 8K , theaperture 196 is not formed over thetungsten base structures 188 located over thecore area 160. -
FIG. 9 shows a plan view of a back side of a small portion of an integrated circuit device formed using one of the methods disclosed herein. Thebonding pads 130 are provided on theperipheral area 162 adjacent aperimeter edge 200. Eachbonding pad 130 is associated with a plurality ofCDTI structures 146.Reference 202 shows an implementation using an intersecting pattern ofrows 54 andcolumns 56 for theCDTI structures 146.Reference 204 shows an implementation using a pattern ofparallel rows 54 for theCDTI structures 146.Reference 206 shows an implementation using a pattern ofparallel columns 56 for theCDTI structures 146. - As noted herein, the integrated circuits within the
core area 160 may comprise photosensitive integrated circuits. For example, thecore area 160 could include a plurality of such photosensitive integrated circuits arranged in rows and columns to form a pixel array. Each photosensitive integrated circuit may comprise a circuit of the back-side illumination (BSI) type which receives radiation through the back side of the integrate circuit chip. This is the same side of the integrated circuit chip where thebonding pads 130 are located.FIGS. 2G, 5G, 6G and 7E each illustrate such a configuration for the integrated circuit device where theCDTI structures 146 in thecore area 160 delimit a photosensitiveintegrated circuit 210 and anoptical filter 212 andoptical lens 214 are provided on the back side in alignment with the of photosensitiveintegrated circuit 210.FIG. 8K shows also that certain light sensitive portions of thecore area 160 can be optically shielded by thetungsten base structures 188. In yet another configuration, the shield provided by thetungsten base structures 188 in thecore area 160 may be an electromagnetic shield. - It will further be understood that the provision of
tungsten base structures 188 is equally applicable in the implementations of the process as shown inFIGS. 2F, 5F, 6F and 7D . In each case, the process shown inFIGS. 8E-8K would be implemented to replace the process shown inFIGS. 2G, 5G, 6G and 7E . - The foregoing description has provided by way of exemplary and non-limiting examples a full and informative description of one or more exemplary embodiments of this invention. However, various modifications and adaptations may become apparent to those skilled in the relevant arts in view of the foregoing description, when read in conjunction with the accompanying drawings and the appended claims. However, all such and similar modifications of the teachings of this invention will still fall within the scope of this invention as defined in the appended claims.
Claims (22)
1. An integrated circuit, comprising:
a semiconductor substrate having a back side surface and a front side surface;
a plurality of metallization levels including metal lines and vias;
a plurality of capacitive deep trench isolation structures, wherein each capacitive deep trench isolation structure extends completely through the semiconductor substrate from the front side surface to the back side surface, each capacitive deep trench isolation structure comprising a conductive region insulated from the semiconductor substrate by an insulating liner;
electrical contacts between the conductive regions at first ends of the plurality of capacitive deep trench isolation structures to a first metallization level of said plurality of metallization levels; and
a bonding pad structure located at the back side surface of the semiconductor substrate, wherein the bonding pad structure is directly physically and electrically connected to the conductive regions at second ends of the plurality of capacitive deep trench isolation structures.
2. The integrated circuit of claim 1 , wherein the plurality of capacitive deep trench isolation structures are arranged in an intersecting pattern of rows and columns.
3. The integrated circuit of claim 1 , wherein the plurality of capacitive deep trench isolation structures are arranged in a pattern of parallel rows.
4. The integrated circuit of claim 3 , wherein each capacitive deep trench isolation structure has a width and a length, and wherein the length is greater than the width, and wherein the rows extend parallel to the lengths of the capacitive deep trench isolation structures.
5. The integrated circuit of claim 1 , wherein the plurality of capacitive deep trench isolation structures are arranged in a pattern of parallel columns.
6. The integrated circuit of claim 5 , wherein each capacitive deep trench isolation structure has a width and a length, and wherein the length is greater than the width, and wherein the columns extend parallel to the lengths of the capacitive deep trench isolation structures.
7. The integrated circuit of claim 1 , wherein the bonding pad structure comprises a metal liner and a metal block over the metal liner, the metal liner being directly physically and electrically connected to the conductive regions at second ends of the plurality of capacitive deep trench isolation structures.
8. The integrated circuit of claim 1 , wherein the ends of the plurality of capacitive deep trench isolation structures project beyond the back side surface of the semiconductor substrate.
9. The integrated circuit of claim 1 , wherein the ends of the plurality of capacitive deep trench isolation structures are coplanar with the back side surface of the semiconductor substrate.
10. The integrated circuit of claim 1 , wherein each capacitive deep trench isolation structure has a width and a length, and wherein the length is greater than the width.
11. The integrated circuit of claim 1 , wherein the bonding pad structure comprises a first metal liner, a layer of tungsten over the first metal liner, a second metal liner over the layer of tungsten and a metal block over the layer of tungsten, the first metal liner being directly physically and electrically connected to the conductive regions at second ends of the plurality of capacitive deep trench isolation structures.
12. The integrated circuit of claim 11 , wherein the first metal liner and the layer of tungsten over the first metal liner are further positioned at a location at the back side surface spaced apart from the bonding pad structure, and further comprising an additional pad structure in direct contact with the layer of tungsten at said location.
13-20. (canceled)
21. An integrated circuit, comprising:
a semiconductor substrate having a back side surface and a front side surface;
a plurality of metallization levels including metal lines and vias;
a plurality of capacitive deep trench isolation structures, wherein each capacitive deep trench isolation structure extends completely through the semiconductor substrate from the front side surface to the back side surface, each capacitive deep trench isolation structure comprising a conductive region insulated from the semiconductor substrate by an insulating liner;
electrical contacts between first ends of the conductive regions for the plurality of capacitive deep trench isolation structures to a first metallization level of said plurality of metallization levels; and
a bonding pad structure located at the back side surface of the semiconductor substrate, wherein the bonding pad structure is directly physically and electrically connected to the second ends of the conductive regions for the plurality of capacitive deep trench isolation structures.
22. The integrated circuit of claim 21 , wherein the plurality of capacitive deep trench isolation structures are arranged in an intersecting pattern of rows and columns.
23. The integrated circuit of claim 21 , wherein the plurality of capacitive deep trench isolation structures are arranged in a pattern of parallel rows.
24. The integrated circuit of claim 23 , wherein each capacitive deep trench isolation structure has a width and a length, and wherein the length is greater than the width, and wherein the rows extend parallel to the lengths of the capacitive deep trench isolation structures.
25. The integrated circuit of claim 21 , wherein the plurality of capacitive deep trench isolation structures are arranged in a pattern of parallel columns.
26. The integrated circuit of claim 25 , wherein each capacitive deep trench isolation structure has a width and a length, and wherein the length is greater than the width, and wherein the columns extend parallel to the lengths of the capacitive deep trench isolation structures.
27. The integrated circuit of claim 21 , wherein the bonding pad structure comprises a metal liner and a metal block over the metal liner, the metal liner being directly physically and electrically connected to the second ends of the conductive regions for the plurality of capacitive deep trench isolation structures.
28. The integrated circuit of claim 21 , wherein the ends of the plurality of capacitive deep trench isolation structures project beyond the back side surface of the semiconductor substrate.
29. The integrated circuit of claim 21 , wherein each capacitive deep trench isolation structure has a width and a length, and wherein the length is greater than the width.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/707,009 US20190088695A1 (en) | 2017-09-18 | 2017-09-18 | Bonding pad architecture using capacitive deep trench isolation (cdti) structures for electrical connection |
US16/285,306 US10892291B2 (en) | 2017-09-18 | 2019-02-26 | Bonding pad architecture using capacitive deep trench isolation (CDTI) structures for electrical connection |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/707,009 US20190088695A1 (en) | 2017-09-18 | 2017-09-18 | Bonding pad architecture using capacitive deep trench isolation (cdti) structures for electrical connection |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/285,306 Division US10892291B2 (en) | 2017-09-18 | 2019-02-26 | Bonding pad architecture using capacitive deep trench isolation (CDTI) structures for electrical connection |
Publications (1)
Publication Number | Publication Date |
---|---|
US20190088695A1 true US20190088695A1 (en) | 2019-03-21 |
Family
ID=65720753
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/707,009 Abandoned US20190088695A1 (en) | 2017-09-18 | 2017-09-18 | Bonding pad architecture using capacitive deep trench isolation (cdti) structures for electrical connection |
US16/285,306 Active US10892291B2 (en) | 2017-09-18 | 2019-02-26 | Bonding pad architecture using capacitive deep trench isolation (CDTI) structures for electrical connection |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/285,306 Active US10892291B2 (en) | 2017-09-18 | 2019-02-26 | Bonding pad architecture using capacitive deep trench isolation (CDTI) structures for electrical connection |
Country Status (1)
Country | Link |
---|---|
US (2) | US20190088695A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190131329A1 (en) * | 2017-10-31 | 2019-05-02 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor image sensor |
US10978338B1 (en) * | 2019-11-13 | 2021-04-13 | Nanya Technology Corporation | Semiconductor device and manufacture method thereof |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI824467B (en) | 2016-12-14 | 2023-12-01 | 成真股份有限公司 | Logic drive based on standard commodity fpga ic chips |
US10447274B2 (en) | 2017-07-11 | 2019-10-15 | iCometrue Company Ltd. | Logic drive based on standard commodity FPGA IC chips using non-volatile memory cells |
US10957679B2 (en) | 2017-08-08 | 2021-03-23 | iCometrue Company Ltd. | Logic drive based on standardized commodity programmable logic semiconductor IC chips |
US10630296B2 (en) | 2017-09-12 | 2020-04-21 | iCometrue Company Ltd. | Logic drive with brain-like elasticity and integrality based on standard commodity FPGA IC chips using non-volatile memory cells |
US10608642B2 (en) | 2018-02-01 | 2020-03-31 | iCometrue Company Ltd. | Logic drive using standard commodity programmable logic IC chips comprising non-volatile radom access memory cells |
US11309334B2 (en) | 2018-09-11 | 2022-04-19 | iCometrue Company Ltd. | Logic drive using standard commodity programmable logic IC chips comprising non-volatile random access memory cells |
US10937762B2 (en) | 2018-10-04 | 2021-03-02 | iCometrue Company Ltd. | Logic drive based on multichip package using interconnection bridge |
US11211334B2 (en) | 2018-11-18 | 2021-12-28 | iCometrue Company Ltd. | Logic drive based on chip scale package comprising standardized commodity programmable logic IC chip and memory IC chip |
US11227838B2 (en) | 2019-07-02 | 2022-01-18 | iCometrue Company Ltd. | Logic drive based on multichip package comprising standard commodity FPGA IC chip with cooperating or supporting circuits |
US12176278B2 (en) | 2021-05-30 | 2024-12-24 | iCometrue Company Ltd. | 3D chip package based on vertical-through-via connector |
US12268012B2 (en) | 2021-09-24 | 2025-04-01 | iCometrue Company Ltd. | Multi-output look-up table (LUT) for use in coarse-grained field-programmable-gate-array (FPGA) integrated-circuit (IC) chip |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2010114687A1 (en) | 2009-03-30 | 2010-10-07 | Megica Corporation | Integrated circuit chip using top post-passivation technology and bottom structure technology |
JP2013143532A (en) | 2012-01-12 | 2013-07-22 | Toshiba Corp | Semiconductor device |
KR102032907B1 (en) * | 2013-04-22 | 2019-10-16 | 삼성전자주식회사 | Semiconductor device, semiconductor package and electronic system |
US10038026B2 (en) | 2015-06-25 | 2018-07-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Bond pad structure for bonding improvement |
-
2017
- 2017-09-18 US US15/707,009 patent/US20190088695A1/en not_active Abandoned
-
2019
- 2019-02-26 US US16/285,306 patent/US10892291B2/en active Active
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20190131329A1 (en) * | 2017-10-31 | 2019-05-02 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor image sensor |
US10510794B2 (en) * | 2017-10-31 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor image sensor |
US10978338B1 (en) * | 2019-11-13 | 2021-04-13 | Nanya Technology Corporation | Semiconductor device and manufacture method thereof |
CN112802819A (en) * | 2019-11-13 | 2021-05-14 | 南亚科技股份有限公司 | Semiconductor element and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
US10892291B2 (en) | 2021-01-12 |
US20190189654A1 (en) | 2019-06-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10892291B2 (en) | Bonding pad architecture using capacitive deep trench isolation (CDTI) structures for electrical connection | |
US9978829B2 (en) | Low impedance high density deep trench capacitor | |
CN102800683B (en) | Photoelectric conversion apparatus and method of manufacturing photoelectric conversion apparatus | |
US20240290740A1 (en) | Isolation structure for bond pad structure | |
JP6336826B2 (en) | Semiconductor device | |
US9484378B2 (en) | Semiconductor devices including back-side integrated circuitry | |
US9029176B2 (en) | Solid-state imaging device and method for manufacturing the same | |
CN102237389A (en) | Semiconductor device and method for manufacturing the same | |
CN108010926A (en) | Selective deposition and planarization of CMOS image sensors | |
JP6083572B2 (en) | Solid-state imaging device and manufacturing method thereof | |
US9601540B2 (en) | Method for producing semiconductor device | |
US11978756B2 (en) | Electronic device image sensor | |
CN106537897A (en) | Semiconductor device | |
US10186541B2 (en) | Semiconductor devices | |
JP5968481B2 (en) | Manufacturing method of semiconductor device | |
US11049764B1 (en) | Method for fabricating a semiconductor device | |
US20080111197A1 (en) | Semiconductor device including a misfet having divided source/drain regions | |
CN115000113B (en) | Backside illuminated image sensor and manufacturing method thereof | |
US11901395B2 (en) | Insulation structure forming method | |
US7816749B2 (en) | Photoelectric conversion device and method of producing the same, and method of producing line image sensor IC | |
JP5950531B2 (en) | Semiconductor device manufacturing method and semiconductor wafer | |
TWI877930B (en) | Image sensor device and method of manufacturing integrated circuit device | |
KR102796606B1 (en) | Semiconductor device | |
US20250126782A1 (en) | Semiconductor device and method for fabricating the same | |
KR101944935B1 (en) | Semiconductor device and method for fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: STMICROELECTRONICS (CROLLES 2) SAS, FRANCE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHHUN, SONARITH;IMBERT, GREGORY;SIGNING DATES FROM 20170913 TO 20170917;REEL/FRAME:043612/0777 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |