[go: up one dir, main page]

US20190067248A1 - Semiconductor device having laterally offset stacked semiconductor dies - Google Patents

Semiconductor device having laterally offset stacked semiconductor dies Download PDF

Info

Publication number
US20190067248A1
US20190067248A1 US15/686,029 US201715686029A US2019067248A1 US 20190067248 A1 US20190067248 A1 US 20190067248A1 US 201715686029 A US201715686029 A US 201715686029A US 2019067248 A1 US2019067248 A1 US 2019067248A1
Authority
US
United States
Prior art keywords
semiconductor die
semiconductor
die
package substrate
bond pads
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/686,029
Inventor
Chan H. Yoo
Ashok Pachamuthu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US15/686,029 priority Critical patent/US20190067248A1/en
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PACHAMUTHU, Ashok, YOO, CHAN H.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Priority to CN201880054975.9A priority patent/CN111052371A/en
Priority to PCT/US2018/042442 priority patent/WO2019040205A1/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE OF SECURITY INTEREST Assignors: U.S. BANK NATIONAL ASSOCIATION, AS AGENT
Priority to TW107126265A priority patent/TWI757526B/en
Publication of US20190067248A1 publication Critical patent/US20190067248A1/en
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE OF SECURITY INTEREST Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC., MICRON SEMICONDUCTOR PRODUCTS, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE OF SECURITY INTEREST Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Priority to US16/933,649 priority patent/US11037910B2/en
Priority to US17/320,116 priority patent/US11929349B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H10W90/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of semiconductor or other solid state devices
    • H01L25/03Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of semiconductor or other solid state devices
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, the devices being individual devices of subclass H10D or integrated devices of class H10
    • H10P72/74
    • H10W72/20
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
    • H01L2225/04All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same main group of the same subclass of class H10
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
    • H01L2225/04All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same main group of the same subclass of class H10
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06517Bump or bump-like direct electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
    • H01L2225/04All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same main group of the same subclass of class H10
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06562Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking at least one device in the stack being rotated or offset
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
    • H01L2225/04All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same main group of the same subclass of class H10
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06565Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices having the same size and there being no auxiliary carrier between the devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
    • H01L2225/04All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same main group of the same subclass of class H10
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06582Housing for the assembly, e.g. chip scale package [CSP]
    • H10P72/7424
    • H10W72/0198
    • H10W72/072
    • H10W72/07207
    • H10W72/07232
    • H10W72/07236
    • H10W72/07252
    • H10W72/07254
    • H10W72/073
    • H10W72/07307
    • H10W72/07338
    • H10W72/075
    • H10W72/07507
    • H10W72/221
    • H10W72/241
    • H10W72/248
    • H10W72/29
    • H10W72/354
    • H10W72/5473
    • H10W72/59
    • H10W72/856
    • H10W72/865
    • H10W72/877
    • H10W72/884
    • H10W72/932
    • H10W72/9445
    • H10W74/014
    • H10W74/019
    • H10W74/117
    • H10W74/142
    • H10W90/24
    • H10W90/26
    • H10W90/291
    • H10W90/724
    • H10W90/732
    • H10W90/734
    • H10W90/754

Definitions

  • the present disclosure generally relates to semiconductor devices.
  • the present technology relates to semiconductor devices having a semiconductor die stack that includes laterally offset semiconductor dies, and associated systems and methods.
  • Microelectronic devices such as memory devices, microprocessors, and light emitting diodes, typically include one or more semiconductor dies mounted to a substrate and encased in a protective covering.
  • the semiconductor dies include functional features, such as memory cells, processor circuits, interconnecting circuitry, etc.
  • Semiconductor die manufacturers are under increasing pressure to reduce the volume occupied by semiconductor dies and yet increase the capacity and/or speed of the resulting encapsulated assemblies. To meet these demands, semiconductor die manufacturers often stack multiple semiconductor dies vertically on top of each other to increase the capacity or performance of a microelectronic device within the limited volume on the circuit board or other element to which the semiconductor dies are mounted.
  • stacked dies are directly electrically interconnected—e.g., using through-silicon vias (TSVs) or flip-chip bonding—for providing an electrical connection to the circuit board or other element to which the dies are mounted.
  • TSVs through-silicon vias
  • flip-chip bonding for providing an electrical connection to the circuit board or other element to which the dies are mounted.
  • interconnecting the dies in this manner requires additional processing steps to create the vias and/or metallization features necessary to interconnect the dies.
  • the stacked dies are wire bonded to the circuit board or other element. While using wire bonds can avoid the cost and complexity associated with interconnecting the dies, wire bonds increase the total height of the die stack because they loop above each die in the stack, including the uppermost die.
  • FIGS. 1A and 1B are a cross-sectional view and a top plan view, respectively, illustrating a semiconductor device in accordance with embodiments of the present technology.
  • FIGS. 2A-2J are cross-sectional views illustrating a semiconductor device at various stages of manufacturing in accordance with embodiments of the present technology.
  • FIGS. 3A and 3B are a cross-sectional view and top plan view, respectively, illustrating a semiconductor device in accordance with embodiments of the present technology.
  • FIG. 4 is a top plan view of a semiconductor device in accordance with an embodiment of the present technology.
  • FIG. 5 is a schematic view of a system that includes a semiconductor device configured in accordance with embodiments of the present technology.
  • a semiconductor device includes a first semiconductor die coupled to a package substrate and a second semiconductor die stacked over the first semiconductor die and laterally offset from the first semiconductor die. Accordingly, the second semiconductor die can include an overhang portion that extends beyond at least one side of the first semiconductor die. In some embodiments, the second semiconductor die is stacked over only a first portion of the first semiconductor die and not a second portion of the first semiconductor die. In certain embodiments, (a) bonds pads of the first semiconductor die are located at the first portion and electrically coupled to the package substrate via wire bonds, and (b) bond pads of the second semiconductor die are located at the overhang portion and electrically coupled to the package substrate via conductive pillars.
  • the height of the semiconductor device is not limited by the height of the wire bonds, since the wire bonds are only coupled to the first semiconductor device and need not extend beyond the upper surface of the second semiconductor die.
  • the terms “vertical,” “lateral,” “upper,” and “lower” can refer to relative directions or positions of features in the semiconductor devices in view of the orientation shown in the Figures.
  • “upper” or “uppermost” can refer to a feature positioned closer to the top of a page than another feature.
  • These terms should be construed broadly to include semiconductor devices having other orientations, such as inverted or inclined orientations where top/bottom, over/under, above/below, up/down, and left/right can be interchanged depending on the orientation.
  • FIG. 1A is a cross-sectional view
  • FIG. 1B is a top plan view, illustrating a semiconductor device 100 (“device 100 ”) in accordance with an embodiment of the present technology.
  • the device 100 includes a first semiconductor die 110 and a second semiconductor die 120 (collectively “semiconductor dies 110 , 120 ”) carried by a package substrate 130 .
  • the semiconductor dies 110 , 120 can each have integrated circuits or components, data storage elements, processing components, and/or other features manufactured on semiconductor substrates.
  • the semiconductor dies 110 , 120 can include integrated memory circuitry and/or logic circuitry, which can include various types of semiconductor components and functional features, such as dynamic random-access memory (DRAM), static random-access memory (SRAM), flash memory, other forms of integrated circuit memory, processing circuits, imaging components, and/or other semiconductor features.
  • DRAM dynamic random-access memory
  • SRAM static random-access memory
  • flash memory other forms of integrated circuit memory
  • processing circuits processing circuits
  • imaging components imaging components
  • semiconductor features such as integrated circuit memory (DRAM), static random-access memory (SRAM), flash memory, other forms of integrated circuit memory, processing circuits, imaging components, and/or other semiconductor features.
  • the semiconductor dies 110 , 120 can be identical (e.g., memory dies manufactured to have the same design and specifications), but in other embodiments the semiconductor dies 110 , 120 can be different from each other (e.g., different types of memory dies or a combination of controller, logic, and/or memory dies).
  • the first semiconductor die 110 includes a lower surface 113 b facing the package substrate 130 and an upper surface 113 a opposite the lower surface 113 b.
  • the second semiconductor die 120 includes a lower surface 123 b facing the upper surface 113 a of the first semiconductor die 110 and the package substrate 130 , and an upper surface 123 a opposite the lower surface 123 b.
  • the second semiconductor die 120 is stacked over the first semiconductor die 110 such that a portion of the lower surface 123 b of the second semiconductor die 120 is over (e.g., directly above and/or adjacent to) the upper surface 113 a of the first semiconductor die 110 .
  • the second semiconductor die 120 is laterally offset from the first semiconductor die 110 such that the second semiconductor die 120 includes an overhang portion 124 that is not positioned over the first semiconductor die 110 , and the first semiconductor die 110 includes a corresponding open portion 114 where the second semiconductor die 120 is not positioned over the first semiconductor die 110 .
  • the first semiconductor die 110 can include opposing first sides 116 and opposing second sides 118 , and the second semiconductor die 120 can extend beyond only one of the first sides 116 (shown in phantom in FIG. 1B ) of the first semiconductor die 110 (e.g., in a direction along an axis X i generally parallel to second sides 118 ) to define the overhang portion 124 .
  • the second semiconductor die 120 can extend beyond more than one of the first sides 116 and/or second sides 118 of the first semiconductor die 110 to define the overhang portion 124 .
  • the size, shape, and relative extent of the open portion 114 of the first semiconductor die 110 and the overhang portion 124 of the second semiconductor die 120 depend at least on the relative dimensions (e.g., width, thickness, and length) and positioning (e.g., lateral offset) of the semiconductor dies 110 , 120 .
  • the semiconductor dies 110 , 120 can each have the same rectangular planform shape with the same or substantially similar dimensions.
  • the open portion 114 and the overhang portion 124 can both have rectangular planform shapes with the same or substantially similar dimensions.
  • the shape, size, and offset of the semiconductor dies 110 , 120 can differ.
  • first semiconductor die 110 and/or second semiconductor die 120 can be circular, square, polygonal, and/or other suitable shapes. Accordingly, the open portion 114 of the first semiconductor die 110 and/or the overhang portion 124 of the second semiconductor die 120 can have different relative shapes and/or sizes.
  • the first semiconductor die 110 further includes first bond pads 112 on (e.g., exposed at) the upper surface 113 a at the open portion 114 , and facing away from the package substrate 130 .
  • the second semiconductor die 120 includes second bond pads 122 on the lower surface 113 b at the overhang portion 124 , and facing the package substrate 130 . That is, the semiconductor dies 110 , 120 can be arranged in a face-to-face configuration in which the bond pads of each semiconductor die face opposite directions.
  • the first and second bond pads 112 , 122 (collectively “bond pads 112 , 122 ”; the bond pads 122 of the second semiconductor die are shown in phantom in FIG.
  • the bond pads 112 , 122 can have any other shape or configuration.
  • the bond pads 112 , 122 can be circular, polygonal, etc., and may be arranged in multiple rows and/or columns, along more than one side of the semiconductor dies 110 , 120 , etc.
  • the device 100 includes only two semiconductor dies. However, in other embodiments, the device 100 may include any number of semiconductor dies. For example, the device 100 may include one or more additional semiconductor dies stacked on the first semiconductor die 110 and/or second semiconductor die 120 , or the device 100 may have other semiconductor dies coupled to the package substrate 130 adjacent to the first semiconductor die 110 and/or second semiconductor die 120 .
  • the device 100 can further include a first die-attach material 142 formed at least partially between the lower surface 113 b of the first semiconductor die 110 and the package substrate 130 , and a second die-attach material 144 formed at least partially between the upper surface 113 a of the first semiconductor die 110 and the lower surface 123 b of the second semiconductor die 120 .
  • the first and second die-attach materials 142 , 144 can be, for example, adhesive films (e.g. die-attach films), epoxies, tapes, pastes, or other suitable materials.
  • the first and second die-attach materials 142 , 144 are the same material and/or have the substantially the same thickness. As shown in the embodiment of FIG.
  • the second die-attach material 144 can extend at least partially onto the overhang portion 124 of the second semiconductor die 120 .
  • the second die-attach material 144 can extend only between the first semiconductor die 110 and the second semiconductor die 120 .
  • the second die-attach material 144 can extend at least partially onto the open portion 114 of the first semiconductor die 110 .
  • the package substrate 130 can include a redistribution structure, an interposer, a printed circuit board, a dielectric spacer, another semiconductor die (e.g., a logic die), or another suitable substrate. More specifically, in the embodiment illustrated in FIG. 1A , the package substrate 130 has a first side 133 a and a second side 133 b opposite the first side 133 a, and includes an insulating material 135 that insulates conductive portions of the package substrate 130 .
  • the conductive portions of the package substrate can include first contacts 132 and second contacts 134 in and/or on the insulating material 135 and exposed at the first surface 133 a. As is more clearly illustrated in FIG.
  • the first contacts 132 are spaced laterally outward from (e.g., outboard of) one of the first sides 116 of the first semiconductor die 110 .
  • the second contacts 134 (obscured in FIG. 1B ) can be spaced laterally outward from the other of the first sides 116 and below the overhang portion 124 of the second semiconductor die 120 .
  • the second contacts 134 are vertically aligned with (e.g. superimposed below) the second bond pads 122 of the second semiconductor die 120 .
  • the conductive portions of the package substrate 130 can also include (a) conductive third contacts 136 in and/or on the insulating material 135 and exposed at the second surface 133 b of the package substrate 130 , and (b) conductive lines 138 (e.g., vias and/or traces) extending within and/or on the insulating material 135 to electrically couple individual ones of the first contacts 132 and second contacts 134 to corresponding ones of the third contacts 136 .
  • one or more of the third contacts 136 can be positioned laterally outboard of (e.g., fanned out from) the corresponding first contacts 132 or second contacts 134 to which the third contacts 136 are electrically coupled.
  • an individual one of the third contacts 136 can be electrically coupled, via corresponding conductive lines 138 , to more than one of the first contacts 132 and/or second contacts 134 .
  • the device 100 may be configured such that individual pins of the semiconductor dies 110 , 120 are individually isolated and accessible (e.g., signal pins) via separate third contacts 136 , and/or configured such that multiple pins are collectively accessible via the same third contact 136 (e.g., power supply or ground pins).
  • the first contacts 132 , second contacts 134 , third contacts 136 , and conductive lines 138 can be formed from one or more conductive materials such as copper, nickel, solder (e.g., SnAg-based solder), conductor-filled epoxy, and/or other electrically conductive materials.
  • the package substrate 130 is a redistribution structure that does not include a pre-formed substrate (i.e., a substrate formed apart from a carrier wafer and then subsequently attached to the carrier wafer).
  • the insulating material 135 can comprise, for example, one or more layers of a suitable dielectric material (e.g., a passivation material) that are additively formed one layer on top of another.
  • the conductive portions of the redistribution structure can be additively formed via a suitable build-up process.
  • the package substrate 130 can be very thin.
  • a distance D between the first and second surfaces 133 a, 133 b of the package substrate 130 can be less than 50 ⁇ m. In certain embodiments, the distance D is approximately 30 ⁇ m, or less than 30 ⁇ m. Therefore, the overall size of the semiconductor device 100 can be reduced as compared to, for example, devices including a conventional redistribution layer formed over a pre-formed substrate.
  • the thickness of the package substrate 130 is not limited. In other embodiments, the package substrate 130 can include different features and/or the features can have a different arrangement.
  • the device 100 further includes electrical connectors 108 (e.g., solder balls, conductive bumps, conductive pillars, conductive epoxies, and/or other suitable electrically conductive elements) electrically coupled to the third contacts 138 of the package substrate 130 and configured to electrically couple the device 100 to external devices or circuitry (not shown).
  • the electrical connectors 108 form a ball grid array on the second surface 133 b of the package substrate 130 .
  • the electrical connectors 108 can be omitted and the third contacts 136 can be directly connected to external devices or circuitry.
  • the device 100 further includes (a) wirebonds 104 electrically coupling the first bond pads 112 of the first semiconductor die 110 to the first contacts 132 of the package substrate 130 , and (b) conductive features 106 electrically coupling the second bond pads 122 of the second semiconductor die 120 to the second contacts 134 of the package substrate 130 .
  • a maximum height of the wire bonds 104 above the package substrate 130 is not greater than a height of the second semiconductor die 120 above the same. That is, the wire bonds 104 do not extend upward beyond a plane coplanar with the upper surface 123 a of the second semiconductor die 120 .
  • each first contact 132 can be electrically coupled to only a single one of the bond pads 112 of the first semiconductor die 110 via a single one of the wire bonds 104 .
  • individual ones of the first contacts 132 can be electrically coupled via two or more wire bonds 104 to two or more of the first bond pads 112 (e.g., for providing a common signal to two pins of the first semiconductor die 110 ).
  • the conductive features 106 can have various suitable structures, such as pillars, columns, studs, bumps, etc., and can be made from copper, nickel, solder (e.g., SnAg-based solder), conductor-filled epoxy, and/or other electrically conductive materials.
  • the conductive features 106 are solder-joints, while in certain embodiments the conductive features 106 are copper pillars.
  • the conductive features 106 can include more complex structures, such as bump-on-nitride structures, or other known flip-chip mounting structures.
  • the second semiconductor die 120 need not be directly electrically interconnected with or through the first semiconductor die 110 since the second semiconductor die 120 is directly connected to the package substrate 130 .
  • many conventional semiconductor devices require relatively complex and expensive interconnection structures for coupling stacked semiconductor dies to a package substrate.
  • many known semiconductor devices include through-silicon vias (TSVs) that extend through lower semiconductor dies in a stack to electrically connect upper dies in the stack to a package substrate.
  • TSVs through-silicon vias
  • Such devices not only require the formation of TSVs, but also the formation of interconnects (e.g., under bump metallization features, solder connections, etc.) for connecting the TSVs of adjacent semiconductor dies in the stack.
  • many known semiconductor devices include stacked semiconductor dies that are arranged face-to-face and flip-chip bonded together. Again, such devices require the formation of interconnect structures that connect the bond pads of facing dies and, in many instances, the formation of a redistribution layer (RDL) between the semiconductor dies to provide a suitable mapping between the bond pads of each die.
  • RDL redistribution layer
  • the device 100 described herein does not require direct electrical interconnection between the semiconductor dies 110 , 120 , and therefore avoids the cost and complexity associated with associated interconnection structures. For example, in lieu of forming a RDL between the semiconductor dies 110 , 120 , the device 100 can simply include the second die-attach material 144 between the semiconductor dies 110 , 120 .
  • the device 100 includes a molded material 146 over the first side 133 a of the package substrate 130 (the molded material 146 is not shown in FIG. 1B for ease of illustration).
  • the molded material 146 at least partially surrounds the first semiconductor die 110 , the second semiconductor die 120 , the wire bonds 104 , and/or the conductive features 106 to protect one or more of these components from contaminants and/or physical damage.
  • the molded material 146 encapsulates (e.g., seals) the first semiconductor die 110 , wire bonds 104 , and conductive features 106 , while only the upper surface 123 a of the second semiconductor die 120 is exposed from the molded material 146 .
  • the molded material 146 does not extend above the second semiconductor die 120 relative to the package substrate 130 (e.g., above a plane coplanar with the upper surface 123 a of the second semiconductor die 120 ), while also substantially encapsulating the wire bonds 104 and conductive features 106 .
  • many conventional semiconductor devices include a stack of semiconductor dies each wire-bonded to a package substrate. In such devices, the wire bonds of the uppermost semiconductor die in the stack extend beyond the uppermost die to connect to the bond pads of that die (e.g., in a manner similar to the wire bonds 104 in FIG. 1A , which include a “loop-height” above the upper surface 113 a of the first semiconductor die 110 ).
  • the second semiconductor die 120 is directly electrically coupled to the package substrate 130 via the conductive features 106 —rather than via wire bonds—the molded material 146 need not extend above the second semiconductor die 120 .
  • the height (e.g., thickness) of the device 100 and the total amount of molded material 146 used in the device 100 may be reduced. Reducing the amount of molded material 146 in the device 100 can reduce the tendency of the device 100 to warp in response to changing temperatures.
  • molded materials generally have a greater coefficient of thermal expansion (CTE) than silicon semiconductor dies. Therefore, reducing the volume of the molded material 146 by reducing the height of the molded material can lower the overall average CTE for the device 100 (e.g., by increasing the relative volume occupied by the semiconductor dies 110 , 120 ).
  • the molded material 146 may extend above the second semiconductor die 120 .
  • the molded material 146 can extend slightly above the second semiconductor die 120 so as to cover the upper surface 123 a, while still reducing the overall height of the device 100 as compared to, for example, a semiconductor device in which the uppermost semiconductor die is wire bonded to a package substrate.
  • the molded material 146 can at least partially fill the space below the overhang portion 124 of the second semiconductor die 120 .
  • the molded material 146 can therefore support the overhang portion 124 to prevent warpage of, or other damage to, the second semiconductor die 120 resulting from external forces.
  • the molded material 146 can also provide the desired structural strength for the device 100 .
  • the molded material 146 can be selected to prevent the device 100 from warping, bending, etc., as external forces are applied to the device 100 .
  • the redistribution structure can be made very thin (e.g., less than 50 ⁇ m) since the redistribution structure need not provide the device 100 with a great deal of structural strength. Therefore, the overall height (e.g., thickness) of the device 100 can further be reduced.
  • FIGS. 2A-2J are cross-sectional views illustrating various stages in a method of manufacturing semiconductor devices 100 in accordance with embodiments of the present technology.
  • a semiconductor device 100 can be manufactured, for example, as a discrete device or as part of a larger wafer or panel.
  • wafer-level or panel-level manufacturing a larger semiconductor device is formed before being singulated to form a plurality of individual devices.
  • FIGS. 2A-2J illustrate the fabrication of two semiconductor devices 100 .
  • semiconductor devices 100 can be scaled to the wafer and/or panel level—that is, to include many more components so as to be capable of being singulated into more than two semiconductor devices 100 —while including similar features and using similar processes as described herein.
  • FIGS. 2A-2D more specifically, illustrate the fabrication of a package substrate for the semiconductor devices 100 ( FIG. 1A ) that is a redistribution structure that does not include a pre-formed substrate.
  • a different type of package substrate e.g., an interposer, a printed circuit board, etc.
  • the method of manufacturing the semiconductor devices 100 can begin at, for example, the stage illustrated in FIG. 2E after providing the package substrate.
  • the package substrate 130 (i.e., the redistribution structure) is formed on a carrier 250 having a back side 251 b and a front side 251 a including a release layer 252 formed thereon.
  • the carrier 250 provides mechanical support for subsequent processing stages and can be a temporary carrier formed from, for example, silicon, silicon-on-insulator, compound semiconductor (e.g., Gallium Nitride), glass, or other suitable materials. In some embodiments, the carrier 250 can be reused after it is subsequently removed.
  • the carrier 250 also protects a surface of the release layer 252 during the subsequent processing stages to ensure that the release layer 252 can later be properly removed from the package substrate 130 .
  • the release layer 252 prevents direct contact of the package substrate 130 with the carrier 250 and therefore protects the package substrate 130 from possible contaminants on the carrier 250 .
  • the release layer 252 can be a disposable film (e.g., a laminate film of epoxy-based material) or other suitable material.
  • the release layer 252 is laser-sensitive or photo-sensitive to facilitate its removal at a subsequent stage.
  • the package substrate 130 ( FIG. 1A ) includes conductive and dielectric materials that can be formed from an additive build-up process. That is, the package substrate 130 is additively built directly on the carrier 250 and the release layer 252 rather than on another laminate or organic substrate. Specifically, the package substrate 130 is fabricated by semiconductor wafer fabrication processes such as sputtering, physical vapor deposition (PVD), electroplating, lithography, etc. For example, referring to FIG. 2B , the third contacts 136 can be formed directly on the release layer 252 , and a layer of insulating material 135 can be formed on the release layer 252 to electrically isolate the third contacts 136 .
  • PVD physical vapor deposition
  • the insulating material 135 may be formed from, for example, parylene, polyimide, low temperature chemical vapor deposition (CVD) materials—such as tetraethylorthosilicate (TEOS), silicon nitride (Si 3 Ni 4 ), silicon oxide (SiO 2 )—and/or other suitable dielectric, non-conductive materials.
  • CVD chemical vapor deposition
  • TEOS tetraethylorthosilicate
  • Si 3 Ni 4 silicon oxide
  • SiO 2 silicon oxide
  • one or more additional layers of insulating material can be formed to build up the insulating material 135
  • one or more additional layers of conductive material can be formed to build up the conductive lines 138 on and/or within the insulating material 135 .
  • FIG. 2D shows the package substrate 130 after being fully formed over the carrier 250 .
  • the first contacts 132 and second contacts 134 are formed to be electrically coupled to corresponding ones of the third contacts 136 via one or more of the conductive lines 138 .
  • the first contacts 132 , second contacts 134 , third contacts 136 , and the conductive lines 138 can be made from copper, nickel, solder (e.g., SnAg-based solder), conductor-filled epoxy, and/or other electrically conductive materials. In some embodiments, these conductive portions are all made from the same conductive material.
  • the first contacts 132 , second contacts 134 , third contacts 136 , and/or conductive lines 138 can comprise more than one conductive material.
  • the first contacts 132 and second contacts 134 can be arranged to define die-attach areas 239 on the package substrate 130 .
  • fabrication of the semiconductor devices 100 continues by forming the conductive features 106 on the second contacts 134 of the package substrate 130 .
  • the conductive features 106 can be fabricated by a suitable electroplating or electroless plating technique, as is well known in the art. In other embodiments, other deposition techniques (e.g., sputter deposition) can be used in lieu of electroplating. In yet other embodiments, the conductive features 106 may comprise solder balls or solder bumps disposed on the second contacts 134 .
  • the conductive features 106 can have a circular, rectangular, hexagonal, polygonal, or other cross-sectional shape, and can be single layer or multi-layer structures.
  • fabrication of the semiconductor devices 100 continues with (a) coupling the first semiconductor dies 110 to corresponding ones of the die-attach areas 239 ( FIG. 2D ) of the package substrate 130 , and (b) forming the wire bonds 104 such that they electrically couple the first bond pads 112 of the first semiconductor dies 110 to the first contacts 132 of the package substrate 130 . More particularly, the first semiconductor dies 110 can be attached to the die-attach areas 239 of the package substrate via the first die-attach material 142 .
  • the first die-attach material 142 can be a die-attach adhesive paste or an adhesive element, for example, a die-attach film or a dicing-die-attach film (known to those skilled in the art as “DAF” or “DDF,” respectively).
  • the first die-attach material 142 can include a pressure-set adhesive element (e.g., tape or film) that adheres the first semiconductor dies 110 to the package substrate 230 when it is compressed beyond a threshold level of pressure.
  • the first die-attach material 142 can be a UV-set tape or film that is set by exposure to UV radiation.
  • FIG. 2G shows the semiconductor devices 100 after the second semiconductor dies 120 have been stacked over the first semiconductor dies 110 and coupled to the conductive features 106 .
  • the second semiconductor dies 120 can be flip-chipped bonded to the package substrate 130 such that the second bond pads 122 of the second semiconductor dies 120 are electrically coupled to corresponding ones of the second contacts 134 of the package substrate 130 via the conductive features 106 .
  • the second bond pads 122 are coupled to the conductive features 106 using solder or a solder paste.
  • another process such as thermo-compression bonding (e.g., copper-copper (Cu—Cu) bonding) can be used to form conductive Cu—Cu joints between the second bond pads 122 and the conductive features 106 .
  • Cu—Cu copper-copper
  • the second semiconductor dies 120 can be attached to at least a portion of the first semiconductor dies 110 via the second die-attach material 144 . As described above, no electrical interconnections (e.g., metallization features, solder bumps, RDLs, etc.) need be formed between the semiconductor dies 110 , 120 .
  • the second die-attach material 144 can be generally similar to the first die-attach material 142 (e.g., a DAF, DDF, etc.) and, in some embodiments, is the same material as the first die-attach material 142 and/or has the same thickness as the first die-attach material 142 . In the embodiment illustrated in FIG. 2G , the second die-attach material 144 extends onto the overhang portions 124 of the second semiconductor dies 120 .
  • the second die-attach material 144 is peeled back from, or otherwise removed from or prevented from covering the second bond pads 122 of the second semiconductor dies 120 prior to coupling the second bond pads 122 to the conductive features 106 . In other embodiments, the second die-attach material 144 is not formed on or is entirely removed from the overhang portions 124 .
  • FIG. 2H shows the semiconductor devices 100 after disposing the molded material 146 on the first surface 133 a of the package substrate 130 and at least partially around the first semiconductor dies 110 , the wire bonds 104 , the second semiconductor dies 120 , and/or the conductive features 106 .
  • the molded material 146 may be formed from a resin, epoxy resin, silicone-based material, polyimide, and/or other suitable resin used or known in the art. Once deposited, the molded material 146 can be cured by UV light, chemical hardeners, heat, or other suitable curing methods known in the art.
  • the cured molded material 146 can include an upper surface 247 . In the embodiment illustrated in FIG.
  • the upper surface 247 is generally co-planar with the upper surfaces 123 a of the second semiconductor dies 120 such that the upper surfaces 123 a are not covered by the molded material 146 .
  • the molded material 146 is formed in one step such that the upper surfaces 123 a of the second semiconductor dies 120 are exposed at the upper surface 247 of the molded material 146 .
  • the molded material 146 is formed and then ground back to planarize the upper surface 247 and to thereby expose the upper surfaces 123 a of the second semiconductor dies 120 .
  • the molded material 146 encapsulates the first semiconductor dies 110 , wire bonds 104 , and conductive features 106 such that these features are sealed within the molded material 146 .
  • FIG. 2I illustrates the semiconductor devices 100 after (a) separating the package substrate 130 from the carrier 250 ( FIG. 2H ) and (b) forming the electrical connectors 108 on the third contacts 136 of the package substrate 130 .
  • a vacuum, poker pin, laser or other light source, or other suitable method known in the art can detach the package substrate 130 from the release layer 252 ( FIG. 2H ).
  • the release layer 252 FIG. 2H ) allows the carrier 250 to be easily removed such that the carrier 250 can be reused again.
  • the carrier 250 and release layer 252 can be at least partially removed by thinning the carrier 250 and/or release layer 252 (e.g., using back grinding, dry etching processes, chemical etching processes, chemical mechanical polishing (CMP), etc.). Removing the carrier 250 and release layer 252 exposes the second surface 133 b of the package substrate 130 , including the third contacts 136 .
  • the electrical connectors 108 are formed on the third contacts 136 and can be configured to electrically couple the third contacts 136 to external circuitry (not shown).
  • the electrical connectors 108 comprise a plurality of solder balls or solder bumps.
  • a stenciling machine can deposit discrete blocks of solder paste onto the third contacts 136 that can then be reflowed to form the solder balls or solder bumps on the third contacts 136 .
  • FIG. 2J shows the semiconductor devices 100 after being singulated from one another.
  • the package substrate 130 and the molded material 146 can be cut at a plurality of dicing lanes 255 (illustrated in FIG. 2I ) to singulate the stacked semiconductor dies 110 , 120 and to separate the semiconductor devices 100 from one another.
  • the individual semiconductor devices 100 can be attached to external circuitry via the electrical connectors 108 and thus incorporated into a myriad of systems and/or devices.
  • FIG. 3A is a cross-sectional view
  • FIG. 3B is a top plan view, illustrating a semiconductor device 300 (“device 300 ”) in accordance with another embodiment of the present technology.
  • the device 300 can include features generally similar to those of the semiconductor device 100 described in detail above.
  • the device 300 includes a first semiconductor die 310 and a second semiconductor die 320 (collectively “semiconductor dies 310 , 320 ”) carried by a package substrate 330 (e.g., a redistribution structure that does not include a preformed substrate).
  • the second semiconductor die 320 is stacked over and laterally offset from the first semiconductor die 310 to define an overhang portion 324 of the second semiconductor die 320 and an open portion 314 of the first semiconductor die 310 .
  • the first semiconductor die 310 has a lower surface 313 b attached to the package substrate 330 via a first die-attach material 342 , and an upper surface 313 a facing the second semiconductor die 320 and having first bond pads 312 exposed at the open portion 314 of the first semiconductor die 310 .
  • the second semiconductor die 320 has a lower surface 323 b partially attached to the upper surface 313 a of the first semiconductor die 310 via a second die-attach material 344 , and an upper surface 323 a opposite the lower surface 323 b.
  • the second semiconductor die 320 further includes second bond pads 322 on the lower surface 323 b, exposed at the overhang portion 324 of the second semiconductor die 320 , and facing the package substrate 330 .
  • the package substrate 330 includes first contacts 332 and second contacts 334 .
  • First wire bonds 304 electrically couple the first bond pads 312 to the first contacts 332 of the package substrate 330
  • first conductive features 306 electrically couple the second bond pads 322 to the second contacts 334 of the package substrate 330 .
  • the first and second contacts 332 and 334 are electrically coupled to corresponding third contacts 336 of the package substrate via conductive lines 338 .
  • the device 300 further includes a third semiconductor die 360 and a fourth semiconductor die 370 (collectively “semiconductor dies 360 , 370 ”) stacked over the semiconductor dies 310 , 320 .
  • the semiconductor dies 360 , 370 can be arranged generally similarly to the semiconductor dies 110 , 120 ( FIG. 1 ) and the semiconductor dies 310 , 320 .
  • the fourth semiconductor die 370 can be laterally offset from the third semiconductor die 360 to define an overhang portion 374 of the fourth semiconductor die 370 and an open portion 364 of the third semiconductor die 360 .
  • the third semiconductor die 360 can have opposing first sides 316 and opposing second sides 318 .
  • the fourth semiconductor die 370 can extend beyond only one of the first sides 316 (shown in phantom in FIG. 3B ) of the third semiconductor die 360 (e.g., in a direction along an axis X 3 generally parallel to second sides 318 ) to define the overhang portion 374 .
  • the amount (e.g., a distance along the axis X 3 ) of lateral offset off the semiconductor dies 360 , 370 is the same or substantially the same as the lateral offset off the semiconductor dies 310 , 320 .
  • the semiconductor dies 310 , 320 and semiconductor dies 360 , 370 can be laterally offset in the same or substantially the same direction (e.g., in a direction along the axis X 3 ). In other embodiments, the semiconductor dies 310 , 320 and the semiconductor dies 360 , 370 can be offset in more than one direction or by different amounts (e.g., the overhang portion 324 of the second semiconductor die 320 and the overhang portion 374 of the fourth semiconductor die 370 can have different shapes, orientations, and/or dimensions).
  • the third semiconductor die 360 has a lower surface 363 b attached to the upper surface 323 a of the second semiconductor die 320 via a third die-attach material 348 , and an upper surface 363 a facing the fourth semiconductor die 370 and having third bond pads 362 exposed at the open portion 314 of the third semiconductor die 360 .
  • the fourth semiconductor die 370 has an upper surface 373 a and a lower surface 373 b that is partially attached to the upper surface 363 a of the third semiconductor die 360 via a fourth die-attach material 349 .
  • the lower surface 373 b of the fourth semiconductor die 370 includes fourth bond pads 372 at the overhang portion 374 .
  • the fourth bond pads 372 are positioned over (e.g., vertically aligned with, superimposed over, etc.) at least a portion of the second contacts 334 of the package substrate 330 .
  • the device 300 further includes (a) second wirebonds 368 electrically coupling the third bond pads 362 of the third semiconductor die 360 to corresponding ones of the first contacts 332 of the package substrate 130 , and (b) second conductive features 376 electrically coupling the fourth bond pads 372 of the fourth semiconductor die 370 to corresponding ones of the second contacts 334 of the package substrate 330 .
  • a maximum height of the second wire bonds 368 above the package substrate 330 and/or above the upper surface 363 a of the third semiconductor die 360 is not greater than a height of the fourth semiconductor die 370 above the same. As illustrated in the embodiment of FIG.
  • the first contacts 332 and second contacts 334 can be arranged in one or more columns (e.g., two columns), and can each be coupled to one or more of the bond pads of the various semiconductor dies.
  • the arrangement of the first and second contacts 332 , 334 can have any other suitable configuration (e.g., arranged in one column, in rows, offset rows and/or columns, etc.).
  • the first and second conductive features 306 , 376 can have various suitable structures, such as pillars, columns, studs, bumps, etc., and can be made from copper, nickel, solder (e.g., SnAg-based solder), conductor-filled epoxy, and/or other electrically conductive materials.
  • solder e.g., SnAg-based solder
  • each semiconductor die in the device 100 is directly electrically coupled to the first or second contacts 332 or 334 of the package substrate 330 . Therefore, interconnections or other structures are not needed between any of the first semiconductor die 310 , second semiconductor die 320 , third semiconductor die 360 , and fourth semiconductor die 370 (collectively “semiconductor dies 310 - 370 ) to electrically connect the semiconductor dies 310 - 370 to the package substrate 330 .
  • the semiconductor dies 310 - 370 may be coupled together via one or more of the second die-attach material 344 , third die-attach material 348 , and fourth die-attach material 349 .
  • each of the die-attach materials in the device 300 are the same material and/or have the same thickness.
  • the device 100 can further include a molded material 346 over an upper surface of the package substrate 330 (the molded material 346 is not shown in FIG. 3B for ease of illustration).
  • the molded material 346 at least partially surrounds the semiconductor dies 310 - 370 , the first and second wire bonds 304 , 368 , and/or the first and second conductive features 306 , 376 to protect one or more of these components from contaminants and/or physical damage.
  • the molded material 346 at least partially surrounds the semiconductor dies 310 - 370 , the first and second wire bonds 304 , 368 , and/or the first and second conductive features 306 , 376 to protect one or more of these components from contaminants and/or physical damage.
  • FIG. 3A only the upper surface 373 a of the fourth semiconductor die 370 is exposed from the molded material 346 .
  • the molded material 346 does not extend above the fourth semiconductor die 370 relative to the package substrate 330 (e.g., above a plane coplanar with the upper surface 373 a of the fourth semiconductor die 370 ), while still encapsulating the first and second wire bonds 304 , 368 and the first and second conductive features 306 , 376 . Accordingly, the height (e.g., thickness) of the device 100 may be reduced as compared to, for example, conventional semiconductor devices having wire bonds coupling the uppermost die in the device—and therefore having a wire-loop height above the uppermost die.
  • the total amount of molded material 346 used in the device 300 can be reduced (e.g., to reduce costs and/or warpage of the device 300 ).
  • FIG. 4 is a top plan view of a semiconductor device 400 (“device 400 ”) in accordance with another embodiment of the present technology. This example more specifically illustrates stacked semiconductor dies that are laterally offset along two axes of the semiconductor device.
  • the device 400 can include features generally similar to those of the semiconductor device 100 described in detail above.
  • the device 400 includes a first semiconductor die 410 coupled to a package substrate 430 and a second semiconductor die 420 stacked over and laterally offset from the first semiconductor die 410 (collectively “semiconductor dies 410 , 420 ”).
  • the second semiconductor die 420 is laterally offset from two sides of the first semiconductor die 410 .
  • the first semiconductor die 410 can include opposing first sides 416 and opposing second sides 418 .
  • the second semiconductor die 420 can extend beyond (e.g., in a direction along an axis X 4 generally parallel to the second sides 418 ) one of the first sides 416 (partially shown in phantom) and beyond (e.g., in a direction along an axis Y 4 generally parallel to the first sides 416 ) one of the second sides 418 (partially shown in phantom) to define an overhang portion 424 of the second semiconductor die 420 and an open portion 414 of the first semiconductor die 410 .
  • both the overhang portion 424 of the second semiconductor die 420 and the open portion 414 of the first semiconductor die 410 have a generally “L-like” shape.
  • the dimensions of the open portion 414 and overhang portion 424 can be the same.
  • the semiconductor dies 410 , 420 can have different planform shapes and/or dimensions such that the overhang portion 424 and open portion 414 have different shapes and/or dimensions.
  • the open portion 414 and/or overhang portion 424 can have a generally “U-like” shape along three edges of the larger die.
  • the first semiconductor die 410 can have first bond pads 412 on an upper surface of the first semiconductor die 410 and exposed at the open portion 414 .
  • the second semiconductor die 420 can have second bond pads 422 (shown in phantom) on a lower surface of the second semiconductor die 420 , exposed at the overhang portion 424 , and facing the package substrate 430 .
  • the first and second bond pads 412 , 422 (collectively “bond pads 412 , 422 ”) can be arranged in an L-like shape along the open portion 414 of the first semiconductor die 410 and the overhang portion 424 of the second semiconductor die 420 , respectively.
  • the bond pads 412 , 422 can have other arrangements (e.g., positioned adjacent only a single side of the semiconductor dies 410 , 420 , positioned in more than one row and/or column, etc.).
  • the semiconductor dies 410 , 420 are laterally offset depending on the configuration of the bond pads 412 , 422 of the semiconductor devices 410 , 420 .
  • the offset of the semiconductor dies 410 , 420 can be selected such that each of the first bond pads 412 of the first semiconductor die 410 are exposed at the open portion 414 , and each of the second bonds 422 of the second semiconductor die 420 are exposed at the overhang portion 424 .
  • the package substrate 430 can include first contacts 432 and second contacts (obscured in FIG. 4 ; e.g., vertically aligned below the second bond pads 422 ).
  • the device 400 further includes wire bonds 404 electrically coupling the first bond pads 412 of the first semiconductor die 410 to the first contacts 432 of the package substrate 430 , and conductive features (not pictured; e.g., conductive pillars) electrically coupling the second bond pads 422 of the second semiconductor die 420 to the second contacts of the package substrate 430 .
  • the first contacts 432 and second contacts can have any suitable arrangement.
  • the package substrate 430 is a redistribution structure that does not include a pre-formed substrate and that is additively built up ( FIGS. 2A-2D ). Accordingly, the package substrate 430 can be a flexible structure that is adaptable to the particular arrangement of the semiconductor dies 410 , 420 and the bond pads 412 , 422 .
  • any one of the semiconductor devices having the features described above with reference to FIGS. 1A-4 can be incorporated into any of a myriad of larger and/or more complex systems, a representative example of which is system 500 shown schematically in FIG. 5 .
  • the system 500 can include a processor 502 , a memory 504 (e.g., SRAM, DRAM, flash, and/or other memory devices), input/output devices 505 , and/or other subsystems or components 508 .
  • the semiconductor devices described above with reference to FIGS. 1A-4 can be included in any of the elements shown in FIG. 5 .
  • the resulting system 500 can be configured to perform any of a wide variety of suitable computing, processing, storage, sensing, imaging, and/or other functions.
  • representative examples of the system 500 include, without limitation, computers and/or other data processors, such as desktop computers, laptop computers, Internet appliances, hand-held devices (e.g., palm-top computers, wearable computers, cellular or mobile phones, personal digital assistants, music players, etc.), tablets, multi-processor systems, processor-based or programmable consumer electronics, network computers, and minicomputers.
  • Additional representative examples of the system 500 include lights, cameras, vehicles, etc.
  • the system 500 can be housed in a single unit or distributed over multiple interconnected units, e.g., through a communication network.
  • the components of the system 500 can accordingly include local and/or remote memory storage devices and any of a wide variety of suitable computer-readable media.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
  • Manufacturing & Machinery (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Wire Bonding (AREA)

Abstract

Semiconductor devices including stacked semiconductor dies and associated systems and methods are disclosed herein. In one embodiment, a semiconductor device includes a first semiconductor die coupled to a package substrate and a second semiconductor die stacked over the first semiconductor die and laterally offset from the first semiconductor die. The second semiconductor die can accordingly include an overhang portion that extends beyond a side of the first semiconductor die and faces the package substrate. In some embodiments, the second semiconductor die includes bond pads at the overhang portion that are electrically coupled to the package substrate via conductive features disposed therebetween. In certain embodiments, the first semiconductor die can include second bond pads electrically coupled to the package substrate via wire bonds.

Description

    TECHNICAL FIELD
  • The present disclosure generally relates to semiconductor devices. In particular, the present technology relates to semiconductor devices having a semiconductor die stack that includes laterally offset semiconductor dies, and associated systems and methods.
  • BACKGROUND
  • Microelectronic devices, such as memory devices, microprocessors, and light emitting diodes, typically include one or more semiconductor dies mounted to a substrate and encased in a protective covering. The semiconductor dies include functional features, such as memory cells, processor circuits, interconnecting circuitry, etc. Semiconductor die manufacturers are under increasing pressure to reduce the volume occupied by semiconductor dies and yet increase the capacity and/or speed of the resulting encapsulated assemblies. To meet these demands, semiconductor die manufacturers often stack multiple semiconductor dies vertically on top of each other to increase the capacity or performance of a microelectronic device within the limited volume on the circuit board or other element to which the semiconductor dies are mounted.
  • In some semiconductor die stacks, stacked dies are directly electrically interconnected—e.g., using through-silicon vias (TSVs) or flip-chip bonding—for providing an electrical connection to the circuit board or other element to which the dies are mounted. However, interconnecting the dies in this manner requires additional processing steps to create the vias and/or metallization features necessary to interconnect the dies. In other semiconductor die stacks, the stacked dies are wire bonded to the circuit board or other element. While using wire bonds can avoid the cost and complexity associated with interconnecting the dies, wire bonds increase the total height of the die stack because they loop above each die in the stack, including the uppermost die.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A and 1B are a cross-sectional view and a top plan view, respectively, illustrating a semiconductor device in accordance with embodiments of the present technology.
  • FIGS. 2A-2J are cross-sectional views illustrating a semiconductor device at various stages of manufacturing in accordance with embodiments of the present technology.
  • FIGS. 3A and 3B are a cross-sectional view and top plan view, respectively, illustrating a semiconductor device in accordance with embodiments of the present technology.
  • FIG. 4 is a top plan view of a semiconductor device in accordance with an embodiment of the present technology.
  • FIG. 5 is a schematic view of a system that includes a semiconductor device configured in accordance with embodiments of the present technology.
  • DETAILED DESCRIPTION
  • Specific details of several embodiments of semiconductor devices are described below. In several of the embodiments described below, a semiconductor device includes a first semiconductor die coupled to a package substrate and a second semiconductor die stacked over the first semiconductor die and laterally offset from the first semiconductor die. Accordingly, the second semiconductor die can include an overhang portion that extends beyond at least one side of the first semiconductor die. In some embodiments, the second semiconductor die is stacked over only a first portion of the first semiconductor die and not a second portion of the first semiconductor die. In certain embodiments, (a) bonds pads of the first semiconductor die are located at the first portion and electrically coupled to the package substrate via wire bonds, and (b) bond pads of the second semiconductor die are located at the overhang portion and electrically coupled to the package substrate via conductive pillars. Because bond pads of both the first and second semiconductor dies are directly electrically coupled to the package substrate, the formation of electrical interconnections between the stacked dies is not necessary. Moreover, the height of the semiconductor device is not limited by the height of the wire bonds, since the wire bonds are only coupled to the first semiconductor device and need not extend beyond the upper surface of the second semiconductor die.
  • In the following description, numerous specific details are discussed to provide a thorough and enabling description for embodiments of the present technology. One skilled in the relevant art, however, will recognize that the disclosure can be practiced without one or more of the specific details. In other instances, well-known structures or operations often associated with semiconductor devices are not shown, or are not described in detail, to avoid obscuring other aspects of the technology. In general, it should be understood that various other devices, systems, and methods in addition to those specific embodiments disclosed herein may be within the scope of the present technology.
  • As used herein, the terms “vertical,” “lateral,” “upper,” and “lower” can refer to relative directions or positions of features in the semiconductor devices in view of the orientation shown in the Figures. For example, “upper” or “uppermost” can refer to a feature positioned closer to the top of a page than another feature. These terms, however, should be construed broadly to include semiconductor devices having other orientations, such as inverted or inclined orientations where top/bottom, over/under, above/below, up/down, and left/right can be interchanged depending on the orientation.
  • FIG. 1A is a cross-sectional view, and FIG. 1B is a top plan view, illustrating a semiconductor device 100 (“device 100”) in accordance with an embodiment of the present technology. With reference to FIG. 1A, the device 100 includes a first semiconductor die 110 and a second semiconductor die 120 (collectively “semiconductor dies 110, 120”) carried by a package substrate 130. The semiconductor dies 110, 120 can each have integrated circuits or components, data storage elements, processing components, and/or other features manufactured on semiconductor substrates. For example, the semiconductor dies 110, 120 can include integrated memory circuitry and/or logic circuitry, which can include various types of semiconductor components and functional features, such as dynamic random-access memory (DRAM), static random-access memory (SRAM), flash memory, other forms of integrated circuit memory, processing circuits, imaging components, and/or other semiconductor features. In some embodiments, the semiconductor dies 110, 120 can be identical (e.g., memory dies manufactured to have the same design and specifications), but in other embodiments the semiconductor dies 110, 120 can be different from each other (e.g., different types of memory dies or a combination of controller, logic, and/or memory dies).
  • The first semiconductor die 110 includes a lower surface 113 b facing the package substrate 130 and an upper surface 113 a opposite the lower surface 113 b. Similarly, the second semiconductor die 120 includes a lower surface 123 b facing the upper surface 113 a of the first semiconductor die 110 and the package substrate 130, and an upper surface 123 a opposite the lower surface 123 b. In the embodiment illustrated in FIG. 1A, the second semiconductor die 120 is stacked over the first semiconductor die 110 such that a portion of the lower surface 123 b of the second semiconductor die 120 is over (e.g., directly above and/or adjacent to) the upper surface 113 a of the first semiconductor die 110. That is, the second semiconductor die 120 is laterally offset from the first semiconductor die 110 such that the second semiconductor die 120 includes an overhang portion 124 that is not positioned over the first semiconductor die 110, and the first semiconductor die 110 includes a corresponding open portion 114 where the second semiconductor die 120 is not positioned over the first semiconductor die 110. More particularly, with reference to FIG. 1B, the first semiconductor die 110 can include opposing first sides 116 and opposing second sides 118, and the second semiconductor die 120 can extend beyond only one of the first sides 116 (shown in phantom in FIG. 1B) of the first semiconductor die 110 (e.g., in a direction along an axis Xi generally parallel to second sides 118) to define the overhang portion 124. In other embodiments (e.g., as shown in FIG. 4), the second semiconductor die 120 can extend beyond more than one of the first sides 116 and/or second sides 118 of the first semiconductor die 110 to define the overhang portion 124.
  • The size, shape, and relative extent of the open portion 114 of the first semiconductor die 110 and the overhang portion 124 of the second semiconductor die 120 depend at least on the relative dimensions (e.g., width, thickness, and length) and positioning (e.g., lateral offset) of the semiconductor dies 110, 120. As shown in the top plan view of FIG. 1B, for example, the semiconductor dies 110, 120 can each have the same rectangular planform shape with the same or substantially similar dimensions. Accordingly, the open portion 114 and the overhang portion 124 can both have rectangular planform shapes with the same or substantially similar dimensions. However, in other embodiments, the shape, size, and offset of the semiconductor dies 110, 120 can differ. For example, the first semiconductor die 110 and/or second semiconductor die 120 can be circular, square, polygonal, and/or other suitable shapes. Accordingly, the open portion 114 of the first semiconductor die 110 and/or the overhang portion 124 of the second semiconductor die 120 can have different relative shapes and/or sizes.
  • The first semiconductor die 110 further includes first bond pads 112 on (e.g., exposed at) the upper surface 113 a at the open portion 114, and facing away from the package substrate 130. Similarly, the second semiconductor die 120 includes second bond pads 122 on the lower surface 113 b at the overhang portion 124, and facing the package substrate 130. That is, the semiconductor dies 110, 120 can be arranged in a face-to-face configuration in which the bond pads of each semiconductor die face opposite directions. As illustrated in FIG. 1B, the first and second bond pads 112, 122 (collectively “ bond pads 112, 122”; the bond pads 122 of the second semiconductor die are shown in phantom in FIG. 1B) can each have rectilinear shapes and can be formed in a single column along one side of the semiconductor dies 110, 120, respectively. However, in other embodiments, the bond pads 112, 122 can have any other shape or configuration. For example, the bond pads 112, 122 can be circular, polygonal, etc., and may be arranged in multiple rows and/or columns, along more than one side of the semiconductor dies 110, 120, etc.
  • As shown in FIG. 1A, the device 100 includes only two semiconductor dies. However, in other embodiments, the device 100 may include any number of semiconductor dies. For example, the device 100 may include one or more additional semiconductor dies stacked on the first semiconductor die 110 and/or second semiconductor die 120, or the device 100 may have other semiconductor dies coupled to the package substrate 130 adjacent to the first semiconductor die 110 and/or second semiconductor die 120.
  • Referring again to FIG. 1A, the device 100 can further include a first die-attach material 142 formed at least partially between the lower surface 113 b of the first semiconductor die 110 and the package substrate 130, and a second die-attach material 144 formed at least partially between the upper surface 113 a of the first semiconductor die 110 and the lower surface 123 b of the second semiconductor die 120. The first and second die-attach materials 142, 144 can be, for example, adhesive films (e.g. die-attach films), epoxies, tapes, pastes, or other suitable materials. In some embodiments, the first and second die-attach materials 142, 144 are the same material and/or have the substantially the same thickness. As shown in the embodiment of FIG. 1A, the second die-attach material 144 can extend at least partially onto the overhang portion 124 of the second semiconductor die 120. However, in other embodiments, the second die-attach material 144 can extend only between the first semiconductor die 110 and the second semiconductor die 120. Likewise, in some embodiments, the second die-attach material 144 can extend at least partially onto the open portion 114 of the first semiconductor die 110.
  • The package substrate 130 can include a redistribution structure, an interposer, a printed circuit board, a dielectric spacer, another semiconductor die (e.g., a logic die), or another suitable substrate. More specifically, in the embodiment illustrated in FIG. 1A, the package substrate 130 has a first side 133 a and a second side 133 b opposite the first side 133 a, and includes an insulating material 135 that insulates conductive portions of the package substrate 130. The conductive portions of the package substrate can include first contacts 132 and second contacts 134 in and/or on the insulating material 135 and exposed at the first surface 133 a. As is more clearly illustrated in FIG. 1B, the first contacts 132 are spaced laterally outward from (e.g., outboard of) one of the first sides 116 of the first semiconductor die 110. The second contacts 134 (obscured in FIG. 1B) can be spaced laterally outward from the other of the first sides 116 and below the overhang portion 124 of the second semiconductor die 120. In some embodiments, the second contacts 134 are vertically aligned with (e.g. superimposed below) the second bond pads 122 of the second semiconductor die 120.
  • The conductive portions of the package substrate 130 can also include (a) conductive third contacts 136 in and/or on the insulating material 135 and exposed at the second surface 133 b of the package substrate 130, and (b) conductive lines 138 (e.g., vias and/or traces) extending within and/or on the insulating material 135 to electrically couple individual ones of the first contacts 132 and second contacts 134 to corresponding ones of the third contacts 136. In some embodiments, one or more of the third contacts 136 can be positioned laterally outboard of (e.g., fanned out from) the corresponding first contacts 132 or second contacts 134 to which the third contacts 136 are electrically coupled. Positioning at least some of the third contacts 136 laterally outboard of the first contacts 132 and/or second contacts 134 facilitates connection of the device 100 to other devices and/or interfaces having connections with a greater pitch than that of the first semiconductor die 110 and/or second semiconductor die 120. In some embodiments, an individual one of the third contacts 136 can be electrically coupled, via corresponding conductive lines 138, to more than one of the first contacts 132 and/or second contacts 134. In this manner, the device 100 may be configured such that individual pins of the semiconductor dies 110, 120 are individually isolated and accessible (e.g., signal pins) via separate third contacts 136, and/or configured such that multiple pins are collectively accessible via the same third contact 136 (e.g., power supply or ground pins). In certain embodiments, the first contacts 132, second contacts 134, third contacts 136, and conductive lines 138 can be formed from one or more conductive materials such as copper, nickel, solder (e.g., SnAg-based solder), conductor-filled epoxy, and/or other electrically conductive materials.
  • In some embodiments, the package substrate 130 is a redistribution structure that does not include a pre-formed substrate (i.e., a substrate formed apart from a carrier wafer and then subsequently attached to the carrier wafer). In such embodiments, and as described in further detail below with reference to FIGS. 2A-2D, the insulating material 135 can comprise, for example, one or more layers of a suitable dielectric material (e.g., a passivation material) that are additively formed one layer on top of another. Likewise, the conductive portions of the redistribution structure can be additively formed via a suitable build-up process. In embodiments in which the redistribution structure does not include a pre-formed substrate, the package substrate 130 can be very thin. For example, in some such embodiments, a distance D between the first and second surfaces 133 a, 133 b of the package substrate 130 can be less than 50 μm. In certain embodiments, the distance D is approximately 30 μm, or less than 30 μm. Therefore, the overall size of the semiconductor device 100 can be reduced as compared to, for example, devices including a conventional redistribution layer formed over a pre-formed substrate. However, the thickness of the package substrate 130 is not limited. In other embodiments, the package substrate 130 can include different features and/or the features can have a different arrangement.
  • The device 100 further includes electrical connectors 108 (e.g., solder balls, conductive bumps, conductive pillars, conductive epoxies, and/or other suitable electrically conductive elements) electrically coupled to the third contacts 138 of the package substrate 130 and configured to electrically couple the device 100 to external devices or circuitry (not shown). In some embodiments, the electrical connectors 108 form a ball grid array on the second surface 133 b of the package substrate 130. In certain embodiments, the electrical connectors 108 can be omitted and the third contacts 136 can be directly connected to external devices or circuitry.
  • The device 100 further includes (a) wirebonds 104 electrically coupling the first bond pads 112 of the first semiconductor die 110 to the first contacts 132 of the package substrate 130, and (b) conductive features 106 electrically coupling the second bond pads 122 of the second semiconductor die 120 to the second contacts 134 of the package substrate 130. Notably, in the embodiment illustrated in FIG. 1A, a maximum height of the wire bonds 104 above the package substrate 130 (or, e.g., the upper surface 113 a of the first semiconductor die 110) is not greater than a height of the second semiconductor die 120 above the same. That is, the wire bonds 104 do not extend upward beyond a plane coplanar with the upper surface 123 a of the second semiconductor die 120. Moreover, as illustrated in the top plan view of FIG. 1B, each first contact 132 can be electrically coupled to only a single one of the bond pads 112 of the first semiconductor die 110 via a single one of the wire bonds 104. However, in other embodiments, individual ones of the first contacts 132 can be electrically coupled via two or more wire bonds 104 to two or more of the first bond pads 112 (e.g., for providing a common signal to two pins of the first semiconductor die 110). The conductive features 106 can have various suitable structures, such as pillars, columns, studs, bumps, etc., and can be made from copper, nickel, solder (e.g., SnAg-based solder), conductor-filled epoxy, and/or other electrically conductive materials. In certain embodiments, the conductive features 106 are solder-joints, while in certain embodiments the conductive features 106 are copper pillars. In other embodiments, the conductive features 106 can include more complex structures, such as bump-on-nitride structures, or other known flip-chip mounting structures.
  • Notably, the second semiconductor die 120 need not be directly electrically interconnected with or through the first semiconductor die 110 since the second semiconductor die 120 is directly connected to the package substrate 130. In contrast, many conventional semiconductor devices require relatively complex and expensive interconnection structures for coupling stacked semiconductor dies to a package substrate. For example, many known semiconductor devices include through-silicon vias (TSVs) that extend through lower semiconductor dies in a stack to electrically connect upper dies in the stack to a package substrate. Such devices not only require the formation of TSVs, but also the formation of interconnects (e.g., under bump metallization features, solder connections, etc.) for connecting the TSVs of adjacent semiconductor dies in the stack. Likewise, many known semiconductor devices include stacked semiconductor dies that are arranged face-to-face and flip-chip bonded together. Again, such devices require the formation of interconnect structures that connect the bond pads of facing dies and, in many instances, the formation of a redistribution layer (RDL) between the semiconductor dies to provide a suitable mapping between the bond pads of each die. The device 100 described herein does not require direct electrical interconnection between the semiconductor dies 110, 120, and therefore avoids the cost and complexity associated with associated interconnection structures. For example, in lieu of forming a RDL between the semiconductor dies 110, 120, the device 100 can simply include the second die-attach material 144 between the semiconductor dies 110, 120.
  • As further shown in FIG. 1A, the device 100 includes a molded material 146 over the first side 133 a of the package substrate 130 (the molded material 146 is not shown in FIG. 1B for ease of illustration). The molded material 146 at least partially surrounds the first semiconductor die 110, the second semiconductor die 120, the wire bonds 104, and/or the conductive features 106 to protect one or more of these components from contaminants and/or physical damage. For example, in the embodiment illustrated in FIG. 1A, the molded material 146 encapsulates (e.g., seals) the first semiconductor die 110, wire bonds 104, and conductive features 106, while only the upper surface 123 a of the second semiconductor die 120 is exposed from the molded material 146.
  • Notably, the molded material 146 does not extend above the second semiconductor die 120 relative to the package substrate 130 (e.g., above a plane coplanar with the upper surface 123 a of the second semiconductor die 120), while also substantially encapsulating the wire bonds 104 and conductive features 106. In contrast, many conventional semiconductor devices include a stack of semiconductor dies each wire-bonded to a package substrate. In such devices, the wire bonds of the uppermost semiconductor die in the stack extend beyond the uppermost die to connect to the bond pads of that die (e.g., in a manner similar to the wire bonds 104 in FIG. 1A, which include a “loop-height” above the upper surface 113 a of the first semiconductor die 110). However, because the second semiconductor die 120 is directly electrically coupled to the package substrate 130 via the conductive features 106—rather than via wire bonds—the molded material 146 need not extend above the second semiconductor die 120.
  • Accordingly, the height (e.g., thickness) of the device 100 and the total amount of molded material 146 used in the device 100 may be reduced. Reducing the amount of molded material 146 in the device 100 can reduce the tendency of the device 100 to warp in response to changing temperatures. In particular, molded materials generally have a greater coefficient of thermal expansion (CTE) than silicon semiconductor dies. Therefore, reducing the volume of the molded material 146 by reducing the height of the molded material can lower the overall average CTE for the device 100 (e.g., by increasing the relative volume occupied by the semiconductor dies 110, 120). However, in other embodiments, the molded material 146 may extend above the second semiconductor die 120. For example, in some embodiments, the molded material 146 can extend slightly above the second semiconductor die 120 so as to cover the upper surface 123 a, while still reducing the overall height of the device 100 as compared to, for example, a semiconductor device in which the uppermost semiconductor die is wire bonded to a package substrate.
  • Furthermore, in some embodiments, the molded material 146 can at least partially fill the space below the overhang portion 124 of the second semiconductor die 120. The molded material 146 can therefore support the overhang portion 124 to prevent warpage of, or other damage to, the second semiconductor die 120 resulting from external forces. Moreover, in embodiments where the package substrate 130 is a redistribution structure that does not include a pre-formed substrate, the molded material 146 can also provide the desired structural strength for the device 100. For example, the molded material 146 can be selected to prevent the device 100 from warping, bending, etc., as external forces are applied to the device 100. As a result, in some embodiments, the redistribution structure can be made very thin (e.g., less than 50 μm) since the redistribution structure need not provide the device 100 with a great deal of structural strength. Therefore, the overall height (e.g., thickness) of the device 100 can further be reduced.
  • FIGS. 2A-2J are cross-sectional views illustrating various stages in a method of manufacturing semiconductor devices 100 in accordance with embodiments of the present technology. Generally, a semiconductor device 100 can be manufactured, for example, as a discrete device or as part of a larger wafer or panel. In wafer-level or panel-level manufacturing, a larger semiconductor device is formed before being singulated to form a plurality of individual devices. For ease of explanation and understanding, FIGS. 2A-2J illustrate the fabrication of two semiconductor devices 100. However, one skilled in the art will readily understand that the fabrication of semiconductor devices 100 can be scaled to the wafer and/or panel level—that is, to include many more components so as to be capable of being singulated into more than two semiconductor devices 100—while including similar features and using similar processes as described herein.
  • FIGS. 2A-2D, more specifically, illustrate the fabrication of a package substrate for the semiconductor devices 100 (FIG. 1A) that is a redistribution structure that does not include a pre-formed substrate. In other embodiments, a different type of package substrate (e.g., an interposer, a printed circuit board, etc.) can be provided for the semiconductor devices 100, and the method of manufacturing the semiconductor devices 100 can begin at, for example, the stage illustrated in FIG. 2E after providing the package substrate.
  • Referring to FIG. 2A, the package substrate 130 (i.e., the redistribution structure) is formed on a carrier 250 having a back side 251 b and a front side 251 a including a release layer 252 formed thereon. The carrier 250 provides mechanical support for subsequent processing stages and can be a temporary carrier formed from, for example, silicon, silicon-on-insulator, compound semiconductor (e.g., Gallium Nitride), glass, or other suitable materials. In some embodiments, the carrier 250 can be reused after it is subsequently removed. The carrier 250 also protects a surface of the release layer 252 during the subsequent processing stages to ensure that the release layer 252 can later be properly removed from the package substrate 130. The release layer 252 prevents direct contact of the package substrate 130 with the carrier 250 and therefore protects the package substrate 130 from possible contaminants on the carrier 250. The release layer 252 can be a disposable film (e.g., a laminate film of epoxy-based material) or other suitable material. In some embodiments, the release layer 252 is laser-sensitive or photo-sensitive to facilitate its removal at a subsequent stage.
  • The package substrate 130 (FIG. 1A) includes conductive and dielectric materials that can be formed from an additive build-up process. That is, the package substrate 130 is additively built directly on the carrier 250 and the release layer 252 rather than on another laminate or organic substrate. Specifically, the package substrate 130 is fabricated by semiconductor wafer fabrication processes such as sputtering, physical vapor deposition (PVD), electroplating, lithography, etc. For example, referring to FIG. 2B, the third contacts 136 can be formed directly on the release layer 252, and a layer of insulating material 135 can be formed on the release layer 252 to electrically isolate the third contacts 136. The insulating material 135 may be formed from, for example, parylene, polyimide, low temperature chemical vapor deposition (CVD) materials—such as tetraethylorthosilicate (TEOS), silicon nitride (Si3Ni4), silicon oxide (SiO2)—and/or other suitable dielectric, non-conductive materials. Referring to FIG. 2C, one or more additional layers of insulating material can be formed to build up the insulating material 135, and one or more additional layers of conductive material can be formed to build up the conductive lines 138 on and/or within the insulating material 135.
  • FIG. 2D shows the package substrate 130 after being fully formed over the carrier 250. As described above, the first contacts 132 and second contacts 134 are formed to be electrically coupled to corresponding ones of the third contacts 136 via one or more of the conductive lines 138. The first contacts 132, second contacts 134, third contacts 136, and the conductive lines 138 can be made from copper, nickel, solder (e.g., SnAg-based solder), conductor-filled epoxy, and/or other electrically conductive materials. In some embodiments, these conductive portions are all made from the same conductive material. In other embodiments, the first contacts 132, second contacts 134, third contacts 136, and/or conductive lines 138 can comprise more than one conductive material. The first contacts 132 and second contacts 134 can be arranged to define die-attach areas 239 on the package substrate 130.
  • Referring to FIG. 2E, fabrication of the semiconductor devices 100 continues by forming the conductive features 106 on the second contacts 134 of the package substrate 130. The conductive features 106 can be fabricated by a suitable electroplating or electroless plating technique, as is well known in the art. In other embodiments, other deposition techniques (e.g., sputter deposition) can be used in lieu of electroplating. In yet other embodiments, the conductive features 106 may comprise solder balls or solder bumps disposed on the second contacts 134. The conductive features 106 can have a circular, rectangular, hexagonal, polygonal, or other cross-sectional shape, and can be single layer or multi-layer structures.
  • Referring to FIG. 2F, fabrication of the semiconductor devices 100 continues with (a) coupling the first semiconductor dies 110 to corresponding ones of the die-attach areas 239 (FIG. 2D) of the package substrate 130, and (b) forming the wire bonds 104 such that they electrically couple the first bond pads 112 of the first semiconductor dies 110 to the first contacts 132 of the package substrate 130. More particularly, the first semiconductor dies 110 can be attached to the die-attach areas 239 of the package substrate via the first die-attach material 142. The first die-attach material 142 can be a die-attach adhesive paste or an adhesive element, for example, a die-attach film or a dicing-die-attach film (known to those skilled in the art as “DAF” or “DDF,” respectively). In some embodiments, the first die-attach material 142 can include a pressure-set adhesive element (e.g., tape or film) that adheres the first semiconductor dies 110 to the package substrate 230 when it is compressed beyond a threshold level of pressure. In other embodiments, the first die-attach material 142 can be a UV-set tape or film that is set by exposure to UV radiation.
  • FIG. 2G shows the semiconductor devices 100 after the second semiconductor dies 120 have been stacked over the first semiconductor dies 110 and coupled to the conductive features 106. More specifically, the second semiconductor dies 120 can be flip-chipped bonded to the package substrate 130 such that the second bond pads 122 of the second semiconductor dies 120 are electrically coupled to corresponding ones of the second contacts 134 of the package substrate 130 via the conductive features 106. In some embodiments, the second bond pads 122 are coupled to the conductive features 106 using solder or a solder paste. In other embodiments, another process such as thermo-compression bonding (e.g., copper-copper (Cu—Cu) bonding) can be used to form conductive Cu—Cu joints between the second bond pads 122 and the conductive features 106.
  • The second semiconductor dies 120 can be attached to at least a portion of the first semiconductor dies 110 via the second die-attach material 144. As described above, no electrical interconnections (e.g., metallization features, solder bumps, RDLs, etc.) need be formed between the semiconductor dies 110, 120. The second die-attach material 144 can be generally similar to the first die-attach material 142 (e.g., a DAF, DDF, etc.) and, in some embodiments, is the same material as the first die-attach material 142 and/or has the same thickness as the first die-attach material 142. In the embodiment illustrated in FIG. 2G, the second die-attach material 144 extends onto the overhang portions 124 of the second semiconductor dies 120. In some such embodiments, the second die-attach material 144 is peeled back from, or otherwise removed from or prevented from covering the second bond pads 122 of the second semiconductor dies 120 prior to coupling the second bond pads 122 to the conductive features 106. In other embodiments, the second die-attach material 144 is not formed on or is entirely removed from the overhang portions 124.
  • FIG. 2H shows the semiconductor devices 100 after disposing the molded material 146 on the first surface 133 a of the package substrate 130 and at least partially around the first semiconductor dies 110, the wire bonds 104, the second semiconductor dies 120, and/or the conductive features 106. The molded material 146 may be formed from a resin, epoxy resin, silicone-based material, polyimide, and/or other suitable resin used or known in the art. Once deposited, the molded material 146 can be cured by UV light, chemical hardeners, heat, or other suitable curing methods known in the art. The cured molded material 146 can include an upper surface 247. In the embodiment illustrated in FIG. 2H, the upper surface 247 is generally co-planar with the upper surfaces 123 a of the second semiconductor dies 120 such that the upper surfaces 123 a are not covered by the molded material 146. In some embodiments, the molded material 146 is formed in one step such that the upper surfaces 123 a of the second semiconductor dies 120 are exposed at the upper surface 247 of the molded material 146. In other embodiments, the molded material 146 is formed and then ground back to planarize the upper surface 247 and to thereby expose the upper surfaces 123 a of the second semiconductor dies 120. As further shown in FIG. 2H, in some embodiments, the molded material 146 encapsulates the first semiconductor dies 110, wire bonds 104, and conductive features 106 such that these features are sealed within the molded material 146.
  • FIG. 2I illustrates the semiconductor devices 100 after (a) separating the package substrate 130 from the carrier 250 (FIG. 2H) and (b) forming the electrical connectors 108 on the third contacts 136 of the package substrate 130. In some embodiments, a vacuum, poker pin, laser or other light source, or other suitable method known in the art can detach the package substrate 130 from the release layer 252 (FIG. 2H). In certain embodiments, the release layer 252 (FIG. 2H) allows the carrier 250 to be easily removed such that the carrier 250 can be reused again. In other embodiments, the carrier 250 and release layer 252 can be at least partially removed by thinning the carrier 250 and/or release layer 252 (e.g., using back grinding, dry etching processes, chemical etching processes, chemical mechanical polishing (CMP), etc.). Removing the carrier 250 and release layer 252 exposes the second surface 133 b of the package substrate 130, including the third contacts 136. The electrical connectors 108 are formed on the third contacts 136 and can be configured to electrically couple the third contacts 136 to external circuitry (not shown). In some embodiments, the electrical connectors 108 comprise a plurality of solder balls or solder bumps. For example, a stenciling machine can deposit discrete blocks of solder paste onto the third contacts 136 that can then be reflowed to form the solder balls or solder bumps on the third contacts 136.
  • FIG. 2J shows the semiconductor devices 100 after being singulated from one another. As shown, the package substrate 130 and the molded material 146 can be cut at a plurality of dicing lanes 255 (illustrated in FIG. 2I) to singulate the stacked semiconductor dies 110, 120 and to separate the semiconductor devices 100 from one another. Once singulated, the individual semiconductor devices 100 can be attached to external circuitry via the electrical connectors 108 and thus incorporated into a myriad of systems and/or devices. FIG. 3A is a cross-sectional view, and FIG. 3B is a top plan view, illustrating a semiconductor device 300 (“device 300”) in accordance with another embodiment of the present technology. This example more specifically shows another semiconductor device configured in accordance with the present technology having more than two stacked semiconductor dies. The device 300 can include features generally similar to those of the semiconductor device 100 described in detail above. For example, in the embodiment illustrated in FIG. 3A, the device 300 includes a first semiconductor die 310 and a second semiconductor die 320 (collectively “semiconductor dies 310, 320”) carried by a package substrate 330 (e.g., a redistribution structure that does not include a preformed substrate). More specifically, the second semiconductor die 320 is stacked over and laterally offset from the first semiconductor die 310 to define an overhang portion 324 of the second semiconductor die 320 and an open portion 314 of the first semiconductor die 310. The first semiconductor die 310 has a lower surface 313 b attached to the package substrate 330 via a first die-attach material 342, and an upper surface 313 a facing the second semiconductor die 320 and having first bond pads 312 exposed at the open portion 314 of the first semiconductor die 310. The second semiconductor die 320 has a lower surface 323 b partially attached to the upper surface 313 a of the first semiconductor die 310 via a second die-attach material 344, and an upper surface 323 a opposite the lower surface 323 b. The second semiconductor die 320 further includes second bond pads 322 on the lower surface 323 b, exposed at the overhang portion 324 of the second semiconductor die 320, and facing the package substrate 330. The package substrate 330 includes first contacts 332 and second contacts 334. First wire bonds 304 electrically couple the first bond pads 312 to the first contacts 332 of the package substrate 330, and first conductive features 306 electrically couple the second bond pads 322 to the second contacts 334 of the package substrate 330. The first and second contacts 332 and 334 are electrically coupled to corresponding third contacts 336 of the package substrate via conductive lines 338.
  • The device 300 further includes a third semiconductor die 360 and a fourth semiconductor die 370 (collectively “semiconductor dies 360, 370”) stacked over the semiconductor dies 310, 320. The semiconductor dies 360, 370 can be arranged generally similarly to the semiconductor dies 110, 120 (FIG. 1) and the semiconductor dies 310, 320. For example, as illustrated in the embodiment of FIG. 3A, the fourth semiconductor die 370 can be laterally offset from the third semiconductor die 360 to define an overhang portion 374 of the fourth semiconductor die 370 and an open portion 364 of the third semiconductor die 360. More particularly, with reference to FIG. 3B, the third semiconductor die 360 can have opposing first sides 316 and opposing second sides 318. As shown, the fourth semiconductor die 370 can extend beyond only one of the first sides 316 (shown in phantom in FIG. 3B) of the third semiconductor die 360 (e.g., in a direction along an axis X3 generally parallel to second sides 318) to define the overhang portion 374. In some embodiments, the amount (e.g., a distance along the axis X3) of lateral offset off the semiconductor dies 360, 370 is the same or substantially the same as the lateral offset off the semiconductor dies 310, 320. Moreover, as is more clearly illustrated in the top plan view of FIG. 3B, the semiconductor dies 310, 320 and semiconductor dies 360, 370 can be laterally offset in the same or substantially the same direction (e.g., in a direction along the axis X3). In other embodiments, the semiconductor dies 310, 320 and the semiconductor dies 360, 370 can be offset in more than one direction or by different amounts (e.g., the overhang portion 324 of the second semiconductor die 320 and the overhang portion 374 of the fourth semiconductor die 370 can have different shapes, orientations, and/or dimensions).
  • The third semiconductor die 360 has a lower surface 363 b attached to the upper surface 323 a of the second semiconductor die 320 via a third die-attach material 348, and an upper surface 363 a facing the fourth semiconductor die 370 and having third bond pads 362 exposed at the open portion 314 of the third semiconductor die 360. The fourth semiconductor die 370 has an upper surface 373 a and a lower surface 373 b that is partially attached to the upper surface 363 a of the third semiconductor die 360 via a fourth die-attach material 349. The lower surface 373 b of the fourth semiconductor die 370 includes fourth bond pads 372 at the overhang portion 374. The fourth bond pads 372 are positioned over (e.g., vertically aligned with, superimposed over, etc.) at least a portion of the second contacts 334 of the package substrate 330.
  • The device 300 further includes (a) second wirebonds 368 electrically coupling the third bond pads 362 of the third semiconductor die 360 to corresponding ones of the first contacts 332 of the package substrate 130, and (b) second conductive features 376 electrically coupling the fourth bond pads 372 of the fourth semiconductor die 370 to corresponding ones of the second contacts 334 of the package substrate 330. In certain embodiments, a maximum height of the second wire bonds 368 above the package substrate 330 and/or above the upper surface 363 a of the third semiconductor die 360 is not greater than a height of the fourth semiconductor die 370 above the same. As illustrated in the embodiment of FIG. 3B, the first contacts 332 and second contacts 334 (not pictured; below the second and fourth bond pads 322, 372 shown in phantom) can be arranged in one or more columns (e.g., two columns), and can each be coupled to one or more of the bond pads of the various semiconductor dies. In other embodiments, the arrangement of the first and second contacts 332, 334 can have any other suitable configuration (e.g., arranged in one column, in rows, offset rows and/or columns, etc.). The first and second conductive features 306, 376 can have various suitable structures, such as pillars, columns, studs, bumps, etc., and can be made from copper, nickel, solder (e.g., SnAg-based solder), conductor-filled epoxy, and/or other electrically conductive materials.
  • Notably, each semiconductor die in the device 100 is directly electrically coupled to the first or second contacts 332 or 334 of the package substrate 330. Therefore, interconnections or other structures are not needed between any of the first semiconductor die 310, second semiconductor die 320, third semiconductor die 360, and fourth semiconductor die 370 (collectively “semiconductor dies 310-370) to electrically connect the semiconductor dies 310-370 to the package substrate 330. In some embodiments, for example, in lieu of interconnection structures (e.g., RDLs) between the semiconductor dies 310-370, the semiconductor dies 310-370 may be coupled together via one or more of the second die-attach material 344, third die-attach material 348, and fourth die-attach material 349. In some embodiments, each of the die-attach materials in the device 300 are the same material and/or have the same thickness.
  • The device 100 can further include a molded material 346 over an upper surface of the package substrate 330 (the molded material 346 is not shown in FIG. 3B for ease of illustration). In some embodiments, the molded material 346 at least partially surrounds the semiconductor dies 310-370, the first and second wire bonds 304, 368, and/or the first and second conductive features 306, 376 to protect one or more of these components from contaminants and/or physical damage. For example, in the embodiment illustrated in FIG. 3A, only the upper surface 373 a of the fourth semiconductor die 370 is exposed from the molded material 346. Notably, the molded material 346 does not extend above the fourth semiconductor die 370 relative to the package substrate 330 (e.g., above a plane coplanar with the upper surface 373 a of the fourth semiconductor die 370), while still encapsulating the first and second wire bonds 304, 368 and the first and second conductive features 306, 376. Accordingly, the height (e.g., thickness) of the device 100 may be reduced as compared to, for example, conventional semiconductor devices having wire bonds coupling the uppermost die in the device—and therefore having a wire-loop height above the uppermost die. Likewise, since the molded material 346 need not extend above the upper surface 373 a of the fourth semiconductor die 370, the total amount of molded material 346 used in the device 300 can be reduced (e.g., to reduce costs and/or warpage of the device 300).
  • FIG. 4 is a top plan view of a semiconductor device 400 (“device 400”) in accordance with another embodiment of the present technology. This example more specifically illustrates stacked semiconductor dies that are laterally offset along two axes of the semiconductor device. The device 400 can include features generally similar to those of the semiconductor device 100 described in detail above. For example, the device 400 includes a first semiconductor die 410 coupled to a package substrate 430 and a second semiconductor die 420 stacked over and laterally offset from the first semiconductor die 410 (collectively “semiconductor dies 410, 420”). In contrast to many of the embodiments described in detail with reference to FIGS. 1A-3B, the second semiconductor die 420 is laterally offset from two sides of the first semiconductor die 410. More specifically, the first semiconductor die 410 can include opposing first sides 416 and opposing second sides 418. The second semiconductor die 420 can extend beyond (e.g., in a direction along an axis X4 generally parallel to the second sides 418) one of the first sides 416 (partially shown in phantom) and beyond (e.g., in a direction along an axis Y4 generally parallel to the first sides 416) one of the second sides 418 (partially shown in phantom) to define an overhang portion 424 of the second semiconductor die 420 and an open portion 414 of the first semiconductor die 410. In the embodiment illustrated in FIG. 4, both the overhang portion 424 of the second semiconductor die 420 and the open portion 414 of the first semiconductor die 410 have a generally “L-like” shape. In some embodiments, where the semiconductor dies 410, 420 have the same planform shape and dimensions, the dimensions of the open portion 414 and overhang portion 424 can be the same. In other embodiments, the semiconductor dies 410, 420 can have different planform shapes and/or dimensions such that the overhang portion 424 and open portion 414 have different shapes and/or dimensions. For example, where one of the two semiconductor dies 410, 420 is larger than the other, the open portion 414 and/or overhang portion 424 can have a generally “U-like” shape along three edges of the larger die.
  • As further shown in FIG. 4, the first semiconductor die 410 can have first bond pads 412 on an upper surface of the first semiconductor die 410 and exposed at the open portion 414. Similarly, the second semiconductor die 420 can have second bond pads 422 (shown in phantom) on a lower surface of the second semiconductor die 420, exposed at the overhang portion 424, and facing the package substrate 430. As illustrated in FIG. 4, the first and second bond pads 412, 422 (collectively “ bond pads 412, 422”) can be arranged in an L-like shape along the open portion 414 of the first semiconductor die 410 and the overhang portion 424 of the second semiconductor die 420, respectively. In other embodiments, the bond pads 412, 422 can have other arrangements (e.g., positioned adjacent only a single side of the semiconductor dies 410, 420, positioned in more than one row and/or column, etc.). In certain embodiments, the semiconductor dies 410, 420 are laterally offset depending on the configuration of the bond pads 412, 422 of the semiconductor devices 410, 420. For example, the offset of the semiconductor dies 410, 420 can be selected such that each of the first bond pads 412 of the first semiconductor die 410 are exposed at the open portion 414, and each of the second bonds 422 of the second semiconductor die 420 are exposed at the overhang portion 424.
  • The package substrate 430 can include first contacts 432 and second contacts (obscured in FIG. 4; e.g., vertically aligned below the second bond pads 422). The device 400 further includes wire bonds 404 electrically coupling the first bond pads 412 of the first semiconductor die 410 to the first contacts 432 of the package substrate 430, and conductive features (not pictured; e.g., conductive pillars) electrically coupling the second bond pads 422 of the second semiconductor die 420 to the second contacts of the package substrate 430. The first contacts 432 and second contacts can have any suitable arrangement. For example, in some embodiments, the package substrate 430 is a redistribution structure that does not include a pre-formed substrate and that is additively built up (FIGS. 2A-2D). Accordingly, the package substrate 430 can be a flexible structure that is adaptable to the particular arrangement of the semiconductor dies 410, 420 and the bond pads 412, 422.
  • Any one of the semiconductor devices having the features described above with reference to FIGS. 1A-4 can be incorporated into any of a myriad of larger and/or more complex systems, a representative example of which is system 500 shown schematically in FIG. 5. The system 500 can include a processor 502, a memory 504 (e.g., SRAM, DRAM, flash, and/or other memory devices), input/output devices 505, and/or other subsystems or components 508. The semiconductor devices described above with reference to FIGS. 1A-4 can be included in any of the elements shown in FIG. 5. The resulting system 500 can be configured to perform any of a wide variety of suitable computing, processing, storage, sensing, imaging, and/or other functions. Accordingly, representative examples of the system 500 include, without limitation, computers and/or other data processors, such as desktop computers, laptop computers, Internet appliances, hand-held devices (e.g., palm-top computers, wearable computers, cellular or mobile phones, personal digital assistants, music players, etc.), tablets, multi-processor systems, processor-based or programmable consumer electronics, network computers, and minicomputers. Additional representative examples of the system 500 include lights, cameras, vehicles, etc. With regard to these and other example, the system 500 can be housed in a single unit or distributed over multiple interconnected units, e.g., through a communication network. The components of the system 500 can accordingly include local and/or remote memory storage devices and any of a wide variety of suitable computer-readable media.
  • From the foregoing, it will be appreciated that specific embodiments of the technology have been described herein for purposes of illustration, but that various modifications may be made without deviating from the disclosure. Furthermore, certain aspects of the present technology described in the context of particular embodiments may also be combined or eliminated in other embodiments. For example, the various embodiments described with reference to FIGS. 1A-4 may be combined to incorporate different numbers of stacked semiconductor dies (e.g., three dies, five dies, six dies, eight dies, etc.) that are laterally offset in different manners. Accordingly, the invention is not limited except as by the appended claims. Moreover, although advantages associated with certain embodiments of the new technology have been described in the context of those embodiments, other embodiments may also exhibit such advantages and not all embodiments need necessarily exhibit such advantages to fall within the scope of the technology. Accordingly, the disclosure and associated technology can encompass other embodiments not expressly shown or described herein.

Claims (27)

1. A semiconductor device, comprising:
a package substrate;
a first semiconductor die coupled to the package substrate and having an upper surface facing away from the package substrate, the upper surface including first bond pads;
wire bonds electrically coupling the first bond pads of the first semiconductor die to the package substrate;
a second semiconductor die attached to the upper surface of the first semiconductor die via an adhesive die-attach material, wherein the second semiconductor die has a lower surface facing the package substrate, wherein the second semiconductor die extends laterally beyond at least one side of the first semiconductor die to define an overhang portion of the second semiconductor die, and wherein the lower surface includes second bond pads at the overhang portion; and
conductive features electrically coupling the second bond pads of the second semiconductor die to the package substrate.
2. The semiconductor device of claim 1, further comprising:
a molded material over the package substrate and at least partially around the first semiconductor die, the wire bonds, the second semiconductor die, and/or the conductive features, wherein the second semiconductor die includes an upper surface opposite the lower surface, and wherein the molded material does not extend away from the package substrate beyond a plane coplanar with the upper surface of the second semiconductor die.
3. The semiconductor device of claim 2 wherein the molded material encapsulates the first semiconductor die, the wire bonds, and the conductive features.
4. The semiconductor device of claim 1 wherein the conductive features are conductive pillars extending between the second bond pads and the package substrate.
5. The semiconductor device of claim 1 wherein the package substrate is a redistribution structure having a first surface and a second surface opposite the first surface, wherein the first surface includes first conductive contacts and second conductive contacts, wherein the second surface includes third conductive contacts, wherein the first conductive contacts and second conductive contacts are electrically coupled to corresponding ones of the third conductive contacts by conductive lines extending through and/or on an insulating material, and wherein the redistribution structure does not include a pre-formed substrate.
6. The semiconductor device of claim 5 wherein the wirebonds electrically couple the first bond pads of the first semiconductor die to corresponding ones of the first conductive contacts of the redistribution structure, and wherein the conductive features are copper pillars formed on the second conductive contacts and electrically coupling the second bond pads of the second semiconductor die to corresponding ones of the second conductive contacts.
7. The semiconductor device of claim 1 wherein a maximum height of the wire bonds above the upper surface of the first semiconductor die is less than or equal to a height of the second semiconductor die above the upper surface of the first semiconductor die.
8. The semiconductor device of claim 1 wherein the upper surface of the first semiconductor die includes a first portion and a second portion, wherein the second semiconductor die is over the first semiconductor die only at the second portion, and wherein the first bond pads are located at the first portion.
9. The semiconductor device of claim 1 wherein the first semiconductor die includes opposing first sides and opposing second sides, and wherein the second semiconductor die extends laterally beyond only one of the first sides or one of the second sides.
10. The semiconductor device of claim 1 wherein the first semiconductor die includes opposing first sides and opposing second sides, and wherein the second semiconductor die extends laterally beyond one of the first sides and one of the second sides.
11. The semiconductor device of claim 1 wherein the first semiconductor die and the second semiconductor die have the same shape and dimensions.
12. The semiconductor device of claim 1 wherein the die-attach material is a first die-attach material, further comprising:
a second die-attach material between the first semiconductor die and the package substrate.
13. The semiconductor device of claim 1 wherein the wire bonds are first wire bonds, wherein the conductive features are first conductive features, and further comprising:
a third semiconductor die coupled to an upper surface of the second semiconductor die and having an upper surface facing away from the second semiconductor die and the package substrate, the upper surface of the third semiconductor die including third bond pads; and
second wire bonds electrically coupling the third bond pads of the third semiconductor die to the package substrate.
14. The semiconductor device of claim 13 further comprising a die-attach material on the upper surface of the second semiconductor die, wherein the third semiconductor die is coupled to the second semiconductor die via the die-attach material on the upper surface of the second semiconductor die, and wherein the third semiconductor die is over substantially all of the upper surface of the second semiconductor die.
15. The semiconductor device of claim 13, further comprising:
a fourth semiconductor die coupled to the upper surface of the third semiconductor die and having a lower surface facing the package substrate, wherein the fourth semiconductor die extends laterally beyond at least one side of the third semiconductor die to define an overhang portion of the fourth semiconductor die, and wherein the lower surface of the fourth semiconductor die includes fourth bond pads at the overhang portion of the fourth semiconductor die; and
second conductive features electrically coupling the fourth bond pads of the fourth semiconductor die to the package substrate.
16. The semiconductor device of claim 15 wherein the fourth semiconductor die has an upper surface opposite the lower surface, and further comprising a molded material over the package substrate, wherein the molded material does not extend away from the package substrate beyond a plane coplanar with the upper surface of the fourth semiconductor die.
17. The semiconductor device of claim 1 wherein the package substrate is at least one of an interposer, a printed circuit board, a dielectric spacer, or another semiconductor die.
18. A semiconductor device, comprising:
a redistribution structure having a first surface and a second surface opposite the first surface, wherein the first surface includes first conductive contacts and second conductive contacts, wherein the second surface includes third conductive contacts, and wherein the first conductive contacts and the second conductive contacts are electrically coupled to corresponding ones of the third conductive contacts by conductive lines extending through and/or on an insulating material;
a first semiconductor die coupled to the redistribution structure and having first bond pads;
wire bonds electrically coupling the first bond pads to the first conductive contacts of the redistribution structure;
a second semiconductor die stacked over the first semiconductor die and laterally offset from the first semiconductor die, wherein the second semiconductor die includes a surface having a first portion over the first semiconductor die and a second portion over the second conductive contacts of the redistribution structure, wherein the first portion is attached to the first semiconductor die via an adhesive die-attach material, and wherein the second portion includes second bond pads; and
conductive pillars coupling the second conductive contacts to the second bond pads.
19. The semiconductor device of claim 18 wherein the first semiconductor die and the second semiconductor die have the same planform shape.
20. The semiconductor device of claim 19 wherein the first semiconductor die and the second semiconductor die are identical, and wherein an arrangement of the first bond pads on the first semiconductor die is identical to an arrangement of the second bond pads on the second semiconductor die.
21. The semiconductor device of claim 18 wherein the first semiconductor die includes a pair of opposing sides, and wherein the second semiconductor die is laterally offset from the first semiconductor die only along an axis extending between the pair of opposing sides and parallel to the pair of opposing sides.
22. The semiconductor device of claim 21 wherein the first conductive contacts of the redistribution structure are spaced laterally outward from one of the pair of opposing sides, and wherein the second conductive contacts of the redistribution structure are spaced laterally outward from the other of the pair of opposing sides.
23. The semiconductor device of claim 19 wherein the die-attach material is a first die-attach material, and further comprising:
a second die-attach material coupling the first semiconductor die to the redistribution structure, wherein the second die-attach material is the same as the first die-attach material.
24. The semiconductor device of claim 18 wherein the redistribution structure does not include a pre-formed substrate, and wherein a thickness of the redistribution structure between the first and second surfaces is less than about 50 μm.
25-28. (canceled)
29. The semiconductor device of claim 1 wherein the package substrate is a redistribution structure that does not include a pre-formed substrate.
30. The semiconductor device of claim 18 wherein the redistribution structure does not include a pre-formed substrate.
US15/686,029 2017-08-24 2017-08-24 Semiconductor device having laterally offset stacked semiconductor dies Abandoned US20190067248A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US15/686,029 US20190067248A1 (en) 2017-08-24 2017-08-24 Semiconductor device having laterally offset stacked semiconductor dies
CN201880054975.9A CN111052371A (en) 2017-08-24 2018-07-17 Semiconductor device with laterally offset stacked semiconductor die
PCT/US2018/042442 WO2019040205A1 (en) 2017-08-24 2018-07-17 Semiconductor device having laterally offset stacked semiconductor dies
TW107126265A TWI757526B (en) 2017-08-24 2018-07-30 Semiconductor devices having laterally offset stacked semiconductor dies, and methods of manufacturing the same
US16/933,649 US11037910B2 (en) 2017-08-24 2020-07-20 Semiconductor device having laterally offset stacked semiconductor dies
US17/320,116 US11929349B2 (en) 2017-08-24 2021-05-13 Semiconductor device having laterally offset stacked semiconductor dies

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/686,029 US20190067248A1 (en) 2017-08-24 2017-08-24 Semiconductor device having laterally offset stacked semiconductor dies

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/933,649 Division US11037910B2 (en) 2017-08-24 2020-07-20 Semiconductor device having laterally offset stacked semiconductor dies

Publications (1)

Publication Number Publication Date
US20190067248A1 true US20190067248A1 (en) 2019-02-28

Family

ID=65437708

Family Applications (3)

Application Number Title Priority Date Filing Date
US15/686,029 Abandoned US20190067248A1 (en) 2017-08-24 2017-08-24 Semiconductor device having laterally offset stacked semiconductor dies
US16/933,649 Active US11037910B2 (en) 2017-08-24 2020-07-20 Semiconductor device having laterally offset stacked semiconductor dies
US17/320,116 Active 2037-10-19 US11929349B2 (en) 2017-08-24 2021-05-13 Semiconductor device having laterally offset stacked semiconductor dies

Family Applications After (2)

Application Number Title Priority Date Filing Date
US16/933,649 Active US11037910B2 (en) 2017-08-24 2020-07-20 Semiconductor device having laterally offset stacked semiconductor dies
US17/320,116 Active 2037-10-19 US11929349B2 (en) 2017-08-24 2021-05-13 Semiconductor device having laterally offset stacked semiconductor dies

Country Status (4)

Country Link
US (3) US20190067248A1 (en)
CN (1) CN111052371A (en)
TW (1) TWI757526B (en)
WO (1) WO2019040205A1 (en)

Cited By (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10522511B2 (en) * 2017-08-04 2019-12-31 SK Hynix Inc. Semiconductor packages having indication patterns
US10593568B2 (en) 2017-08-24 2020-03-17 Micron Technology, Inc. Thrumold post package with reverse build up hybrid additive structure
CN111739880A (en) * 2020-05-14 2020-10-02 甬矽电子(宁波)股份有限公司 Semiconductor packaging structure and manufacturing method thereof
KR20210039112A (en) * 2019-10-01 2021-04-09 에스케이하이닉스 주식회사 Semiconductor package including stacked semiconductor chips
US20210167042A1 (en) * 2018-07-11 2021-06-03 Dynex Semiconductor Limited Semiconductor device sub-assembly
US11037910B2 (en) 2017-08-24 2021-06-15 Micron Technology, Inc. Semiconductor device having laterally offset stacked semiconductor dies
CN113053858A (en) * 2019-12-27 2021-06-29 美光科技公司 Face-to-face semiconductor device with fan-out edges
US11121109B2 (en) * 2017-10-26 2021-09-14 Intel Corporation Innovative interconnect design for package architecture to improve latency
WO2021242322A1 (en) * 2020-05-28 2021-12-02 Sandisk Technologies Llc Stacked die assembly including double-sided inter-die bonding connections and methods of forming the same
US20220059504A1 (en) * 2020-08-18 2022-02-24 SK Hynix Inc. Semiconductor package including stacked semiconductor chips
US11309301B2 (en) 2020-05-28 2022-04-19 Sandisk Technologies Llc Stacked die assembly including double-sided inter-die bonding connections and methods of forming the same
US11335671B2 (en) 2020-05-28 2022-05-17 Sandisk Technologies Llc Stacked die assembly including double-sided inter-die bonding connections and methods of forming the same
US20220173075A1 (en) * 2020-11-27 2022-06-02 Yibu Semiconductor Co., Ltd. Chip Package and Method of Forming the Same
US11380653B2 (en) * 2019-08-27 2022-07-05 Taiwan Semiconductor Manufacturing Company, Ltd. Die stack structure and manufacturing method thereof
US20220270981A1 (en) * 2021-02-23 2022-08-25 Orient Semiconductor Electronics, Limited Electronic package and method of manufacture thereof
JP2023045852A (en) * 2021-09-22 2023-04-03 キオクシア株式会社 Semiconductor device and method for manufacturing semiconductor device
US11631660B2 (en) 2020-08-24 2023-04-18 Samsung Electronics Co., Ltd. Semiconductor package
US20230223321A1 (en) * 2022-01-10 2023-07-13 Luxshare Electronic Technology (Kunshan) Ltd. Laterally mounted and packaged structure and manufacturing method thereof
US11804464B2 (en) 2020-07-06 2023-10-31 Kioxia Corporation Semiconductor device and manufacturing method thereof
US12166013B2 (en) 2021-05-06 2024-12-10 Samsung Electronics Co., Ltd. Semiconductor package, and a package on package type semiconductor package having the same
US20250054909A1 (en) * 2023-08-07 2025-02-13 Macronix International Co., Ltd. Semiconductor device
WO2025183795A1 (en) * 2024-02-27 2025-09-04 SanDisk Technologies, Inc. Center-connection bonded memory assembly and methods for forming the same
US12431465B2 (en) 2020-12-31 2025-09-30 Yibu Semiconductor Co., Ltd. Chip package and method of forming chip packages
WO2025259373A1 (en) * 2024-06-13 2025-12-18 Qualcomm Incorporated High-bandwidth integrated circuit packaging of memory and logic
WO2026005821A1 (en) * 2024-06-28 2026-01-02 SanDisk Technologies, Inc. High bandwidth flash memory containing a stack of bonded logic and memory die assemblies and methods for forming the same

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11158608B2 (en) 2019-09-25 2021-10-26 Powertech Technology Inc. Semiconductor package including offset stack of semiconductor dies between first and second redistribution structures, and manufacturing method therefor
US11521959B2 (en) 2020-03-12 2022-12-06 Taiwan Semiconductor Manufacturing Co., Ltd. Die stacking structure and method forming same
DE102020119293A1 (en) 2020-03-12 2021-09-16 Taiwan Semiconductor Manufacturing Co., Ltd. THE STACKING STRUCTURE AND PROCEDURE FOR MAKING IT
US12532774B2 (en) 2021-08-27 2026-01-20 Micron Technology, Inc. Conductive organic module for semiconductor devices and associated systems and methods
JP2023141098A (en) * 2022-03-23 2023-10-05 キオクシア株式会社 semiconductor equipment
TWI892800B (en) * 2024-08-16 2025-08-01 同欣電子工業股份有限公司 Chip packaging structure

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040262774A1 (en) * 2003-06-27 2004-12-30 In-Ku Kang Multi-chip packages having a plurality of flip chips and methods of manufacturing the same
US20080150157A1 (en) * 2006-12-20 2008-06-26 Fujitsu Limited Semiconductor device and manufacturing method of the same
US20150028474A1 (en) * 2013-07-23 2015-01-29 Chul-Yong JANG Semiconductor package and method of manufacturing the semiconductor package
US20170025380A1 (en) * 2015-07-21 2017-01-26 Apple Inc. 3d fanout stacking
US9984992B2 (en) * 2015-12-30 2018-05-29 Invensas Corporation Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces

Family Cites Families (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100808582B1 (en) 2001-12-29 2008-02-29 주식회사 하이닉스반도체 Chip lamination package
US7388294B2 (en) 2003-01-27 2008-06-17 Micron Technology, Inc. Semiconductor components having stacked dice
US6972152B2 (en) 2003-06-27 2005-12-06 Intel Corporation Use of direct gold surface finish on a copper wire-bond substrate, methods of making same, and methods of testing same
TWI221327B (en) 2003-08-08 2004-09-21 Via Tech Inc Multi-chip package and process for forming the same
US7326592B2 (en) 2005-04-04 2008-02-05 Infineon Technologies Ag Stacked die package
KR100887475B1 (en) 2007-02-26 2009-03-10 주식회사 네패스 Semiconductor package and manufacturing method
KR100909322B1 (en) 2007-07-02 2009-07-24 주식회사 네패스 Ultra-thin semiconductor package and manufacturing method thereof
KR20090088271A (en) 2008-02-14 2009-08-19 주식회사 하이닉스반도체 Stack package
TW200941599A (en) 2008-03-18 2009-10-01 Lingsen Precision Ind Ltd Method for fabricating a stack-type IC chip package
KR20110020547A (en) * 2009-08-24 2011-03-03 주식회사 하이닉스반도체 Stack package
US8446017B2 (en) 2009-09-18 2013-05-21 Amkor Technology Korea, Inc. Stackable wafer level package and fabricating method thereof
US8138014B2 (en) 2010-01-29 2012-03-20 Stats Chippac, Ltd. Method of forming thin profile WLCSP with vertical interconnect over package footprint
US8320134B2 (en) 2010-02-05 2012-11-27 Advanced Semiconductor Engineering, Inc. Embedded component substrate and manufacturing methods thereof
KR20120005340A (en) 2010-07-08 2012-01-16 주식회사 하이닉스반도체 Semiconductor Chip & Stacked Chip Packages
US9406580B2 (en) 2011-03-16 2016-08-02 Synaptics Incorporated Packaging for fingerprint sensors and methods of manufacture
US9190391B2 (en) 2011-10-26 2015-11-17 Maxim Integrated Products, Inc. Three-dimensional chip-to-wafer integration
KR101332859B1 (en) 2011-12-30 2013-12-19 앰코 테크놀로지 코리아 주식회사 Semiconductor package having one-layer substrate and, fan-out semiconductor package and method for manufacturing the same
KR20130104430A (en) * 2012-03-14 2013-09-25 삼성전자주식회사 Multi-chip package and method of manufacturing the same
KR101398811B1 (en) 2012-05-31 2014-05-27 에스티에스반도체통신 주식회사 A wafer level package and method of manufacturing the same
JP5845152B2 (en) 2012-07-26 2016-01-20 ルネサスエレクトロニクス株式会社 Semiconductor device, portable communication device, and manufacturing method of semiconductor device
US9040408B1 (en) 2013-03-13 2015-05-26 Maxim Integrated Products, Inc. Techniques for wafer-level processing of QFN packages
US9799590B2 (en) 2013-03-13 2017-10-24 STATS ChipPAC Pte. Ltd. Semiconductor device and method of using partial wafer singulation for improved wafer level embedded system in package
US9324687B1 (en) 2013-03-14 2016-04-26 Maxim Integrated Products, Inc. Wafer-level passive device integration
KR101494814B1 (en) 2013-04-15 2015-02-23 앰코 테크놀로지 코리아 주식회사 Semiconductor package using glass and method for manufacturing the same
KR101538540B1 (en) * 2013-06-25 2015-07-21 앰코 테크놀로지 코리아 주식회사 Semiconductor device and fabricating method thereof
US9318452B2 (en) 2014-03-21 2016-04-19 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor packages and methods of forming the same
KR20160047424A (en) 2014-09-26 2016-05-02 인텔 코포레이션 Integrated circuit package having wire-bonded multi-die stack
KR101640076B1 (en) 2014-11-05 2016-07-15 앰코 테크놀로지 코리아 주식회사 Stacked chip package and method for manufacturing the same
US9627367B2 (en) 2014-11-21 2017-04-18 Micron Technology, Inc. Memory devices with controllers under memory packages and associated systems and methods
US9806040B2 (en) 2015-07-29 2017-10-31 STATS ChipPAC Pte. Ltd. Antenna in embedded wafer-level ball-grid array package
KR102384863B1 (en) 2015-09-09 2022-04-08 삼성전자주식회사 Semiconductor chip package and method of manufacturing the same
US10170658B2 (en) 2015-11-13 2019-01-01 Advanced Semiconductor Engineering, Inc. Semiconductor package structures and method of manufacturing the same
TWI578483B (en) * 2016-01-11 2017-04-11 美光科技公司 Package-on-package component comprising package perforations of different sizes
US10658334B2 (en) 2016-08-18 2020-05-19 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming a package structure including a package layer surrounding first connectors beside an integrated circuit die and second connectors below the integrated circuit die
US9960328B2 (en) 2016-09-06 2018-05-01 Amkor Technology, Inc. Semiconductor device and manufacturing method thereof
US9859245B1 (en) 2016-09-19 2018-01-02 Taiwan Semiconductor Manufacturing Co., Ltd. Chip package structure with bump and method for forming the same
KR102570325B1 (en) 2016-11-16 2023-08-25 에스케이하이닉스 주식회사 Stacked type semiconductor package having redistribution line structure
US20190371766A1 (en) 2016-12-19 2019-12-05 Intel Corporation Integrated circuit die stacks
MY191544A (en) 2016-12-27 2022-06-30 Intel Corp Multi-conductor interconnect structure for a microelectronic device
US20190326249A1 (en) 2016-12-29 2019-10-24 Intel Corporation Multi-point stacked die wirebonding for improved power delivery
TWI613772B (en) * 2017-01-25 2018-02-01 Powertech Technology Inc. Thin fan-out multi-wafer stacked package structure
US10103038B1 (en) 2017-08-24 2018-10-16 Micron Technology, Inc. Thrumold post package with reverse build up hybrid additive structure
US20190067248A1 (en) 2017-08-24 2019-02-28 Micron Technology, Inc. Semiconductor device having laterally offset stacked semiconductor dies
US20190067034A1 (en) 2017-08-24 2019-02-28 Micron Technology, Inc. Hybrid additive structure stackable memory die using wire bond

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040262774A1 (en) * 2003-06-27 2004-12-30 In-Ku Kang Multi-chip packages having a plurality of flip chips and methods of manufacturing the same
US20080150157A1 (en) * 2006-12-20 2008-06-26 Fujitsu Limited Semiconductor device and manufacturing method of the same
US20150028474A1 (en) * 2013-07-23 2015-01-29 Chul-Yong JANG Semiconductor package and method of manufacturing the semiconductor package
US20170025380A1 (en) * 2015-07-21 2017-01-26 Apple Inc. 3d fanout stacking
US9984992B2 (en) * 2015-12-30 2018-05-29 Invensas Corporation Embedded wire bond wires for vertical integration with separate surface mount and wire bond mounting surfaces

Cited By (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10522511B2 (en) * 2017-08-04 2019-12-31 SK Hynix Inc. Semiconductor packages having indication patterns
US11037910B2 (en) 2017-08-24 2021-06-15 Micron Technology, Inc. Semiconductor device having laterally offset stacked semiconductor dies
US10593568B2 (en) 2017-08-24 2020-03-17 Micron Technology, Inc. Thrumold post package with reverse build up hybrid additive structure
US11929349B2 (en) 2017-08-24 2024-03-12 Micron Technology, Inc. Semiconductor device having laterally offset stacked semiconductor dies
US12266625B2 (en) 2017-10-26 2025-04-01 Altera Corporation Innovative interconnect design for package architecture to improve latency
US20220059491A1 (en) * 2017-10-26 2022-02-24 Intel Corporation Innovative Interconnect Design for Package Architecture to Improve Latency
US11929339B2 (en) 2017-10-26 2024-03-12 Intel Corporation Innovative interconnect design for package architecture to improve latency
US11658144B2 (en) * 2017-10-26 2023-05-23 Intel Corporation Innovative interconnect design for package architecture to improve latency
US11121109B2 (en) * 2017-10-26 2021-09-14 Intel Corporation Innovative interconnect design for package architecture to improve latency
US11574894B2 (en) * 2018-07-11 2023-02-07 Dynex Semiconductor Limited Semiconductor device sub-assembly
US20210167042A1 (en) * 2018-07-11 2021-06-03 Dynex Semiconductor Limited Semiconductor device sub-assembly
US11380653B2 (en) * 2019-08-27 2022-07-05 Taiwan Semiconductor Manufacturing Company, Ltd. Die stack structure and manufacturing method thereof
US12057438B2 (en) * 2019-08-27 2024-08-06 Taiwan Semiconductor Manufacturing Company, Ltd. Die stack structure and manufacturing method thereof
US20220293568A1 (en) * 2019-08-27 2022-09-15 Taiwan Semiconductor Manufacturing Company, Ltd. Die stack structure and manufacturing method thereof
KR20210039112A (en) * 2019-10-01 2021-04-09 에스케이하이닉스 주식회사 Semiconductor package including stacked semiconductor chips
KR102710260B1 (en) * 2019-10-01 2024-09-27 에스케이하이닉스 주식회사 Semiconductor package including stacked semiconductor chips
US11430767B2 (en) * 2019-10-01 2022-08-30 SK Hynix Inc. Semiconductor package including stacked semiconductor chips
CN113053858A (en) * 2019-12-27 2021-06-29 美光科技公司 Face-to-face semiconductor device with fan-out edges
CN111739880B (en) * 2020-05-14 2021-01-01 甬矽电子(宁波)股份有限公司 Semiconductor package structure and manufacturing method of semiconductor package structure
CN111739880A (en) * 2020-05-14 2020-10-02 甬矽电子(宁波)股份有限公司 Semiconductor packaging structure and manufacturing method thereof
WO2021242322A1 (en) * 2020-05-28 2021-12-02 Sandisk Technologies Llc Stacked die assembly including double-sided inter-die bonding connections and methods of forming the same
US11335671B2 (en) 2020-05-28 2022-05-17 Sandisk Technologies Llc Stacked die assembly including double-sided inter-die bonding connections and methods of forming the same
US11309301B2 (en) 2020-05-28 2022-04-19 Sandisk Technologies Llc Stacked die assembly including double-sided inter-die bonding connections and methods of forming the same
US11804464B2 (en) 2020-07-06 2023-10-31 Kioxia Corporation Semiconductor device and manufacturing method thereof
US20220059504A1 (en) * 2020-08-18 2022-02-24 SK Hynix Inc. Semiconductor package including stacked semiconductor chips
US11996392B2 (en) 2020-08-18 2024-05-28 SK Hynix Inc. Semiconductor package including stacked semiconductor chips
KR102863704B1 (en) * 2020-08-18 2025-09-24 에스케이하이닉스 주식회사 Semiconductor package including stacked semiconductor chips
KR20220022234A (en) * 2020-08-18 2022-02-25 에스케이하이닉스 주식회사 Semiconductor package including stacked semiconductor chips
US11664351B2 (en) * 2020-08-18 2023-05-30 SK Hynix Inc. Semiconductor package including stacked semiconductor chips
US12211829B2 (en) 2020-08-24 2025-01-28 Samsung Electronics Co., Ltd. Semiconductor package
US11631660B2 (en) 2020-08-24 2023-04-18 Samsung Electronics Co., Ltd. Semiconductor package
US12362327B2 (en) 2020-11-27 2025-07-15 Yibu Semiconductor Co., Ltd. Method of forming packages of stacked chips
US12087737B2 (en) * 2020-11-27 2024-09-10 Yibu Semiconductor Co., Ltd. Method of forming chip package having stacked chips
US20220173075A1 (en) * 2020-11-27 2022-06-02 Yibu Semiconductor Co., Ltd. Chip Package and Method of Forming the Same
US12406964B2 (en) 2020-11-27 2025-09-02 Yibu Semiconductor Co., Ltd. Chip package and method of forming chip packages
US12431465B2 (en) 2020-12-31 2025-09-30 Yibu Semiconductor Co., Ltd. Chip package and method of forming chip packages
US20220270981A1 (en) * 2021-02-23 2022-08-25 Orient Semiconductor Electronics, Limited Electronic package and method of manufacture thereof
US11462485B2 (en) * 2021-02-23 2022-10-04 Orient Semiconductor Electronics, Limited Electronic package including electromagnetic shielding structure and method of manufacture
US12166013B2 (en) 2021-05-06 2024-12-10 Samsung Electronics Co., Ltd. Semiconductor package, and a package on package type semiconductor package having the same
JP7703411B2 (en) 2021-09-22 2025-07-07 キオクシア株式会社 Semiconductor device and method for manufacturing the same
JP2023045852A (en) * 2021-09-22 2023-04-03 キオクシア株式会社 Semiconductor device and method for manufacturing semiconductor device
US20230223321A1 (en) * 2022-01-10 2023-07-13 Luxshare Electronic Technology (Kunshan) Ltd. Laterally mounted and packaged structure and manufacturing method thereof
US20250054909A1 (en) * 2023-08-07 2025-02-13 Macronix International Co., Ltd. Semiconductor device
WO2025183795A1 (en) * 2024-02-27 2025-09-04 SanDisk Technologies, Inc. Center-connection bonded memory assembly and methods for forming the same
WO2025259373A1 (en) * 2024-06-13 2025-12-18 Qualcomm Incorporated High-bandwidth integrated circuit packaging of memory and logic
WO2026005821A1 (en) * 2024-06-28 2026-01-02 SanDisk Technologies, Inc. High bandwidth flash memory containing a stack of bonded logic and memory die assemblies and methods for forming the same

Also Published As

Publication number Publication date
CN111052371A (en) 2020-04-21
TW201921625A (en) 2019-06-01
TWI757526B (en) 2022-03-11
US20210272932A1 (en) 2021-09-02
WO2019040205A1 (en) 2019-02-28
US11929349B2 (en) 2024-03-12
US11037910B2 (en) 2021-06-15
US20200350293A1 (en) 2020-11-05

Similar Documents

Publication Publication Date Title
US11929349B2 (en) Semiconductor device having laterally offset stacked semiconductor dies
US11784166B2 (en) Dual sided fan-out package having low warpage across all temperatures
US11450581B2 (en) Integrated circuit package and method
US10867897B2 (en) PoP device
TWI714913B (en) Package structure and manufacturing method thereof
EP3785297B1 (en) Multi-chip package with offset 3d structure
KR101892801B1 (en) Integrated fan-out package and the methods of manufacturing
US8889484B2 (en) Apparatus and method for a component package
TWI710079B (en) Hybrid additive structure stackable memory die using wire bond
US20150061130A1 (en) Chip arrangement and a method for manufacturing a chip arrangement
US10593568B2 (en) Thrumold post package with reverse build up hybrid additive structure
CN106783779B (en) A high-stack fan-out system-in-package structure and method of making the same
US10985101B2 (en) Semiconductor package and manufacturing method thereof
US20250349726A1 (en) Semiconductor structure and method of making same
US12237320B2 (en) Package structure and method of forming the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YOO, CHAN H.;PACHAMUTHU, ASHOK;REEL/FRAME:043392/0818

Effective date: 20170824

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253

Effective date: 20171023

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333

Effective date: 20171023

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA

Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253

Effective date: 20171023

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333

Effective date: 20171023

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS AGENT;REEL/FRAME:046597/0333

Effective date: 20180629

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050709/0838

Effective date: 20190731

AS Assignment

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION