US20190006514A1 - Laterally Diffused Metal Oxide Semiconductor with Gate Poly Contact within Source Window - Google Patents
Laterally Diffused Metal Oxide Semiconductor with Gate Poly Contact within Source Window Download PDFInfo
- Publication number
- US20190006514A1 US20190006514A1 US16/127,281 US201816127281A US2019006514A1 US 20190006514 A1 US20190006514 A1 US 20190006514A1 US 201816127281 A US201816127281 A US 201816127281A US 2019006514 A1 US2019006514 A1 US 2019006514A1
- Authority
- US
- United States
- Prior art keywords
- stripe
- region
- forming
- doped
- polysilicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 24
- 229910044991 metal oxide Inorganic materials 0.000 title claims description 6
- 150000004706 metal oxides Chemical class 0.000 title claims description 6
- 239000000758 substrate Substances 0.000 claims abstract description 17
- 239000000463 material Substances 0.000 claims abstract description 11
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 40
- 229920005591 polysilicon Polymers 0.000 claims description 39
- 238000000034 method Methods 0.000 claims description 34
- 229910052751 metal Inorganic materials 0.000 claims description 19
- 239000002184 metal Substances 0.000 claims description 19
- 108091006146 Channels Proteins 0.000 description 26
- 239000010410 layer Substances 0.000 description 20
- 239000004020 conductor Substances 0.000 description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 230000008569 process Effects 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- 230000006870 function Effects 0.000 description 6
- 238000009792 diffusion process Methods 0.000 description 5
- 238000013461 design Methods 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 150000002739 metals Chemical class 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- 108010075750 P-Type Calcium Channels Proteins 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000005684 electric field Effects 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 238000013100 final test Methods 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 230000009291 secondary effect Effects 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- 238000012360 testing method Methods 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
Images
Classifications
-
- H01L29/7816—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/519—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their top-view geometrical layouts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/22—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28035—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
-
- H01L29/0653—
-
- H01L29/0692—
-
- H01L29/0865—
-
- H01L29/0869—
-
- H01L29/0882—
-
- H01L29/0886—
-
- H01L29/1033—
-
- H01L29/4916—
-
- H01L29/66681—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
- H10D62/116—Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H01L29/0696—
-
- H01L29/4238—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/299—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations
- H10D62/307—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations the doping variations being parallel to the channel lengths
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/257—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are characterised by top-view geometrical layouts, e.g. interdigitated, semi-circular, annular or L-shaped electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
Definitions
- This disclosure relates to power transistors, and in particular to laterally diffused metal oxide semiconductor devices.
- LDMOS Laterally diffused metal oxide semiconductor
- RF radio frequency
- LDMOS transistors are metal oxide semiconductor (MOS) transistors that also have a drain drift region.
- MOS metal oxide semiconductor
- the drain drift region which touches and lies between the drain and the channel region, has the same conductivity type as the drain, but a lower dopant concentration than the drain.
- a depletion region forms in this lightly doped lateral diffused region resulting in a voltage drop between the drain contact and the transistor gate. With proper design, sufficient voltage may be dropped between the drain contact and the gate dielectric to allow a low gate voltage transistor to be used as a switch for the high voltage.
- a large power transistor may be made up of many “fingers,” each of which can be long and may be considered to include multiple sub-transistors.
- FIG. 1 is a top view of an example multi-finger LDMOS transistor
- FIGS. 2 and 3 are more detailed views of a portion of the LDMOS transistor of FIG. 1 ;
- FIG. 4 illustrate example gate runner conductors for the LDMOS transistor of FIG. 1 ;
- FIG. 5 is a cross sectional view of a portion of the LDMOS transistor of FIG. 1 ;
- FIG. 6 is a flow chart illustrating a method for forming an LDMOS transistor
- FIG. 7 is a block diagram of an example system with integrated circuit (IC) that includes an LDMOS transistor.
- a multi-finger layout may be used in order to provide low gate resistance (Rgate) in order to reduce gate signal transmission time for uniform turn-on/off.
- Rgate gate resistance
- a reduction in the thickness of the gate electrode may result in increased gate resistivity.
- Increased resistivity may be a concern for power devices with long fingers because fast switching may cause non-uniform gate turn-on/off.
- Non-uniform gate turn-on/off may cause a concentrated current flow in a portion of the power transistor which may be a potential functionality/reliability concern.
- a metal distribution bus may be used to distribute a gate signal voltage to the various fingers of a large power device.
- metal contacts to the poly cannot be done over the gate oxide because it is so thin that the metal contact may puncture the gate oxide layer.
- the poly gate finger may be broken into segments at regular intervals in order to provide a location for contacts.
- a high conductivity metallic interconnect element may be connected to the contact locations in the poly gate segment to improve distribution of the gate control voltage.
- the effective channel width of the device may be reduced and this may lead to an overall increase in effective Rdson for the device, which is undesirable. Breaking up the gate results in area overhead, increased die area, and increased effective specific on resistance (Rsp).
- Another solution is to provide extensions from the gate poly over the source region and to have a poly contacts placed within the source window over thicker dielectric. This avoids contacting poly on thin gate dielectric which has reliability implications. Metal routing may then be contacted within the gate extensions to distribute the gate signal and does not require breaking up of the device. This approach may improve gate resistance without a penalty of an increase in overall device Rdson. An embodiment of this approach will now be disclosed in more detail.
- FIG. 1 is a top view of an example multi-finger LDMOS transistor 100 , sometimes referred to for brevity as LDMOS transistor 100 or transistor 100 .
- LDMOS transistor 100 sometimes referred to for brevity as LDMOS transistor 100 or transistor 100 .
- metal interconnect layers have been removed in order to more clearly see an aspect of the underlying structure.
- a first finger 115 a of transistor 100 includes a source region stripe 102 and a substantially parallel drain region stripe 101 that lie within a semiconductor substrate 106 .
- a second substantially parallel drain region stripe 103 shares source region stripe 102 .
- This configuration is shown as finger 115 b.
- conductive interconnects may be used to connect the drain region stripes 101 , 103 , 105 , etc., in parallel and to connect the source region stripes 102 , 104 , etc., in parallel to form a single transistor with multiple parallel fingers.
- the conductive interconnects may be metallic, for example. In other embodiments, the conductive interconnects may be polysilicon, silicide, or other known or later developed conductive interconnect materials.
- Semiconductor substrate 106 is typically silicon; however other embodiments of the disclosure may be applied to other semiconductor materials, such as germanium, etc.
- a channel region stripe is located substantially parallel to and between each of the source region stripes and the drain region stripes.
- a polysilicon gate structure 110 overlies a gate oxide region stripe that overlies the channel region stripe between source region stripe 102 and drain region stripe 101 .
- a similar polysilicon gate structure 111 overlies a gate oxide region stripe that overlies the channel region stripe between source region stripe 102 and drain region stripe 103 .
- Similar polysilicon gate structures may be located between each source and drain region of the multiple fingers.
- Each polysilicon gate structure may also have one or more extensions 112 that extend over source region stripes 102 , 104 that may be used for metal contacts, as will be described in more detail below.
- Each channel region has a width 107 , and the total effective channel width of transistor 100 is the sum of the widths of all of the channel regions of all of the fingers.
- LDMOS lateral current double-diffused MOS
- PMOS p-type MOSFET
- NMOS n-type MOSFET
- An LDMOS transistor is a three terminal device (assuming the substrate is shorted to source), commonly identified as the source, gate and drain, where the voltage on the gate controls the current flowing from the drain to the source.
- the most common circuit configuration for these devices is the common source (CS) configuration, which is comparable (in some respects) to the common emitter configuration of the bipolar transistor.
- CS common source
- Other configurations may be used, but under the CS configuration the drain is connected to the high DC voltage while the source is grounded.
- the gate is used to induce a field-enhanced depletion region between the source and drain, and thereby create a “channel.”
- the acronym NMOS was derived from the fact that the p-type channel has been inverted, creating an effective n-type material due to the depletion of the holes in the p-type channel. A high concentration of electrons is left with energy near the conduction band due to the barrier lowering caused by the gate field, and the electrons can then accelerate due to the field produced by the drain to source biasing.
- the LDMOS channel is predominately defined by the physical size of the gate structure (ignoring secondary effects due to diffusion vagaries) that overlies the graded p-type threshold adjust implantation and diffusion area.
- the source and drain regions are on the laterally opposing sides of the gate area, and the diffusion process may produce an undercut region below the gate due to the single-step lateral diffusion process that defines the source and drain regions.
- the source and drain regions under bias create depletion regions that are connected by the gate induced depletion region in the p-body, and this connection defines the “effective channel length” which is a measure of the distance between the source and drain depletion edges.
- the depletion region is a region where the high electric field lowers the energy barrier to the electron conduction band. Once the barrier is lowered sufficiently, current easily flows between source and drain. LDMOS channel current is controlled by the vertical electric field induced by the gate and the lateral field that is asserted between the source and drain.
- the gate material is a good conductor. Highly doped polycrystalline silicon is an acceptable candidate but may or may not be an ideal conductor. Nevertheless, there are several reasons favoring the use of polysilicon as a gate material.
- the threshold voltage, and consequently the drain to source on-current, is modified by the work function difference between the gate material and channel material. Because polysilicon is a semiconductor, its work function may be modulated by adjusting the type and level of doping. Furthermore, because polysilicon has the same bandgap as the underlying silicon channel, it is quite straightforward to tune the work function to achieve low threshold voltages for both NMOS and PMOS devices. By contrast, the work functions of metals are not easily modulated, so tuning the work function to obtain low threshold voltages becomes a significant challenge.
- the silicon-SiO2 interface has been well studied and is known to have relatively few defects. By contrast many metal—insulator interfaces contain significant levels of defects which can lead to Fermi level pinning, charging, or other phenomena that ultimately degrade device performance.
- the gate material In the MOSFET IC fabrication process, it is preferable to deposit the gate material prior to certain high-temperature steps in order to make better-performing transistors. Such high temperature steps would melt some metals, limiting the types of metal that can be used in a metal-gate-based process.
- polysilicon is not a low resistance conductor, the signal propagation speed through the material is reduced as compared to metal.
- the resistivity can be lowered by increasing the level of doping, but even highly doped polysilicon is not as conductive as most metals.
- FIGS. 2 and 3 are more detailed views of a portion of the LDMOS transistor 100 of FIG. 1 .
- drain region stripe 101 includes an n+ region 221 and contacts 223 that provide for interconnection to metal interconnect layers.
- drain region stripe 103 includes an n+ region 222 and contacts 224 .
- Source region stripe 102 includes n+ region 225 oriented towards drain region stripe 101 and n+ region 226 oriented towards drain region stripe 103 .
- There is also a p+ region 552 for contacts 227 which is shown in FIG. 5 .
- a channel region stripe 230 is located substantially parallel to and between the source region stripe 102 and the drain region stripe 101 in n+ region 222 .
- a channel region stripe 231 is located substantially parallel to and between the source region stripe 102 and the drain region stripe 103 .
- a thick field oxide island 220 may be formed within source region stripe 102 . This does not need additional area because the source window size is normally more than a minimum poly-poly space determined by a deep DWELL implant requirement to get n+ regions 225 , 226 and a p+ region 552 (see FIG. 5 ) in the window and to keep p+ region 552 away from the gate edge.
- the width of the source region (Wsrc) is approximately 0.8 um. The design rules of the process allow fitting a poly contact within 0.8 um.
- the oxide island 220 is thick enough to provide a reliable insulation for poly contacts formed above it.
- the oxide island 220 is representative of a set of islands that are formed at intervals along the length of each source region stripe.
- oxide islands 220 may be formed using a shallow trench isolation (STI) process.
- STI shallow trench isolation
- a portion of silicon is etched and then filled with oxide.
- Thick oxide formed using STI may be planarized with the top of the thick filled oxide being at approximately the same level as the adjacent silicon top surface.
- FIG. 3 illustrates polysilicon gate structure 110 which overlies the channel region between source region stripe 102 and drain region stripe 101 , and polysilicon gate structure 111 which overlies the channel region between source region stripe 102 and drain region stripe 103 .
- Polysilicon extension 112 extends from gate structure 110 and gate structure 111 to overlie the oxide island 220 that is formed in source region stripe 102 .
- Contacts 331 , 332 may then be formed to contact a metal interconnect layer that is formed above the gate structures. While two contacts are illustrated here over the oxide island 220 , in other embodiments there may be only a single contact, or there may be more than two contacts, for example.
- FIG. 4 illustrates an example metallic gate runner grid 440 with gate runner conductors 441 - 445 for the LDMOS transistor 100 of FIG. 1 .
- contacts may be made to the underlying polysilicon gate structure, as described with reference to FIGS. 2, 3 .
- An oxide island 220 at each intersection insulates the contact from the underlying source region. While an example gate runner grid 440 that has five conductors is illustrated here, in other embodiments more or fewer gate runner conductors may be implemented in order to provide sufficiently low gate resistance to assure uniform gate turn-on/off.
- gate runner conductors 441 - 445 are illustrated as being perpendicular to the source region stripes 102 , 104 , in another embodiment the gate runner conductors may be oriented parallel to the source region stripes.
- Drain and source interconnects may be provided on a same metal layer as gate runner grid 440 or on additional metal layers, for example.
- a layout is provided where the gate is contacted within the source window at regular intervals without breaking up or terminating the transistor finger.
- the layout may reduce area overhead by 7-8%, for example, as compared to a device in which the gate is segmented to provide contacts. This solution helps reduce gate resistance with no significant penalty on device Rdson
- FIG. 5 is a cross-sectional view of LDMOS transistor 100 at cut line A-A in FIG. 3 .
- FIG. 5 shows only a small portion of LDMOS transistor 100 between source region stripe 102 and drain stripe 101 ; however, this is representative of the rest of LDMOS transistor 100 .
- the region between source region stripe 102 and drain region stripe 103 is a mirror image of FIG. 5 .
- drain region stripe 101 includes an n+ region 221 that is diffused into an nwell 550 .
- Nwell 550 is diffused into a p type epitaxial (“epi”) layer 547 of semiconductor substrate 106 , as shown in FIG. 5 .
- Epi layer 547 is formed on top of bulk region 546 of semiconductor substrate 106 using known processing techniques.
- N+ region 221 connects to a string of contacts 223 that provide a connection to a drain conductive interconnect, not shown.
- Nwell 550 forms a lateral extended region, typically referred to as a “drift region,” with a low doping level to allow operation of LDMOS transistor 100 at higher voltage levels.
- Source region stripe 102 includes an n+ region 225 that is diffused into a pwell 551 .
- Pwell 551 is diffused into epi layer 547 , as shown in FIG. 5 .
- P+ region 552 is also diffused into pwell 551 and forms a contact region for contacts 227 .
- Pwell 551 may also be referred to as a “double diffused well” (dwell) because the P-type body layer may be formed via implantation through the same opening in the same mask utilized to establish an N-type surface layer (not shown here) of the double diffused pwell 551 .
- a channel region stripe 230 is located substantially parallel to and between the source region stripe 102 and the drain region stripe 101 in pwell 551 .
- a channel region stripe 231 is located substantially parallel to and between the source region stripe 102 and the drain region stripe 103 .
- a gate oxide 541 overlies channel region stripe 230 .
- a field oxide 540 lies between gate oxide 541 and n+ region 221 .
- Polysilicon gate structure 110 overlies gate oxide 541 and field oxide 540 over channel region stripe 230 .
- polysilicon gate structure 111 overlies gate oxide 541 and field oxide (not shown) over channel region stripe 231 .
- Polysilicon extension 112 extends from gate structure 110 and gate structure 111 to overlie the oxide island 220 that is formed over n+ regions 225 , 226 .
- p+ region 552 does not underlie the oxide island 220 , but may be located on each side of oxide island 220 due to blocking of the implant by the oxide island 220 .
- Contacts 331 , 332 may then be formed to contact a gate runner conductor 441 that is formed above the gate structures over insulating layer 548 .
- FIG. 6 is a flow chart illustrating a method for forming polysilicon gate contacts in an LDMOS transistor, such as LDMOS transistor 100 of FIGS. 1-5 .
- LDMOS transistor such as LDMOS transistor 100 of FIGS. 1-5 .
- the general operation of LDMOS transistors is well known.
- the semiconductor process for fabricating an LDMOS transistor is well known. Therefore, only the key fabrication steps based on this disclosure will be described in detail herein.
- a semiconductor wafer is processed to form an epitaxial layer on top of the semiconductor wafer in step 601 .
- Nwell, pwell, and dwell regions are then patterned and diffused into the epi layer, as illustrated in FIG. 5 , using known or later developed fabrication techniques.
- a mask is then applied in step 602 to form thick field oxide regions.
- thick field oxide regions such as oxide islands 220 in FIG. 2
- Other field oxide regions may be defined, such as field oxide 540 over nwell 550 .
- An oxidation step is then performed to grow the thick field oxide in the drift regions and source regions as illustrated in FIGS. 2-5 .
- thick oxide islands such as oxide islands 220 in FIG. 2 may be formed using a shallow trench isolation (STI) process.
- STI shallow trench isolation
- a portion of silicon is etched in step 602 and then filled with oxide.
- Thick oxide formed using STI may be planarized with the top of the thick filled oxide being at approximately the same level as the adjacent silicon top surface.
- a thin gate oxide layer may then be grown over the wafer in step 603 .
- step 604 Additional fabrication steps may then be performed in step 604 to deposit a polysilicon layer and etch it to form the polysilicon gate structures with extensions that overlie the source region and thick field oxide islands, as described above with regard to FIGS. 2-5 .
- Additional diffusions may be performed in step 605 to form the p+ and n+ drain and source region stripes described in more detail above with regards to FIGS. 2, 5 , followed by one or more insulating layers and conductive layers that are patterned and etched to form interconnects, etc. Vias and contacts may be formed between the metal interconnects and the polysilicon gate structures in the fingers that overlie the thick field oxide islands in the source regions.
- wafer testing is performed in step 606 , followed by a sawing operation to separate the die, packaging, and final testing of the integrated circuit.
- FIG. 7 is a block diagram of an example system with integrated circuit (IC) 700 that includes an LDMOS transistor.
- IC integrated circuit
- two LDMOS transistors 701 , 702 are included, each of which may be similar to the LDMOS transistor described with regard to FIGS. 1-5 .
- Control logic 703 may also be included within IC 700 .
- Control logic may be tailored to perform a particular control task, or may be implemented as a processor core that may include memory for holding software and firmware instructions that may be executed by the processor to control the operation of LDMOS transistors 701 , 702 , for example. Additional interface logic, etc., may be included within IC 700 .
- Various types of systems may be implemented by connecting a load such as load device 710 to be powered under control of IC 700 .
- Systems such as microwave and radio frequency (RF) power amplifiers may be implemented for example.
- RF radio frequency
- Various types of industrial, residential, commercial, medical, etc. systems may be implemented using power transistors that are fabricated using the techniques disclosed herein to control motors, actuators, lights, etc.
- LDMOS low-density diode
- DDDMOS double diffused drain MOS
- IGBT insulated gate bipolar transistors
- DEMOS drain extended MOS
- DE-CMOS drain extended complimentary MOS
- thick oxide islands such as oxide islands 220 in FIG. 5
- the thick oxide islands may be fabricated using a shallow trench isolation process, for example.
- polysilicon gate structures are described herein, other embodiments may make use of a combination of a polysilicon and a polysilicide layer.
- the polysilicide layer may be made using tungsten, titanium, nickel, cobalt, etc.
- multi-finger power transistor While a multi-finger power transistor was described herein, other embodiments may include a single finger power transistor. In some embodiments, there may only be a single drain region stripe and a single source region stripe.
- each finger may be configured as a circle, a square, a rectangle, u-shaped, etc.
Landscapes
- Engineering & Computer Science (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
Abstract
Description
- Under 35 U.S.C. § 120, this continuation application claims the benefit of and priority to U.S. patent application Ser. No. 15/394,363, filed Dec. 29, 2016 (Texas Instruments docket number TI-76806), the entirety of which is hereby incorporated herein by reference.
- This disclosure relates to power transistors, and in particular to laterally diffused metal oxide semiconductor devices.
- Power transistors are found in many common electronic devices, including power supplies, voltage converters, integrated circuits, and low-voltage motor controllers. Laterally diffused metal oxide semiconductor (LDMOS) transistors are one type of power transistor and are also used in microwave and radio frequency (RF) power amplifiers, for example. These transistors are often fabricated on p/p+ silicon epitaxial layers.
- LDMOS transistors are metal oxide semiconductor (MOS) transistors that also have a drain drift region. The drain drift region, which touches and lies between the drain and the channel region, has the same conductivity type as the drain, but a lower dopant concentration than the drain. A depletion region forms in this lightly doped lateral diffused region resulting in a voltage drop between the drain contact and the transistor gate. With proper design, sufficient voltage may be dropped between the drain contact and the gate dielectric to allow a low gate voltage transistor to be used as a switch for the high voltage.
- A large power transistor may be made up of many “fingers,” each of which can be long and may be considered to include multiple sub-transistors.
- Particular embodiments in accordance with the disclosure will now be described, by way of example only, and with reference to the accompanying drawings:
-
FIG. 1 is a top view of an example multi-finger LDMOS transistor; -
FIGS. 2 and 3 are more detailed views of a portion of the LDMOS transistor ofFIG. 1 ; -
FIG. 4 illustrate example gate runner conductors for the LDMOS transistor ofFIG. 1 ; -
FIG. 5 is a cross sectional view of a portion of the LDMOS transistor ofFIG. 1 ; -
FIG. 6 is a flow chart illustrating a method for forming an LDMOS transistor; and -
FIG. 7 is a block diagram of an example system with integrated circuit (IC) that includes an LDMOS transistor. - Other features of the present embodiments will be apparent from the accompanying drawings and from the detailed description that follows.
- Specific embodiments of the disclosure will now be described in detail with reference to the accompanying figures. Like elements in the various figures are denoted by like reference numerals for consistency. In the following detailed description of embodiments of the disclosure, numerous specific details are set forth in order to provide a more thorough understanding of the disclosure.
- There are design tradeoffs in the power conversion space. Higher switching frequency power converters are preferred because high frequency operation allows the use of smaller size filters and passive circuit elements. This is driving a reduction in gate charge (Qg) and a figure of merit referred to as “RxQg” which is channel resistance (Rdson) times gate charge Qg. Gate charge is proportional to gate capacitance and refers to the amount of charge required to produce a control voltage on the gate of the power device. Higher switching frequency is also driving the use of shorter gate length devices in order to reduce RxQg, which is proportional to gate length. On the other hand, there is a desire to design higher current power devices to improve power density. Improvements in semiconductor processing are providing advanced lithography nodes which are driving towards thinner poly for the gate with a resultant increase in resistivity of the gate poly.
- These various tradeoffs may be managed by using large power FETs that have a large effective channel width. A multi-finger layout may be used in order to provide low gate resistance (Rgate) in order to reduce gate signal transmission time for uniform turn-on/off. However, a reduction in the thickness of the gate electrode may result in increased gate resistivity. Increased resistivity may be a concern for power devices with long fingers because fast switching may cause non-uniform gate turn-on/off. Non-uniform gate turn-on/off may cause a concentrated current flow in a portion of the power transistor which may be a potential functionality/reliability concern.
- A metal distribution bus may be used to distribute a gate signal voltage to the various fingers of a large power device. However, metal contacts to the poly cannot be done over the gate oxide because it is so thin that the metal contact may puncture the gate oxide layer. To prevent non-uniform gate turn-on/off, the poly gate finger may be broken into segments at regular intervals in order to provide a location for contacts. Then, a high conductivity metallic interconnect element may be connected to the contact locations in the poly gate segment to improve distribution of the gate control voltage. However, the effective channel width of the device may be reduced and this may lead to an overall increase in effective Rdson for the device, which is undesirable. Breaking up the gate results in area overhead, increased die area, and increased effective specific on resistance (Rsp).
- Another solution is to provide extensions from the gate poly over the source region and to have a poly contacts placed within the source window over thicker dielectric. This avoids contacting poly on thin gate dielectric which has reliability implications. Metal routing may then be contacted within the gate extensions to distribute the gate signal and does not require breaking up of the device. This approach may improve gate resistance without a penalty of an increase in overall device Rdson. An embodiment of this approach will now be disclosed in more detail.
-
FIG. 1 is a top view of an examplemulti-finger LDMOS transistor 100, sometimes referred to for brevity asLDMOS transistor 100 ortransistor 100. In this example, metal interconnect layers have been removed in order to more clearly see an aspect of the underlying structure. Afirst finger 115 a oftransistor 100 includes asource region stripe 102 and a substantially paralleldrain region stripe 101 that lie within asemiconductor substrate 106. In this example, a second substantially paralleldrain region stripe 103 sharessource region stripe 102. This configuration is shown asfinger 115 b. In some embodiments, there may be only one finger that may include only onesource region stripe 102 and onedrain region stripe 101, for example. In other embodiments, there may be only one finger that may include only onesource region stripe 102 and twodrain region stripes source region stripes 104 anddrain region stripes 105 are included. In the case of multiple source and drain region stripes, conductive interconnects may be used to connect thedrain region stripes source region stripes Semiconductor substrate 106 is typically silicon; however other embodiments of the disclosure may be applied to other semiconductor materials, such as germanium, etc. - A channel region stripe is located substantially parallel to and between each of the source region stripes and the drain region stripes. A
polysilicon gate structure 110 overlies a gate oxide region stripe that overlies the channel region stripe betweensource region stripe 102 anddrain region stripe 101. In this example, a similarpolysilicon gate structure 111 overlies a gate oxide region stripe that overlies the channel region stripe betweensource region stripe 102 anddrain region stripe 103. Similar polysilicon gate structures may be located between each source and drain region of the multiple fingers. Each polysilicon gate structure may also have one ormore extensions 112 that extend oversource region stripes - Each channel region has a
width 107, and the total effective channel width oftransistor 100 is the sum of the widths of all of the channel regions of all of the fingers. - The general operation of LDMOS devices is well known; see, for example, “Understanding LDMOS Device Fundamentals,” John Pritiskutch, et al. The acronym “LDMOS” is a concatenation of acronyms that have been used to designate various aspects of the lateral device and often stands for lateral current (L) double-diffused MOS (DMOS). These devices can be created in two common types, the PMOS (p-type MOSFET) and NMOS (n-type MOSFET).
- An LDMOS transistor is a three terminal device (assuming the substrate is shorted to source), commonly identified as the source, gate and drain, where the voltage on the gate controls the current flowing from the drain to the source. The most common circuit configuration for these devices is the common source (CS) configuration, which is comparable (in some respects) to the common emitter configuration of the bipolar transistor. Other configurations may be used, but under the CS configuration the drain is connected to the high DC voltage while the source is grounded. The gate is used to induce a field-enhanced depletion region between the source and drain, and thereby create a “channel.” The acronym NMOS was derived from the fact that the p-type channel has been inverted, creating an effective n-type material due to the depletion of the holes in the p-type channel. A high concentration of electrons is left with energy near the conduction band due to the barrier lowering caused by the gate field, and the electrons can then accelerate due to the field produced by the drain to source biasing. The LDMOS channel is predominately defined by the physical size of the gate structure (ignoring secondary effects due to diffusion vagaries) that overlies the graded p-type threshold adjust implantation and diffusion area. The source and drain regions are on the laterally opposing sides of the gate area, and the diffusion process may produce an undercut region below the gate due to the single-step lateral diffusion process that defines the source and drain regions. The source and drain regions under bias create depletion regions that are connected by the gate induced depletion region in the p-body, and this connection defines the “effective channel length” which is a measure of the distance between the source and drain depletion edges. For NMOS, the depletion region is a region where the high electric field lowers the energy barrier to the electron conduction band. Once the barrier is lowered sufficiently, current easily flows between source and drain. LDMOS channel current is controlled by the vertical electric field induced by the gate and the lateral field that is asserted between the source and drain.
- One criterion for selecting the gate material is that it is a good conductor. Highly doped polycrystalline silicon is an acceptable candidate but may or may not be an ideal conductor. Nevertheless, there are several reasons favoring the use of polysilicon as a gate material. The threshold voltage, and consequently the drain to source on-current, is modified by the work function difference between the gate material and channel material. Because polysilicon is a semiconductor, its work function may be modulated by adjusting the type and level of doping. Furthermore, because polysilicon has the same bandgap as the underlying silicon channel, it is quite straightforward to tune the work function to achieve low threshold voltages for both NMOS and PMOS devices. By contrast, the work functions of metals are not easily modulated, so tuning the work function to obtain low threshold voltages becomes a significant challenge.
- The silicon-SiO2 interface has been well studied and is known to have relatively few defects. By contrast many metal—insulator interfaces contain significant levels of defects which can lead to Fermi level pinning, charging, or other phenomena that ultimately degrade device performance.
- In the MOSFET IC fabrication process, it is preferable to deposit the gate material prior to certain high-temperature steps in order to make better-performing transistors. Such high temperature steps would melt some metals, limiting the types of metal that can be used in a metal-gate-based process.
- However, since polysilicon is not a low resistance conductor, the signal propagation speed through the material is reduced as compared to metal. The resistivity can be lowered by increasing the level of doping, but even highly doped polysilicon is not as conductive as most metals.
-
FIGS. 2 and 3 are more detailed views of a portion of theLDMOS transistor 100 ofFIG. 1 . InFIG. 2 , drainregion stripe 101 includes ann+ region 221 andcontacts 223 that provide for interconnection to metal interconnect layers. Similarly, drainregion stripe 103 includes ann+ region 222 andcontacts 224.Source region stripe 102 includesn+ region 225 oriented towardsdrain region stripe 101 andn+ region 226 oriented towardsdrain region stripe 103. There is also ap+ region 552 forcontacts 227, which is shown inFIG. 5 . - A
channel region stripe 230 is located substantially parallel to and between thesource region stripe 102 and thedrain region stripe 101 inn+ region 222. Similarly, achannel region stripe 231 is located substantially parallel to and between thesource region stripe 102 and thedrain region stripe 103. - A thick
field oxide island 220 may be formed withinsource region stripe 102. This does not need additional area because the source window size is normally more than a minimum poly-poly space determined by a deep DWELL implant requirement to getn+ regions FIG. 5 ) in the window and to keepp+ region 552 away from the gate edge. In this example, the width of the source region (Wsrc) is approximately 0.8 um. The design rules of the process allow fitting a poly contact within 0.8 um. Theoxide island 220 is thick enough to provide a reliable insulation for poly contacts formed above it. Theoxide island 220 is representative of a set of islands that are formed at intervals along the length of each source region stripe. - In another embodiment,
oxide islands 220 may be formed using a shallow trench isolation (STI) process. In this case, a portion of silicon is etched and then filled with oxide. Thick oxide formed using STI may be planarized with the top of the thick filled oxide being at approximately the same level as the adjacent silicon top surface. -
FIG. 3 illustratespolysilicon gate structure 110 which overlies the channel region betweensource region stripe 102 and drainregion stripe 101, andpolysilicon gate structure 111 which overlies the channel region betweensource region stripe 102 and drainregion stripe 103.Polysilicon extension 112 extends fromgate structure 110 andgate structure 111 to overlie theoxide island 220 that is formed insource region stripe 102.Contacts oxide island 220, in other embodiments there may be only a single contact, or there may be more than two contacts, for example. -
FIG. 4 illustrates an example metallicgate runner grid 440 with gate runner conductors 441-445 for theLDMOS transistor 100 ofFIG. 1 . At each intersection of a gate runner and a source region, contacts may be made to the underlying polysilicon gate structure, as described with reference toFIGS. 2, 3 . Anoxide island 220 at each intersection insulates the contact from the underlying source region. While an examplegate runner grid 440 that has five conductors is illustrated here, in other embodiments more or fewer gate runner conductors may be implemented in order to provide sufficiently low gate resistance to assure uniform gate turn-on/off. - While the gate runner conductors 441-445 are illustrated as being perpendicular to the
source region stripes - Drain and source interconnects may be provided on a same metal layer as
gate runner grid 440 or on additional metal layers, for example. - In this manner, a layout is provided where the gate is contacted within the source window at regular intervals without breaking up or terminating the transistor finger. The layout may reduce area overhead by 7-8%, for example, as compared to a device in which the gate is segmented to provide contacts. This solution helps reduce gate resistance with no significant penalty on device Rdson
-
FIG. 5 is a cross-sectional view ofLDMOS transistor 100 at cut line A-A inFIG. 3 .FIG. 5 shows only a small portion ofLDMOS transistor 100 betweensource region stripe 102 anddrain stripe 101; however, this is representative of the rest ofLDMOS transistor 100. For example, the region betweensource region stripe 102 and drainregion stripe 103 is a mirror image ofFIG. 5 . - Referring back to
FIG. 3 , drainregion stripe 101 includes ann+ region 221 that is diffused into annwell 550.Nwell 550 is diffused into a p type epitaxial (“epi”)layer 547 ofsemiconductor substrate 106, as shown inFIG. 5 .Epi layer 547 is formed on top ofbulk region 546 ofsemiconductor substrate 106 using known processing techniques.N+ region 221 connects to a string ofcontacts 223 that provide a connection to a drain conductive interconnect, not shown.Nwell 550 forms a lateral extended region, typically referred to as a “drift region,” with a low doping level to allow operation ofLDMOS transistor 100 at higher voltage levels. -
Source region stripe 102 includes ann+ region 225 that is diffused into apwell 551.Pwell 551 is diffused intoepi layer 547, as shown inFIG. 5 .P+ region 552 is also diffused intopwell 551 and forms a contact region forcontacts 227.Pwell 551 may also be referred to as a “double diffused well” (dwell) because the P-type body layer may be formed via implantation through the same opening in the same mask utilized to establish an N-type surface layer (not shown here) of the double diffusedpwell 551. - A
channel region stripe 230 is located substantially parallel to and between thesource region stripe 102 and thedrain region stripe 101 inpwell 551. Similarly, achannel region stripe 231 is located substantially parallel to and between thesource region stripe 102 and thedrain region stripe 103. - A
gate oxide 541 overlieschannel region stripe 230. Afield oxide 540 lies betweengate oxide 541 andn+ region 221.Polysilicon gate structure 110 overliesgate oxide 541 andfield oxide 540 overchannel region stripe 230. Similarly,polysilicon gate structure 111 overliesgate oxide 541 and field oxide (not shown) overchannel region stripe 231.Polysilicon extension 112 extends fromgate structure 110 andgate structure 111 to overlie theoxide island 220 that is formed overn+ regions p+ region 552 does not underlie theoxide island 220, but may be located on each side ofoxide island 220 due to blocking of the implant by theoxide island 220.Contacts 331, 332 (not shown inFIG. 5 ) may then be formed to contact agate runner conductor 441 that is formed above the gate structures over insulatinglayer 548. -
FIG. 6 is a flow chart illustrating a method for forming polysilicon gate contacts in an LDMOS transistor, such asLDMOS transistor 100 ofFIGS. 1-5 . As mentioned above, the general operation of LDMOS transistors is well known. Similarly, the semiconductor process for fabricating an LDMOS transistor is well known. Therefore, only the key fabrication steps based on this disclosure will be described in detail herein. - Initially, a semiconductor wafer is processed to form an epitaxial layer on top of the semiconductor wafer in
step 601. Nwell, pwell, and dwell regions are then patterned and diffused into the epi layer, as illustrated inFIG. 5 , using known or later developed fabrication techniques. - A mask is then applied in
step 602 to form thick field oxide regions. As disclosed above, thick field oxide regions, such asoxide islands 220 inFIG. 2 , may be formed in the source regions to coincide with each intersection of metallic interconnect lines and the source region fingers. Other field oxide regions may be defined, such asfield oxide 540 overnwell 550. An oxidation step is then performed to grow the thick field oxide in the drift regions and source regions as illustrated inFIGS. 2-5 . - In another embodiment, thick oxide islands such as
oxide islands 220 inFIG. 2 may be formed using a shallow trench isolation (STI) process. In this case, a portion of silicon is etched instep 602 and then filled with oxide. Thick oxide formed using STI may be planarized with the top of the thick filled oxide being at approximately the same level as the adjacent silicon top surface. - A thin gate oxide layer may then be grown over the wafer in
step 603. - Additional fabrication steps may then be performed in
step 604 to deposit a polysilicon layer and etch it to form the polysilicon gate structures with extensions that overlie the source region and thick field oxide islands, as described above with regard toFIGS. 2-5 . - Additional diffusions may be performed in
step 605 to form the p+ and n+ drain and source region stripes described in more detail above with regards toFIGS. 2, 5 , followed by one or more insulating layers and conductive layers that are patterned and etched to form interconnects, etc. Vias and contacts may be formed between the metal interconnects and the polysilicon gate structures in the fingers that overlie the thick field oxide islands in the source regions. - After the semiconductor processing is completed, wafer testing is performed in
step 606, followed by a sawing operation to separate the die, packaging, and final testing of the integrated circuit. -
FIG. 7 is a block diagram of an example system with integrated circuit (IC) 700 that includes an LDMOS transistor. In this example, twoLDMOS transistors FIGS. 1-5 . -
Control logic 703 may also be included withinIC 700. Control logic may be tailored to perform a particular control task, or may be implemented as a processor core that may include memory for holding software and firmware instructions that may be executed by the processor to control the operation ofLDMOS transistors IC 700. - Various types of systems may be implemented by connecting a load such as
load device 710 to be powered under control ofIC 700. Systems such as microwave and radio frequency (RF) power amplifiers may be implemented for example. Various types of industrial, residential, commercial, medical, etc. systems may be implemented using power transistors that are fabricated using the techniques disclosed herein to control motors, actuators, lights, etc. - While the disclosure has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various other embodiments of the disclosure will be apparent to persons skilled in the art upon reference to this description. For example, while a LDMOS device was described herein, other embodiments may include other commonly known or later developed power transistors, such as: horizontal or vertical type double diffused power transistors (DMOS), double diffused drain MOS (DDDMOS) transistors, insulated gate bipolar transistors (IGBT), drain extended MOS (DEMOS) transistors, drain extended complimentary MOS (DE-CMOS) transistors, etc. In each case, thick oxide islands may be provided in a source region to allow contacts between metallic interconnect structures and polysilicon gate structures without reducing an effective channel width of the power transistor.
- While thick oxide islands, such as
oxide islands 220 inFIG. 5 , are illustrated herein as being thick field oxide, in another embodiment the thick oxide islands may be fabricated using a shallow trench isolation process, for example. - While polysilicon gate structures are described herein, other embodiments may make use of a combination of a polysilicon and a polysilicide layer. The polysilicide layer may be made using tungsten, titanium, nickel, cobalt, etc.
- While a multi-finger power transistor was described herein, other embodiments may include a single finger power transistor. In some embodiments, there may only be a single drain region stripe and a single source region stripe.
- While a linear transistor finger was described herein, in some embodiments, the finger topology may be other shapes than linear. For example, each finger may be configured as a circle, a square, a rectangle, u-shaped, etc.
- Certain terms are used throughout the description and the claims to refer to particular system components. As one skilled in the art will appreciate, components in digital systems may be referred to by different names and/or may be combined in ways not shown herein without departing from the described functionality. This document does not intend to distinguish between components that differ in name but not function. In the following discussion and in the claims, the terms “including” and “comprising” are used in an open-ended fashion, and thus should be interpreted to mean “including, but not limited to . . . .” Also, the term “couple” and derivatives thereof are intended to mean an indirect, direct, optical, and/or wireless electrical connection. Thus, if a first device couples to a second device, that connection may be through a direct electrical connection, through an indirect electrical connection via other devices and connections, through an optical electrical connection, and/or through a wireless electrical connection.
- Although method steps may be presented and described herein in a sequential fashion, one or more of the steps shown and described may be omitted, repeated, performed concurrently, and/or performed in a different order than the order shown in the figures and/or described herein. Accordingly, embodiments of the disclosure should not be considered limited to the specific ordering of steps shown in the figures and/or described herein.
- It is therefore contemplated that the appended claims will cover any such modifications of the embodiments as fall within the true scope and spirit of the disclosure.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/127,281 US10957774B2 (en) | 2016-12-29 | 2018-09-11 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
US17/197,188 US11721738B2 (en) | 2016-12-29 | 2021-03-10 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/394,636 US10103258B2 (en) | 2016-12-29 | 2016-12-29 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
US16/127,281 US10957774B2 (en) | 2016-12-29 | 2018-09-11 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/394,636 Division US10103258B2 (en) | 2016-12-29 | 2016-12-29 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/197,188 Continuation US11721738B2 (en) | 2016-12-29 | 2021-03-10 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
Publications (2)
Publication Number | Publication Date |
---|---|
US20190006514A1 true US20190006514A1 (en) | 2019-01-03 |
US10957774B2 US10957774B2 (en) | 2021-03-23 |
Family
ID=62711978
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/394,636 Active US10103258B2 (en) | 2016-12-29 | 2016-12-29 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
US16/127,281 Active US10957774B2 (en) | 2016-12-29 | 2018-09-11 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
US17/197,188 Active US11721738B2 (en) | 2016-12-29 | 2021-03-10 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/394,636 Active US10103258B2 (en) | 2016-12-29 | 2016-12-29 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/197,188 Active US11721738B2 (en) | 2016-12-29 | 2021-03-10 | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
Country Status (1)
Country | Link |
---|---|
US (3) | US10103258B2 (en) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10103258B2 (en) * | 2016-12-29 | 2018-10-16 | Texas Instruments Incorporated | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
CN116759455A (en) | 2018-05-25 | 2023-09-15 | 矽力杰半导体技术(杭州)有限公司 | Laterally diffused metal oxide semiconductor device and method of manufacturing same |
US10763334B2 (en) | 2018-07-11 | 2020-09-01 | Cree, Inc. | Drain and/or gate interconnect and finger structure |
US10600746B2 (en) | 2018-07-19 | 2020-03-24 | Cree, Inc. | Radio frequency transistor amplifiers and other multi-cell transistors having gaps and/or isolation structures between groups of unit cell transistors |
US10770415B2 (en) | 2018-12-04 | 2020-09-08 | Cree, Inc. | Packaged transistor devices with input-output isolation and methods of forming packaged transistor devices with input-output isolation |
US11417746B2 (en) | 2019-04-24 | 2022-08-16 | Wolfspeed, Inc. | High power transistor with interior-fed fingers |
WO2021054548A1 (en) | 2019-09-19 | 2021-03-25 | Lg Electronics Inc. | Substrate chuck for self-assembling semiconductor light-emitting diodes |
NL2025421B1 (en) * | 2020-04-24 | 2021-11-02 | Ampleon Netherlands Bv | Field-effect transistor |
CN112234094B (en) | 2020-09-29 | 2022-07-29 | 矽力杰半导体技术(杭州)有限公司 | Metal oxide semiconductor device and method for manufacturing the same |
CN113257916B (en) * | 2021-03-29 | 2023-04-14 | 重庆中科渝芯电子有限公司 | A planar field effect transistor with integrated rectifier and its manufacturing method |
US20230420546A1 (en) * | 2022-06-24 | 2023-12-28 | Nxp Usa, Inc. | Transistor with current terminal regions and channel region in layer over dielectric |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5057886A (en) * | 1988-12-21 | 1991-10-15 | Texas Instruments Incorporated | Non-volatile memory with improved coupling between gates |
US20050184338A1 (en) * | 2004-02-24 | 2005-08-25 | Chih-Feng Huang | High voltage LDMOS transistor having an isolated structure |
US8513736B2 (en) * | 2008-09-30 | 2013-08-20 | Renesas Electronics Corporation | Semiconductor device |
US9030877B2 (en) * | 2007-08-30 | 2015-05-12 | Infineon Technologies Ag | Memory cell arrangement, method for controlling a memory cell, memory array and electronic device |
US20150249126A1 (en) * | 2014-03-03 | 2015-09-03 | Renesas Electronics Corporation | Semiconductor device |
US20160104796A1 (en) * | 2014-05-12 | 2016-04-14 | Semiconductor Components Industries, Llc | Method of forming a semiconductor device |
Family Cites Families (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6081449A (en) * | 1987-05-12 | 2000-06-27 | Altera Corporation | High-density nonvolatile memory cell |
US5111253A (en) * | 1989-05-09 | 1992-05-05 | General Electric Company | Multicellular FET having a Schottky diode merged therewith |
US5459355A (en) * | 1992-12-09 | 1995-10-17 | Intel Corporation | Multiple layer programmable layout for version identification |
US5767546A (en) * | 1994-12-30 | 1998-06-16 | Siliconix Incorporated | Laternal power mosfet having metal strap layer to reduce distributed resistance |
EP0757389B1 (en) * | 1995-07-31 | 2001-09-26 | STMicroelectronics S.r.l. | High voltage driver circuit for inductive loads |
DE69517693T2 (en) * | 1995-12-29 | 2001-03-01 | Stmicroelectronics S.R.L., Agrate Brianza | Standard cell library for integrated circuit design |
US5912490A (en) * | 1997-08-04 | 1999-06-15 | Spectrian | MOSFET having buried shield plate for reduced gate/drain capacitance |
US6906548B1 (en) * | 2000-11-02 | 2005-06-14 | Tokyo Electron Limited | Capacitance measurement method of micro structures of integrated circuits |
WO2002041402A2 (en) * | 2000-11-16 | 2002-05-23 | Silicon Wireless Corporation | Discrete and packaged power devices for radio frequency (rf) applications and methods of forming same |
US6838722B2 (en) * | 2002-03-22 | 2005-01-04 | Siliconix Incorporated | Structures of and methods of fabricating trench-gated MIS devices |
TW548824B (en) * | 2002-09-16 | 2003-08-21 | Taiwan Semiconductor Mfg | Electrostatic discharge protection circuit having high substrate triggering efficiency and the related MOS transistor structure thereof |
EP1408552A1 (en) * | 2002-10-09 | 2004-04-14 | STMicroelectronics S.r.l. | Integrated MOS semiconductor device with high performance and process of manufacturing the same |
US6744288B1 (en) * | 2002-10-15 | 2004-06-01 | National Semiconductor Corporation | Driver with bulk switching MOS power transistor |
US6838708B2 (en) * | 2003-06-04 | 2005-01-04 | Winbond Electronics Corp. | I/O cell and ESD protection circuit |
JP2005064462A (en) * | 2003-07-28 | 2005-03-10 | Nec Electronics Corp | Multi-finger electrostatic discharge protection element |
JP5052813B2 (en) * | 2006-04-12 | 2012-10-17 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit device |
US8035140B2 (en) * | 2007-07-26 | 2011-10-11 | Infineon Technologies Ag | Method and layout of semiconductor device with reduced parasitics |
US20090212843A1 (en) * | 2008-02-25 | 2009-08-27 | Infineon Technologies Ag | Semiconductor device arrangement and method |
US8178908B2 (en) * | 2008-05-07 | 2012-05-15 | International Business Machines Corporation | Electrical contact structure having multiple metal interconnect levels staggering one another |
GB2466313A (en) * | 2008-12-22 | 2010-06-23 | Cambridge Silicon Radio Ltd | Radio Frequency CMOS Transistor |
US7875930B2 (en) * | 2009-02-16 | 2011-01-25 | Vanguard International Semiconductor Corporation | Semiconductor structure having an enlarged finger shaped region for reducing electric field density and method of manufacturing the same |
EP2400552A1 (en) * | 2010-06-24 | 2011-12-28 | Dialog Semiconductor GmbH | Mos transistor structure with easy access to all nodes |
JP2012054378A (en) * | 2010-09-01 | 2012-03-15 | Renesas Electronics Corp | Semiconductor device |
US8592900B2 (en) | 2010-11-03 | 2013-11-26 | Texas Instruments Incorporated | Drain extended CMOS with counter-doped drain extension |
US8664725B1 (en) * | 2011-03-04 | 2014-03-04 | Altera Corporation | Strain enhanced transistors with adjustable layouts |
US9559170B2 (en) * | 2012-03-01 | 2017-01-31 | X-Fab Semiconductor Foundries Ag | Electrostatic discharge protection devices |
US20130313653A1 (en) * | 2012-05-25 | 2013-11-28 | Infineon Technologies Austria Ag | MOS Transistor with Multi-finger Gate Electrode |
US8685824B2 (en) * | 2012-06-21 | 2014-04-01 | Richtek Technology Corporation, R.O.C. | Hybrid high voltage device and manufacturing method thereof |
US9041102B2 (en) * | 2012-06-22 | 2015-05-26 | Monolithic Power Systems, Inc. | Power transistor and associated method for manufacturing |
US9000519B2 (en) * | 2012-12-21 | 2015-04-07 | Macronix International Co., Ltd. | Semiconductor device having varying p-top and n-grade regions |
US9455332B2 (en) | 2014-03-06 | 2016-09-27 | Texas Instruments Incorporated | LDMOS transistor and method of forming the LDMOS transistor with improved Rds*Cgd |
US9543430B2 (en) * | 2014-11-03 | 2017-01-10 | Texas Instruments Incorporated | Segmented power transistor |
US9431480B1 (en) | 2015-03-27 | 2016-08-30 | Texas Instruments Incorporated | Diluted drift layer with variable stripe widths for power transistors |
US9786660B1 (en) * | 2016-03-17 | 2017-10-10 | Cree, Inc. | Transistor with bypassed gate structure field |
US9865729B1 (en) * | 2016-12-20 | 2018-01-09 | Texas Instruments Incorporated | Laterally diffused metal oxide semiconductor with segmented gate oxide |
US9905558B1 (en) * | 2016-12-22 | 2018-02-27 | Texas Instruments Incorporated | Conductivity modulated drain extended MOSFET |
US10103258B2 (en) * | 2016-12-29 | 2018-10-16 | Texas Instruments Incorporated | Laterally diffused metal oxide semiconductor with gate poly contact within source window |
-
2016
- 2016-12-29 US US15/394,636 patent/US10103258B2/en active Active
-
2018
- 2018-09-11 US US16/127,281 patent/US10957774B2/en active Active
-
2021
- 2021-03-10 US US17/197,188 patent/US11721738B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5057886A (en) * | 1988-12-21 | 1991-10-15 | Texas Instruments Incorporated | Non-volatile memory with improved coupling between gates |
US20050184338A1 (en) * | 2004-02-24 | 2005-08-25 | Chih-Feng Huang | High voltage LDMOS transistor having an isolated structure |
US9030877B2 (en) * | 2007-08-30 | 2015-05-12 | Infineon Technologies Ag | Memory cell arrangement, method for controlling a memory cell, memory array and electronic device |
US8513736B2 (en) * | 2008-09-30 | 2013-08-20 | Renesas Electronics Corporation | Semiconductor device |
US20150249126A1 (en) * | 2014-03-03 | 2015-09-03 | Renesas Electronics Corporation | Semiconductor device |
US20160104796A1 (en) * | 2014-05-12 | 2016-04-14 | Semiconductor Components Industries, Llc | Method of forming a semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US20210193809A1 (en) | 2021-06-24 |
US20180190814A1 (en) | 2018-07-05 |
US10103258B2 (en) | 2018-10-16 |
US11721738B2 (en) | 2023-08-08 |
US10957774B2 (en) | 2021-03-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11721738B2 (en) | Laterally diffused metal oxide semiconductor with gate poly contact within source window | |
US11004971B2 (en) | LDMOS transistor with gate structure having alternating regions of wider and narrower spacing to a body region | |
US9947787B2 (en) | Devices and methods for a power transistor having a schottky or schottky-like contact | |
US5897343A (en) | Method of making a power switching trench MOSFET having aligned source regions | |
CN101252147A (en) | High voltage components | |
US20090014814A1 (en) | Power semiconductor device having improved performance and method | |
CN101320710A (en) | Lateral DMOS device structure and manufacturing method thereof | |
US20180212041A1 (en) | Devices and methods for a power transistor having a schottky or schottky-like contact | |
US6160288A (en) | Vertical type misfet having improved pressure resistance | |
US9236449B2 (en) | High voltage laterally diffused metal oxide semiconductor | |
EP1949446A2 (en) | Transistor device | |
US20180204926A1 (en) | Transistor using selective undercut at gate conductor and gate insulator corner | |
US9070768B2 (en) | DMOS transistor having an increased breakdown voltage and method for production | |
CN108257955B (en) | Semiconductor device with a plurality of semiconductor chips | |
US11942541B2 (en) | Semiconductor device and method for forming the same | |
US11735656B2 (en) | Source contact formation of MOSFET with gate shield buffer for pitch reduction | |
US7192814B2 (en) | Method of forming a low capacitance semiconductor device and structure therefor | |
JP2018046134A (en) | Semiconductor device and manufacturing method of the same | |
JP2003174164A (en) | Vertical MOS semiconductor device and method of manufacturing the same | |
US20250048672A1 (en) | Semiconductor device | |
JP3649056B2 (en) | Semiconductor device | |
CN114823869A (en) | Field effect transistor and method of manufacturing field effect transistor | |
JP2000012855A (en) | Semiconductor device and manufacture thereof | |
KR20150108485A (en) | Method for reducing on resistance of Power MOSFET JFET area by double implanting ion |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: APPLICATION DISPATCHED FROM PREEXAM, NOT YET DOCKETED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |