US20170125586A1 - Method for fabricating self-aligned contact in a semiconductor device - Google Patents
Method for fabricating self-aligned contact in a semiconductor device Download PDFInfo
- Publication number
- US20170125586A1 US20170125586A1 US14/925,857 US201514925857A US2017125586A1 US 20170125586 A1 US20170125586 A1 US 20170125586A1 US 201514925857 A US201514925857 A US 201514925857A US 2017125586 A1 US2017125586 A1 US 2017125586A1
- Authority
- US
- United States
- Prior art keywords
- layer
- forming
- sidewall spacer
- over
- insulating layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 27
- 238000000034 method Methods 0.000 title claims description 65
- 125000006850 spacer group Chemical group 0.000 claims abstract description 102
- 239000000758 substrate Substances 0.000 claims abstract description 41
- 239000010410 layer Substances 0.000 claims description 358
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 35
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 35
- 238000005530 etching Methods 0.000 claims description 32
- 239000000463 material Substances 0.000 claims description 30
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 28
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 24
- 229910052751 metal Inorganic materials 0.000 claims description 23
- 239000002184 metal Substances 0.000 claims description 23
- 238000004519 manufacturing process Methods 0.000 claims description 13
- 238000005468 ion implantation Methods 0.000 claims description 10
- 239000011229 interlayer Substances 0.000 claims description 5
- 239000011810 insulating material Substances 0.000 claims description 4
- 239000004020 conductor Substances 0.000 claims description 3
- 150000002500 ions Chemical class 0.000 claims description 3
- 230000001590 oxidative effect Effects 0.000 claims 1
- 230000008569 process Effects 0.000 description 43
- 238000005229 chemical vapour deposition Methods 0.000 description 18
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 17
- 229910052710 silicon Inorganic materials 0.000 description 17
- 239000010703 silicon Substances 0.000 description 17
- 238000002955 isolation Methods 0.000 description 15
- 230000009969 flowable effect Effects 0.000 description 12
- 238000000231 atomic layer deposition Methods 0.000 description 11
- 229920002120 photoresistant polymer Polymers 0.000 description 10
- 239000003989 dielectric material Substances 0.000 description 8
- 238000005240 physical vapour deposition Methods 0.000 description 8
- 238000000137 annealing Methods 0.000 description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 7
- 229920005591 polysilicon Polymers 0.000 description 7
- 229910052796 boron Inorganic materials 0.000 description 6
- 150000001875 compounds Chemical class 0.000 description 6
- 239000012044 organic layer Substances 0.000 description 6
- -1 AlInAs Inorganic materials 0.000 description 5
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 5
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 5
- 230000008901 benefit Effects 0.000 description 5
- 230000015572 biosynthetic process Effects 0.000 description 5
- 239000007789 gas Substances 0.000 description 5
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 5
- 238000000059 patterning Methods 0.000 description 5
- 229910052718 tin Inorganic materials 0.000 description 5
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 4
- 229910010038 TiAl Inorganic materials 0.000 description 4
- 239000012535 impurity Substances 0.000 description 4
- 239000002243 precursor Substances 0.000 description 4
- ALKWEXBKAHPJAQ-NAKRPEOUSA-N Asn-Leu-Asp-Asp Chemical compound NC(=O)C[C@H](N)C(=O)N[C@@H](CC(C)C)C(=O)N[C@@H](CC(O)=O)C(=O)N[C@@H](CC(O)=O)C(O)=O ALKWEXBKAHPJAQ-NAKRPEOUSA-N 0.000 description 3
- 229910010041 TiAlC Inorganic materials 0.000 description 3
- 229910008484 TiSi Inorganic materials 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- 238000004380 ashing Methods 0.000 description 3
- 238000001505 atmospheric-pressure chemical vapour deposition Methods 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 238000001459 lithography Methods 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 150000004706 metal oxides Chemical class 0.000 description 3
- 239000011368 organic material Substances 0.000 description 3
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 3
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 3
- 238000004151 rapid thermal annealing Methods 0.000 description 3
- 229910021332 silicide Inorganic materials 0.000 description 3
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 3
- 235000012239 silicon dioxide Nutrition 0.000 description 3
- 239000000377 silicon dioxide Substances 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- 238000001039 wet etching Methods 0.000 description 3
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- 229910019001 CoSi Inorganic materials 0.000 description 2
- 229910004191 HfTi Inorganic materials 0.000 description 2
- 229910005883 NiSi Inorganic materials 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 2
- VOSJXMPCFODQAR-UHFFFAOYSA-N ac1l3fa4 Chemical compound [SiH3]N([SiH3])[SiH3] VOSJXMPCFODQAR-UHFFFAOYSA-N 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 230000007423 decrease Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 description 2
- PZPGRFITIJYNEJ-UHFFFAOYSA-N disilane Chemical compound [SiH3][SiH3] PZPGRFITIJYNEJ-UHFFFAOYSA-N 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 2
- 150000002430 hydrocarbons Chemical class 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 238000010884 ion-beam technique Methods 0.000 description 2
- 229910052757 nitrogen Inorganic materials 0.000 description 2
- 229910000069 nitrogen hydride Inorganic materials 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000005268 plasma chemical vapour deposition Methods 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 150000003377 silicon compounds Chemical class 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 229910002704 AlGaN Inorganic materials 0.000 description 1
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 1
- 239000004215 Carbon black (E152) Substances 0.000 description 1
- 229910052684 Cerium Inorganic materials 0.000 description 1
- KZBUYRJDOAKODT-UHFFFAOYSA-N Chlorine Chemical compound ClCl KZBUYRJDOAKODT-UHFFFAOYSA-N 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- 229910052692 Dysprosium Inorganic materials 0.000 description 1
- 229910052691 Erbium Inorganic materials 0.000 description 1
- VGGSQFUCUMXWEO-UHFFFAOYSA-N Ethene Chemical compound C=C VGGSQFUCUMXWEO-UHFFFAOYSA-N 0.000 description 1
- 239000005977 Ethylene Substances 0.000 description 1
- 229910052693 Europium Inorganic materials 0.000 description 1
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 description 1
- 229910052688 Gadolinium Inorganic materials 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 1
- 229910052689 Holmium Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- 229910052765 Lutetium Inorganic materials 0.000 description 1
- 229910052779 Neodymium Inorganic materials 0.000 description 1
- 229910052777 Praseodymium Inorganic materials 0.000 description 1
- 229910052772 Samarium Inorganic materials 0.000 description 1
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 1
- 229910004166 TaN Inorganic materials 0.000 description 1
- 229910052771 Terbium Inorganic materials 0.000 description 1
- 229910052775 Thulium Inorganic materials 0.000 description 1
- 229910010037 TiAlN Inorganic materials 0.000 description 1
- 229910008812 WSi Inorganic materials 0.000 description 1
- 229910052769 Ytterbium Inorganic materials 0.000 description 1
- FXNBHOMLWYQFSK-UHFFFAOYSA-N [SiH3][SiH3].Cl.Cl.Cl.Cl.Cl.Cl Chemical compound [SiH3][SiH3].Cl.Cl.Cl.Cl.Cl.Cl FXNBHOMLWYQFSK-UHFFFAOYSA-N 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- 238000005280 amorphization Methods 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 239000006117 anti-reflective coating Substances 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 229910052790 beryllium Inorganic materials 0.000 description 1
- 229910052791 calcium Inorganic materials 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- IJKVHSBPTUYDLN-UHFFFAOYSA-N dihydroxy(oxo)silane Chemical compound O[Si](O)=O IJKVHSBPTUYDLN-UHFFFAOYSA-N 0.000 description 1
- KPUWHANPEXNPJT-UHFFFAOYSA-N disiloxane Chemical class [SiH3]O[SiH3] KPUWHANPEXNPJT-UHFFFAOYSA-N 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(iv) oxide Chemical compound O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 229930195733 hydrocarbon Natural products 0.000 description 1
- 230000036039 immunity Effects 0.000 description 1
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 229910052746 lanthanum Inorganic materials 0.000 description 1
- 229910052744 lithium Inorganic materials 0.000 description 1
- 229910052749 magnesium Inorganic materials 0.000 description 1
- 125000002496 methyl group Chemical group [H]C([H])([H])* 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229920001709 polysilazane Polymers 0.000 description 1
- 229910052706 scandium Inorganic materials 0.000 description 1
- FZHAPNGMFPVSLP-UHFFFAOYSA-N silanamine Chemical compound [SiH3]N FZHAPNGMFPVSLP-UHFFFAOYSA-N 0.000 description 1
- 229910000077 silane Inorganic materials 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical compound [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 1
- 229910052712 strontium Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- 229910021350 transition metal silicide Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 229910052727 yttrium Inorganic materials 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H01L29/7848—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
- H01L21/2652—Through-implantation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H01L21/823814—
-
- H01L21/823821—
-
- H01L21/823864—
-
- H01L21/823871—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/535—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including internal interconnections, e.g. cross-under constructions
-
- H01L27/0924—
-
- H01L29/42364—
-
- H01L29/66545—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6219—Fin field-effect transistors [FinFET] characterised by the source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/794—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions comprising conductive materials, e.g. silicided source, drain or gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/015—Manufacture or treatment removing at least parts of gate spacers, e.g. disposable spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/021—Manufacture or treatment using multiple gate spacer layers, e.g. bilayered sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/258—Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/671—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor having lateral variation in doping or structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0184—Manufacturing their gate sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0186—Manufacturing their interconnections or electrodes, e.g. source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0193—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/853—Complementary IGFETs, e.g. CMOS comprising FinFETs
Definitions
- the disclosure relates to a method for manufacturing a semiconductor device, and more particularly to a structure and a manufacturing method for self-aligned source/drain (S/D) contacts.
- S/D self-aligned source/drain
- a self-aligned contact has been widely utilized for fabricating, e.g., a source/drain contact arranged closer to gate structures in a field effect transistor (FET).
- a SAC is fabricated by patterning an interlayer dielectric (ILD) layer, under which a contact etch-stop layer (CESL) is formed over the gate structure having sidewall spacers. The initial etching of the ILD layer stops at the CESL, and then the CESL is etched to form the SAC.
- the thickness of the sidewall spacer becomes thinner, which may cause a short circuit between the S/D contact and the gate electrodes. Accordingly, it has been required to provide SAC structures and manufacturing process with improved electrical isolation between the S/D contacts and gate electrodes.
- FIG. 1A shows an exemplary perspective view of a Fin FET after the dummy gate structure is formed
- FIG. 1B shows an exemplary perspective view of a planar type FET after the dummy gate structure is formed according to one embodiment of the present disclosure.
- FIGS. 2A-11B show exemplary cross sectional views illustrating a sequential fabrication process of a semiconductor device according to one embodiment of the present disclosure.
- FIGS. 12A and 12B show enlarged cross sectional views of the S/D contact hole portions according to one embodiment of the present disclosure
- first and second features are formed in direct contact
- additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact.
- Various features may be arbitrarily drawn in different scales for simplicity and clarity.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- the term “made of” may mean either “comprising” or “consisting of.”
- FIG. 1A shows an exemplary structure after a gate structure GATE is formed over a fin structure.
- One process of implementing the gate structure is termed a “gate last” or “replacement gate” methodology.
- a dummy gate structure using polysilicon is initially formed, various processes associated with the semiconductor device are performed, and the dummy gate is subsequently removed and replaced with a metal gate.
- the Fin FET device includes an n-type Fin FET 11 and a p-type Fin FET 12 .
- a fin structure FIN is fabricated over a substrate SUB.
- the fin structure FIN is formed over a substrate SUB and protrudes from an isolation insulating layer STI.
- a mask layer is formed over a substrate.
- the mask layer is formed by, for example, a thermal oxidation process and/or a chemical vapor deposition (CVD) process.
- the substrate is, for example, a p-type silicon substrate with an impurity concentration in a range from about 1 ⁇ 10 15 cm ⁇ 3 to about 1 ⁇ 10 18 cm ⁇ 3 .
- the substrate is an n-type silicon substrate with an impurity concentration in a range from about 1 ⁇ 10 15 cm ⁇ 3 to about 1 ⁇ 10 18 cm ⁇ 3 .
- the mask layer includes, for example, a pad oxide (e.g., silicon dioxide) layer and a silicon nitride mask layer in some embodiments.
- the substrate may comprise another elementary semiconductor, such as germanium; a compound semiconductor including IV-IV compound semiconductors such as SiC and SiGe, III-V compound semiconductors such as GaAs, GaP, GaN, InP, InAs, InSb, GaAsP, AlGaN, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof.
- the substrate is a silicon layer of an SOI (silicon-on insulator) substrate.
- SOI silicon-on insulator
- the fin structure may protrude from the silicon layer of the SOI substrate or may protrude from the insulator layer of the SOI substrate. In the latter case, the silicon layer of the SOI substrate is used to form the fin structure.
- the substrate may include various regions that have been suitably doped with impurities (e.g., p-type or n-type conductivity).
- the pad oxide layer may be formed by using thermal oxidation or a CVD process.
- the silicon nitride mask layer may be formed by a physical vapor deposition (PVD), such as a sputtering method, CVD, plasma-enhanced chemical vapor deposition (PECVD), atmospheric pressure chemical vapor deposition (APCVD), low-pressure CVD (LPCVD), high density plasma CVD (HDPCVD), atomic layer deposition (ALD), and/or other processes.
- PVD physical vapor deposition
- CVD plasma-enhanced chemical vapor deposition
- APCVD atmospheric pressure chemical vapor deposition
- LPCVD low-pressure CVD
- HDPCVD high density plasma CVD
- ALD atomic layer deposition
- the thickness of the pad oxide layer is in a range from about 2 nm to about 15 nm and the thickness of the silicon nitride mask layer is in a range from about 2 nm to about 50 nm in some embodiments.
- a mask pattern is further formed over the mask layer.
- the mask pattern is, for example, a resist pattern formed by lithography operations.
- a hard mask pattern of the pad oxide layer and the silicon nitride mask layer is formed.
- the width of the hard mask pattern is in a range from about 4 nm to about 40 nm in some embodiments. In certain embodiments, the width of the hard mask patterns is in a range from about 4 nm to about 12 nm.
- the substrate is patterned into a fin structure FIN by trench etching using a dry etching method and/or a wet etching method.
- a height of the fin structure (the Z direction) is in a range from about 20 nm to about 100 nm. In certain embodiments, the height is in a range from about 30 nm to about 60 nm. When the heights of the fin structures are not uniform, the height from the substrate may be measured from the plane that corresponds to the average heights of the fin structures.
- the width of the fin structure 20 is in a range from about 5 nm to about 40 nm in some embodiments, and is in a range from about 7 nm to about 15 nm in certain embodiments.
- one fin structure FIN extending in the Y direction is disposed over the substrate SUB, in this embodiment, one fin structure is disposed for an n-type FET and one fin structure is disposed for a p-type FET.
- the number of fin structures is not limited to one. There may be two, three, four or five or more fin structures arranged in the X direction.
- one or more dummy fin structures may be disposed adjacent to both sides of the fin structure to improve pattern fidelity in the patterning processes.
- the space between the fin structures is in a range from about 8 nm to about 80 nm in some embodiments, and is in a range from about 7 nm to about 15 nm in other embodiments.
- the dimensions and values recited throughout the descriptions are merely examples, and may be changed to suit different scales of integrated circuits.
- the isolation insulating layer STI includes one or more layers of insulating materials such as silicon oxide, silicon oxynitride or silicon nitride, formed by LPCVD (low pressure chemical vapor deposition), plasma-CVD or flowable CVD.
- LPCVD low pressure chemical vapor deposition
- plasma-CVD plasma-CVD
- flowable CVD flowable dielectric materials instead of silicon oxide are deposited.
- Flowable dielectric materials can “flow” during deposition to fill gaps or spaces with a high aspect ratio.
- various chemistries are added to silicon-containing precursors to allow the deposited film to flow. In some embodiments, nitrogen hydride bonds are added.
- flowable dielectric precursors particularly flowable silicon oxide precursors
- examples of flowable dielectric precursors include a silicate, a siloxane, a methyl silsesquioxane (MSQ), a hydrogen silsesquioxane (HSQ), an MSQ/HSQ, a perhydrosilazane (TCPS), a perhydro-polysilazane (PSZ), a tetraethyl orthosilicate (TEOS), or a silyl-amine, such as trisilylamine (TSA).
- These flowable silicon oxide materials are formed in a multiple-operation process. After the flowable film is deposited, it is cured and then annealed to remove un-desired element(s) to form silicon oxide.
- the flowable film densifies and shrinks.
- multiple anneal processes are conducted.
- the flowable film is cured and annealed more than once.
- the flowable film may be doped with boron and/or phosphorous.
- the isolation insulating layer may be formed by one or more layers of SOG, SiO, SiON, SiOCN and/or fluoride-doped silicate glass (FSG).
- a planarization operation is performed so as to remove part of the isolation insulating layer and the mask layer (the pad oxide layer and the silicon nitride mask layer).
- the planarization operation may include a chemical mechanical polishing (CMP) and/or an etch-back process. Then, the isolation insulating layer is further removed (recessed) so that the upper layer of the fin structure is exposed.
- CMP chemical mechanical polishing
- a dummy gate structure GATE is formed over the exposed fin structure FIN.
- a dielectric layer and a poly silicon layer are formed over the isolation insulating layer and the exposed fin structure, and then patterning operations are performed so as to obtain a dummy gate structure GATE including a dummy gate electrode layer made of poly silicon and a dummy gate dielectric layer.
- the patterning of the poly silicon layer is performed by using a hard mask including a silicon nitride layer formed over a silicon oxide layer in some embodiments. In other embodiments, the hard mask includes a silicon oxide layer formed over a silicon nitride layer.
- the dummy gate dielectric layer is silicon oxide formed by CVD, PVD, ALD, e-beam evaporation, or other suitable process.
- the gate dielectric layer includes one or more layers of silicon oxide, silicon nitride, silicon oxy-nitride, or high-k dielectrics. In some embodiments, a thickness of the gate dielectric layer is in a range from about 5 nm to about 20 nm, and in a range from about 5 nm to about 10 nm in other embodiments.
- the width of the dummy gate electrode layer GATE is in the range of about 5 nm to about 40 nm.
- a thickness of the gate electrode layer is in a range from about 5 nm to about 200 nm, and is in a range from about 5 nm to 100 nm in other embodiments.
- a planar type FET as shown in FIG. 1B is used instead of the Fin FETs, a dummy dielectric layer and a dummy poly silicon layer are formed over the substrate SUB, and then patterning operations using hard mask layer are performed so as to obtain the dummy gate structure GATE.
- FIGS. 2A-11B show exemplary cross sectional views illustrating a sequential fabrication process of a semiconductor device according to one embodiment of the present disclosure. It is understood that additional operations may be provided before, during, and after processes shown by FIGS. 2A-11B , and some of the operations described below can be replaced or eliminated in additional embodiments of the method. The order of the operations/processes may be interchangeable.
- FIGS. 2A-11B show a sequential fabrication process of a Fin FET as shown in FIG. 1A , the fabrication process may be applied to a planar type FET shown in FIG. 1B . In such a case, the “fin structure” in the below description may be read as “substrate.”
- FIG. 2A shows exemplary cross sectional views for an n-channel region for an n-type FET 11 and a p-channel region for a p-type FET 12 , along line A-A′ of FIG. 1A .
- the dummy gate for the n-type FET 11 includes a dummy gate dielectric layer 20 A, a dummy gate electrode 30 A and a hard mask including a first mask layer 40 A and a second mask layer 50 A.
- the dummy gate for the p-type FET 12 includes a dummy gate dielectric layer 20 B, a dummy gate electrode 30 B and a hard mask including a first mask layer 40 B and a second mask layer 50 B.
- the dummy gate dielectric layers 20 A, 20 B include one or more layers of dielectric material such as silicon oxide, silicon nitride, silicon oxynitride.
- the dummy gate dielectric layers 20 A, 20 B are made of silicon oxide.
- the dummy gate electrode layers 30 A, 30 B are made of a suitable material such as polysilicon and amorphous silicon.
- the dummy gate electrode layers 30 A, 30 B are made of polysilicon.
- the first hard mask layers 40 A, 40 B are made of, for example, silicon nitride and the second hard mask layers 50 A, 50 B are made of, for example, silicon oxide, in some embodiments.
- the thickness of the dummy gate electrode 30 A, 30 B above the fin structure (channel region) is in a range from about 100 nm to about 150 nm.
- the thickness of the mask layers (the sum of the first and second mask layers) is in a range from about 50 nm to about 100 nm.
- the first insulating layer 10 includes one or more layers of dielectric materials such as silicon oxide, silicon nitride (SiN), silicon oxynitride (SiON), silicon carbo-nitride (SiCN) and SiOCN.
- the first insulating layer 10 is made of a silicon-nitride based compound. In this embodiment, SiCN is used.
- the thickness of the first insulating layer 10 is in a range from about 3 nm to about 5 nm.
- the first insulating layer may be made of CVD or ALD.
- the ALD method includes a step of introducing a precursor material for a silicon source, including, but not limited to, disilane (DIS), dichlorosilane (DCS), hexa-chloride-disilane (HCD) or silane. Then, a carbon source gas including hydrocarbon (CA) gas, such as, but not limited to, ethylene (C 2 H 4 ) and a nitrogen source gas such as, but not limited to, ammonia (NH 3 ) are introduced, thereby forming a single layer of SiCN.
- CA hydrocarbon
- NH 3 ammonia
- the p-channel region is covered by a photoresist layer 70 B and ion implantation NLDD for a lightly-doped drain (LDD) is performed on the n-channel layer.
- a dopant for NLDD is phosphorous and/or arsenic and a dose amount is in a range from about 1 ⁇ 10 14 cm ⁇ 2 to about 1 ⁇ 10 15 cm ⁇ 2 .
- the ion implantation is performed by tilting the substrate with respect to the ion beam direction and may be repeatedly performed by rotating the substrate by 90, 180 and 270 degrees.
- the photo resist layer 70 B is removed by, for example, a plasma ashing process.
- a post-annealing procedure is performed to re-crystalize the amorphization regions caused by the ion implantation and to activate the implanted impurities.
- the annealing operation may be a rapid thermal annealing (RTA) process at a temperature in a range from about 900° C. to about 1400° C. for about 1 millisecond to about 5 seconds.
- the annealing operation include a pre-heat step at a temperature from about 200° C. to about 700° C. for about 50 to about 300 seconds. In the present embodiment, the pre-heat step is performed at a temperature of about 500-600° C. for about 180 seconds.
- the RTA process is performed at a temperature greater than about 1000° C. and for more than 1.5 seconds.
- the annealing operation is a millisecond thermal annealing (MSA) process, utilizing a temperature up to 1,400° C. for a few milliseconds or less, for example for about 0.8 milliseconds to about 100 milliseconds.
- the annealing operation may be performed after the LDD implantation for the p-channel region is completed.
- the n-channel region is covered by a photoresist layer 70 A and ion implantation PLDD for an LDD is performed on the p-channel layer.
- a dopant for PLDD is boron (BF 2+ ), and a dose amount is in a range from about 1 ⁇ 10 14 cm ⁇ 2 to about 3 ⁇ 10 15 cm ⁇ 2 .
- the ion implantation is performed by tilting the substrate with respect to the ion beam direction and may be repeatedly performed by rotating the substrate by 90, 180 and 270 degrees.
- the photo resist layer 70 A is removed by, for example, a plasma ashing process, and then annealing operation may be performed.
- the order of the NLDD ion implantation and PLDD ion implantation is interchangeable.
- a second insulating layer 80 is formed over the first insulating layer 10 and a third insulating layer 90 is formed over the second insulating layer 80 , as shown in FIG. 3A .
- the third insulating layer 90 protects the p-channel region from the subsequent fabrication processes performed on the n-channel region.
- the second and third insulating layers is formed by dielectric materials such as silicon oxide, silicon nitride (SiN), silicon oxynitride (SiON), silicon carbo-nitride (SiCN) and SiOCN.
- the second insulating layer 80 is made of SiCN and the third insulating layer 90 is made of SiN.
- the thickness of the second insulating layer 80 is in a range from about 3 nm to about 5 nm, and the thickness of the third insulating layer 90 is in a range from about 3 nm to about 10 nm, in some embodiments.
- the second and third insulating layers may be formed by CVD or ALD.
- the p-channel region is covered by a photoresist layer 75 B, and anisotropic etching is performed on the stacked insulating layers in the n-channel region, so that sidewall spacers are formed on both side surfaces of the dummy gate structures.
- the sidewall spacers in the n-channel region at this stage are constituted of the first insulating layer 10 A, the second insulating layer 80 A and the third insulating layer 90 A.
- the fin structure NFIN in the n-channel region is recessed down below the upper surface of the isolation insulating layer STI, as shown in FIG. 3B so as to form recessed portions 100 . Then, as shown in FIG. 3C , the photoresist layer 75 B is removed.
- a strain material for the source/drain is epitaxially formed in the recessed portions 100 .
- a strain material 110 which has a lattice constant different from that of the channel region of the fin structure, appropriate stress is applied to the channel region so as to increase carrier mobility in the channel region.
- a silicon compound including P (SiP) and/or C (SiC) is used.
- SiP is epitaxially formed in the recessed portions 110 .
- the third insulating layer 90 A in the sidewall spacers of the n-channel region and 90 in the p-channel region are removed, by using appropriate etching operations, as shown in FIG. 4B .
- the third insulating layer is made of SiN, wet etching using H 3 PO 4 is used.
- a fourth insulating layer 120 is formed over the n-channel region and the p-channel region.
- the fourth insulating layer 120 protects the n-channel region from the subsequent fabrication processes performed on the p-channel region.
- the fourth insulating layer is formed by dielectric materials such as silicon oxide, silicon nitride (SiN), silicon oxynitride (SiON), silicon carbo-nitride (SiCN) and SiOCN.
- the fourth insulating layer 120 is made of SiN.
- the thickness of the fourth insulating layer 120 is in a range from about 3 nm to about 10 nm, in some embodiments.
- the fourth insulating layer may be formed by CVD or ALD.
- a photoresist layer 75 A As shown in FIG. 5A , after the n-channel region is covered by a photoresist layer 75 A, anisotropic etching is performed on the stacked insulating layers in the p-channel region, so that sidewall spacers of the fourth insulating layer are formed on both sides of the dummy gate structures of the p-channel region.
- the sidewall spacers in the p-channel region at this stage are constituted of the first insulating layer 10 B, the second insulating layer 80 B and the fourth insulating layer 120 B.
- the fin structure PFIN in the p-channel region is recessed down below the upper surface of the isolation insulating layer STI, as shown in FIG. 5B , so as to form recessed portions 105 . Then, as shown in FIG. 5C , the photoresist layer 75 A is removed.
- a strain material for the source/drain is epitaxially formed in the recessed portions 105 .
- a strain material 130 which has a lattice constant different from that of the channel region of the fin structure, appropriate stress is applied to the channel region so as to increase carrier mobility in the channel region.
- a silicon compound including germanium (SiGe) or Ge is used for the p-type FET.
- SiGe is epitaxially formed in the recessed portions 105 .
- the fourth insulating layer 120 B in the sidewall spacers of the p-channel region and 120 in the n-channel region are removed, by using appropriate etching operations, as shown in FIG. 6A .
- the fourth insulating layer is made of SiN, wet etching using H 3 PO 4 is used.
- the width W 1 of the sidewall spacers at the height of the upper surface of the dummy gate electrode ( 30 A or 30 B) is in a range from about 5 nm to about 10 nm.
- an organic material layer 140 is formed over the resultant structure shown in FIG. 6A .
- the organic layer 140 includes photoresist or antireflective coating material.
- the organic layer 140 is formed so that the dummy gate structures are fully embedded in the organic layer 140 .
- the thickness of the formed organic layer 140 is reduced, as shown in FIG. 6C , by using, for example, an etch-back operation. By adjusting the etching time, the organic layer 140 having a desirable thickness can be obtained. In one embodiment, the thickness of the organic layer 140 is reduced to the level substantially the same as the height of the upper surface of the dummy gate electrode layers 30 A and 30 B.
- the first mask layers 40 A, 40 B and the second mask layers 50 A, 50 B are removed, by using an etch-back process.
- the organic material layer 140 is then removed by, for example, an ashing operation using O 2 plasma.
- the upper portions of the sidewall spacers 10 A, 80 A of the n-channel region and the sidewalls 10 B, 80 B of the p-channel region are also removed.
- the resultant structure is shown in FIG. 7A .
- the sidewall structure of 10 A, 80 A and 10 B, 80 B are illustrated by one layer of sidewall spacers 81 A and 81 B, respectively, for simplification.
- the surfaces of the sidewalls 81 A and 81 B and the upper surface of the dummy gate electrodes 30 A and 30 B are oxidized forming oxide layers 11 A and 11 B (on the sidewalls), 31 A and 31 B (on the dummy gate electrodes) and 111 and 131 (on the strain materials in the S/D), as shown in FIG. 7A .
- the oxidized layers 11 A and 11 B is made of silicon dioxide or silicon dioxide containing carbon and/or nitrogen (collectively, silicon-oxide based material).
- sidewall spacers 95 A and 95 B are formed by depositing a fifth insulating layer and anisotropically etching the deposited fifth insulating layer.
- the fifth insulating layer is formed by an ALD method at temperature ranging from about 450 to about 550° C.
- transform coupled plasma TCP
- process gases including CH 4 , CHF 3 , O 2 , HBr, He, Cl 2 , NF 3 , and/or N 2
- the etching is followed by a wet clean operation to remove the polymer residue formed during the etching operation.
- the fifth insulating layer is made of SiCN, SiOCN or SiN.
- the thickness of the fifth insulating layer as deposited is in a range from about 2 nm to about 4 nm.
- the width W 2 of the sidewall spacers 95 A and 95 B is at the height of the upper surface of the dummy gate electrode ( 30 A or 30 B) is in a range from about 8 nm to about 14 nm, in some embodiments.
- the interface L 1 A (L 1 B) between the sidewall 95 A ( 95 B) and the oxide layer 11 A ( 11 B) is located at the interface between the strain material layer 110 ( 130 ) and the fin structure NFIN (PFIN) at the surface thereof, as shown in FIG. 7B .
- the thickness of the sidewalls 81 A ( 81 B) and the thickness of the oxide layer 11 A ( 11 B) are adjusted so as to adjust the location of the interface L 1 A (L 1 B).
- the lateral bottom end of the sidewall 95 A ( 95 B) is located above the strain material layer 110 ( 130 ) of the S/D.
- a contact-etch stop layer (CESL) 145 is formed over the resultant structure of FIG. 7B .
- the CESL 145 includes one or more layers of a silicon-nitride based compound such as SiN, SiON, SiCN or SiOCN. In this embodiment, SiN is used as the CESL 145 .
- the thickness of the CESL 145 is in a range from about 3 nm to about 5 nm.
- the CESL 145 may be made of CVD or ALD.
- an interlayer dielectric (ILD) layer 150 is formed over the resultant structure of FIG. 7C . As shown in FIG. 8A , the ILD layer 150 is formed such that the dummy gate structures with the sidewall spacers are fully embedded in the ILD layer 150 .
- the ILD layer 150 may be formed by CVD, HDPCVD, flowable CVD, spin-on deposition, PVD or sputtering, or other suitable methods.
- the ILD layer 150 includes silicon oxide, silicon oxynitride, a low-k material, and/or other suitable dielectric.
- the ILD layer 150 is conformably deposited and then planarized by a CMP process, as shown in FIG. 8B .
- the dummy gate structures serves as a planarization stopper for the CMP process. In other words, the CMP process is stopped at the exposure of the top surface of the dummy gate structures, as shown in FIG. 8B .
- the dummy gate electrodes 30 A, 30 B and the dummy gate dielectric layers 20 A, 20 B are removed, thereby providing openings 155 A and 155 B between the spacer elements 81 A in the n-channel region and the spacer elements 81 B in the p-channel region, respectively.
- the dummy gate electrodes 30 A and 30 B are removed by an etching solution such as, for example, aqueous ammonia, and/or other suitable etchant.
- the dummy gate electrodes 30 A and 30 B are be removed by a suitable dry etching process.
- Exemplary etchants include chlorine based etchants.
- the dummy gate dielectric layers 20 A and 20 B are removed using an etching process (wet etch, dry etch, plasma etch, etc.). The removal of the dummy gate dielectric layers 20 A and 20 B expose a top surface of the channel layers in the fin structures.
- metal gate structures are formed in the openings 155 A, 155 B provided by the removal of the dummy gate structures.
- the gate structure for the n-type FET includes a gate dielectric layer 161 A and a metal gate layer 170 A
- the gate structure for the p-type FET includes a gate dielectric layer 161 B and a metal gate layer 170 B.
- the gate dielectric layers 161 A and 161 B includes one or more layers of metal oxides such as a high-k metal oxide.
- metal oxides used for high-k dielectrics include oxides of Li, Be, Mg, Ca, Sr, Sc, Y, Zr, Hf, Al, La, Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, and/or mixtures thereof.
- hafnium oxide (HfO 2 ) is used.
- the gate dielectric layers 161 A and 161 B may be formed by ALD, CVD, PVD, and/or other suitable methods.
- the metal gate layers 170 A and 170 B includes one or more layers of Al, Cu, W, Ti, Ta, TiN, TiAl, TiAlC, TiAlN, TaN, NiSi, CoSi, other conductive materials with a work function compatible with the substrate material, or combinations thereof.
- the metal gate layers 170 A and 170 B may be formed by CVD, PVD, plating, and/or other suitable processes.
- One or more CMP processes can be performed during the formation of the gate structures.
- a damascene process can be employed to fabricate the gate structures.
- one or more work function adjustment layers are interposed between the gate dielectric layer 161 A, 161 B and the metal gate layer 170 A, 170 B.
- the work function adjustment layers are made of a conductive material such as a single layer of TiN, TaN, TaAlC, TiC, TaC, Co, Al, TiAl, HfTi, TiSi, TaSi or TiAlC, or a multilayer of two or more of these materials.
- n-channel FET For the n-channel FET, one or more of TaN, TaAlC, TiN, TiC, Co, TiAl, HfTi, TiSi and TaSi is used as the work function adjustment layer, and for the p-channel FET, one or more of TiAlC, Al, TiAl, TaN, TaAlC, TiN, TiC and Co is used as the work function adjustment layer.
- a sixth insulating layer 180 is deposited to fill the recessed portions provided by the partial removal of the metal gate layers 170 A and 170 B.
- the sixth insulating layer may include one or more layers of a silicon-nitride based compound such as SiN, SiON, SiCN or SiOCN. In this embodiment, SiN is used as the sixth insulating layer 180 .
- the sixth insulating layer 180 may be formed by a PVD, CVD, PECVD, APCVD, LPCVD, HDPCVD, ALD, and/or other processes.
- a planarization operation such as a CMP process, the sixth insulating layer 180 formed on the ILD layer 150 is removed so that cap layers 181 A and 181 B are left on the buried metal gate electrodes 171 A and 171 B, as shown in FIG. 9C .
- a resist layer is patterned to form contact hole patterns above the S/D regions of the n-channel FET and p-channel FET.
- the ILD layer 150 is etched to form S/D contact holes 157 A and 157 B, as shown in FIGS. 10A and 10B .
- the etching is preferably carried out in a HDP using an etching gas such as C 4 F 8 and CH 3 F to obtain high selectivity to the SiN layers. As shown in FIG.
- the etching of the ILD layer 150 made of silicon oxide or oxide based insulating material stops at the CESL 145 A, 145 B made of SiN or nitride based insulating material. Accordingly, even if the contact hole resist patterns are laterally shifted toward the gate electrode due to mis-alignment in the lithography operation, the etching of the ILD layer does not remove the CESL on the sidewalls of the gate structure and the contact holes would not touch the gate electrodes. Thus, the contact holes are formed by being self-aligned to the S/D regions (i.e., SAC being formed). Further, since the additional sidewall layer 95 A and 95 B are formed, electrical isolation between the later formed S/D contacts and the gate electrodes can further be improved.
- an additional etching operation is performed to remove the CESL in the bottom of the contact holes 157 A and 157 B as shown in FIG. 10B .
- the oxide layers 111 and 131 formed on the strain material of the S/D regions may also be removed during or after the CESL etching.
- metalized layers 115 for the S/D regions of the n-type FET and 135 for the S/D regions of the p-type FET are formed, as shown in FIG. 10C .
- the metallized layers include one or more silicide layers such as TiSi, TaSi, WSi, NiSi, CoSi, or other suitable transition metal silicide.
- the silicide layers 115 for the n-type FET may be the same as or different from the silicide layers 135 for the p-type FET.
- FIGS. 11A and 11B show an S/D contact formation process.
- the adhesion layers 200 A and 200 B made of, for example, Ti or Ti—W, may be formed by CVD, PVD, plating, and/or other suitable processes on the side faces of the contact holes 157 A and 157 B.
- the barrier layers 210 A and 210 B made of, for example, TiN are deposited through a sputtering or evaporation process over the adhesion layers 200 A, 200 B.
- the adhesion layer 200 A and/or barrier layer 210 A for the n-type FET may be the same as or different from the adhesion layer 200 B and/or the barrier layer 210 B for the p-type FET, respectively.
- a tungsten (W) layer 190 is deposited by CVD as shown in FIG. 11A .
- the S/D contact having W-plug structures 190 A and 190 B, as shown in FIG. 11B can be obtained.
- FIGS. 12A and 12B show the enlarged cross sectional view of the S/D contact hole portions.
- FIGS. 12A and 12B correspond to, for example, the n-channel regions of FIGS. 9C and 11B , respectively.
- two gate structures i.e., first and second gate structures for two n-channel FETs are arranged.
- the first gate structures includes the high-k gate dielectric layer 161 A, the metal gate electrode layer 171 A, the cap layer 181 A and sidewall spacers including 81 A, 11 A and 95 A and the CESL 145 A
- the second gate structures includes the high-k gate dielectric layer 161 A′, the metal gate electrode layer 171 A′, the cap layer 181 A′ and sidewall spacers including 81 A′, 11 A′ and 95 A′ and CESL 145 A.
- the first and second gate structures are fabricated simultaneously, and the materials and configurations are substantially the same with each other. Further, as shown in FIG. 12A , the strain layer 110 for the S/D region is disposed between the first and second gate structures.
- the sidewall spacer 81 A has the thickness Wa at the height of the upper surface of the metal gate electrode layer 171 A in a range from about 6 nm to about 10 nm.
- the sidewall spacer 95 A has the thickness Wb at the height of the upper surface of the metal gate electrode layer 171 A in a range from about 2 nm to about 4 nm.
- the CESL 145 A has the thickness We at the height of the upper surface of the metal gate electrode layer 171 A in a range from about 3 nm to about 5 nm.
- the oxide layer 11 A has the thickness at the height of the upper surface of the metal gate electrode layer 171 A in a range from about 0.5 nm to about 1 nm.
- the sidewall spacers including 81 A, 11 A, 95 A and 145 A has the thickness We at the height of the upper surface of the metal gate electrode layer 171 A in a range from about 8 nm to about 16 nm.
- the sidewall spacer layer includes at least four layers, 81 A, 11 A, 95 A and 145 A. Since the sidewall spacer layer 81 A may have two or more layers (e.g., 10 A and 80 A), the number of the sidewall spacer layers may be five or more.
- the sidewall spacer can have three layers including layer 81 A made of a silicon-nitride based material, layer 11 A made of a silicon-oxide based material, and a silicon-nitride based material, layer ( 95 A and 145 A).
- the bottoms of the spacer layer 95 A and the CESL 145 A are located above the strain layer 110 of the S/D region. Further, a height of the sidewall spacers is the same as a height of the cap layer 181 A or a few nanometers lower than the height of the cap layer 181 A, i.e., the height of the sidewall spacers is substantially the same as the height of the cap layer 181 A.
- the layer 95 A is disposed between the oxide layer 11 A and the CESL 145 A, the total thickness of the sidewall spacer can be increased and electrical isolation between the S/D contact (W plug) and the gate electrode can be improved.
- FIG. 11B undergoes further CMOS processes to form various features such as interconnect metal layers, dielectric layers, passivation layers, etc.
- an additional sidewall spacer e.g., 95 A, 95 B
- the immunity against the etching solution e.g., dilute-HF and/or aqueous ammonia
- W plug S/D contact
- a semiconductor device includes a gate structure disposed over a substrate, and sidewall spacers disposed on both side walls of the gate structure.
- the sidewall spacers includes at least four spacer layers including first to fourth spacer layers stacked in this order from the gate structure.
- a gate structure is formed over a substrate.
- a first sidewall spacer layer is formed on a sidewall of the gate structure.
- An oxide layer, as a second sidewall spacer layer, is formed on the first sidewall spacer layer.
- a third sidewall spacer layer is formed on the second sidewall spacer layer.
- a contact etching stop layer is formed on the third sidewall spacer layer and the substrate.
- a first dummy gate structure for an n-channel transistor with a mask layer disposed thereon is formed over a substrate.
- a first insulating layer is formed over the first dummy gate structure.
- First ions are implanted through the first insulating layer for the n-channel transistor.
- a second insulating layer is formed over the first insulating layer.
- a third insulating layer is formed over the second insulating layer. The first to third insulating layers are etched, thereby forming a first n-sidewall spacer layer on a side wall of the first dummy gate structure.
- a first source/drain structure is formed in the substrate on a side portion of the first n-sidewall spacer.
- the third insulating layer is removed from the first n-sidewall spacer layer.
- An oxide layer as a second sidewall spacer layer, is formed on the first n-sidewall spacer layer.
- a third n-sidewall spacer layer is formed on the second sidewall spacer layer.
- a contact etching stop layer is formed on the n-third sidewall spacer layer and the substrate.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- High Energy & Nuclear Physics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
Abstract
Description
- The disclosure relates to a method for manufacturing a semiconductor device, and more particularly to a structure and a manufacturing method for self-aligned source/drain (S/D) contacts.
- With a decrease of dimensions of semiconductor device, a self-aligned contact (SAC) has been widely utilized for fabricating, e.g., a source/drain contact arranged closer to gate structures in a field effect transistor (FET). Typically, a SAC is fabricated by patterning an interlayer dielectric (ILD) layer, under which a contact etch-stop layer (CESL) is formed over the gate structure having sidewall spacers. The initial etching of the ILD layer stops at the CESL, and then the CESL is etched to form the SAC. As the device density increases (i.e., the dimensions of semiconductor device decreases), the thickness of the sidewall spacer becomes thinner, which may cause a short circuit between the S/D contact and the gate electrodes. Accordingly, it has been required to provide SAC structures and manufacturing process with improved electrical isolation between the S/D contacts and gate electrodes.
- The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1A shows an exemplary perspective view of a Fin FET after the dummy gate structure is formed, andFIG. 1B shows an exemplary perspective view of a planar type FET after the dummy gate structure is formed according to one embodiment of the present disclosure. -
FIGS. 2A-11B show exemplary cross sectional views illustrating a sequential fabrication process of a semiconductor device according to one embodiment of the present disclosure. -
FIGS. 12A and 12B show enlarged cross sectional views of the S/D contact hole portions according to one embodiment of the present disclosure - It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific embodiments or examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, dimensions of elements are not limited to the disclosed range or values, but may depend upon process conditions and/or desired properties of the device. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for simplicity and clarity.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. In addition, the term “made of” may mean either “comprising” or “consisting of.”
-
FIG. 1A shows an exemplary structure after a gate structure GATE is formed over a fin structure. One process of implementing the gate structure is termed a “gate last” or “replacement gate” methodology. In such a process, a dummy gate structure using polysilicon is initially formed, various processes associated with the semiconductor device are performed, and the dummy gate is subsequently removed and replaced with a metal gate. In this embodiment, the Fin FET device includes an n-type Fin FET 11 and a p-type Fin FET 12. - First, a fin structure FIN is fabricated over a substrate SUB. The fin structure FIN is formed over a substrate SUB and protrudes from an isolation insulating layer STI. To fabricate a fin structure FIN according to one embodiment, a mask layer is formed over a substrate. The mask layer is formed by, for example, a thermal oxidation process and/or a chemical vapor deposition (CVD) process. The substrate is, for example, a p-type silicon substrate with an impurity concentration in a range from about 1×1015 cm−3 to about 1×1018 cm−3. In other embodiments, the substrate is an n-type silicon substrate with an impurity concentration in a range from about 1×1015 cm−3 to about 1×1018 cm−3. The mask layer includes, for example, a pad oxide (e.g., silicon dioxide) layer and a silicon nitride mask layer in some embodiments.
- Alternatively, the substrate may comprise another elementary semiconductor, such as germanium; a compound semiconductor including IV-IV compound semiconductors such as SiC and SiGe, III-V compound semiconductors such as GaAs, GaP, GaN, InP, InAs, InSb, GaAsP, AlGaN, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. In one embodiment, the substrate is a silicon layer of an SOI (silicon-on insulator) substrate. When an SOI substrate is used, the fin structure may protrude from the silicon layer of the SOI substrate or may protrude from the insulator layer of the SOI substrate. In the latter case, the silicon layer of the SOI substrate is used to form the fin structure. The substrate may include various regions that have been suitably doped with impurities (e.g., p-type or n-type conductivity).
- The pad oxide layer may be formed by using thermal oxidation or a CVD process. The silicon nitride mask layer may be formed by a physical vapor deposition (PVD), such as a sputtering method, CVD, plasma-enhanced chemical vapor deposition (PECVD), atmospheric pressure chemical vapor deposition (APCVD), low-pressure CVD (LPCVD), high density plasma CVD (HDPCVD), atomic layer deposition (ALD), and/or other processes.
- The thickness of the pad oxide layer is in a range from about 2 nm to about 15 nm and the thickness of the silicon nitride mask layer is in a range from about 2 nm to about 50 nm in some embodiments. A mask pattern is further formed over the mask layer. The mask pattern is, for example, a resist pattern formed by lithography operations. By using the mask pattern as an etching mask, a hard mask pattern of the pad oxide layer and the silicon nitride mask layer is formed. The width of the hard mask pattern is in a range from about 4 nm to about 40 nm in some embodiments. In certain embodiments, the width of the hard mask patterns is in a range from about 4 nm to about 12 nm.
- By using the hard mask pattern as an etching mask, the substrate is patterned into a fin structure FIN by trench etching using a dry etching method and/or a wet etching method. A height of the fin structure (the Z direction) is in a range from about 20 nm to about 100 nm. In certain embodiments, the height is in a range from about 30 nm to about 60 nm. When the heights of the fin structures are not uniform, the height from the substrate may be measured from the plane that corresponds to the average heights of the fin structures. The width of the fin structure 20 is in a range from about 5 nm to about 40 nm in some embodiments, and is in a range from about 7 nm to about 15 nm in certain embodiments.
- As shown in
FIG. 1A , one fin structure FIN extending in the Y direction is disposed over the substrate SUB, in this embodiment, one fin structure is disposed for an n-type FET and one fin structure is disposed for a p-type FET. However, the number of fin structures is not limited to one. There may be two, three, four or five or more fin structures arranged in the X direction. In addition, one or more dummy fin structures may be disposed adjacent to both sides of the fin structure to improve pattern fidelity in the patterning processes. When multiple fin structures are disposed, the space between the fin structures is in a range from about 8 nm to about 80 nm in some embodiments, and is in a range from about 7 nm to about 15 nm in other embodiments. One skilled in the art will realize, however, that the dimensions and values recited throughout the descriptions are merely examples, and may be changed to suit different scales of integrated circuits. - After forming the fin structure FIN, an isolation insulating layer STI is formed over the fin structure. The isolation insulating layer STI includes one or more layers of insulating materials such as silicon oxide, silicon oxynitride or silicon nitride, formed by LPCVD (low pressure chemical vapor deposition), plasma-CVD or flowable CVD. In the flowable CVD, flowable dielectric materials instead of silicon oxide are deposited. Flowable dielectric materials, as their name suggest, can “flow” during deposition to fill gaps or spaces with a high aspect ratio. Usually, various chemistries are added to silicon-containing precursors to allow the deposited film to flow. In some embodiments, nitrogen hydride bonds are added. Examples of flowable dielectric precursors, particularly flowable silicon oxide precursors, include a silicate, a siloxane, a methyl silsesquioxane (MSQ), a hydrogen silsesquioxane (HSQ), an MSQ/HSQ, a perhydrosilazane (TCPS), a perhydro-polysilazane (PSZ), a tetraethyl orthosilicate (TEOS), or a silyl-amine, such as trisilylamine (TSA). These flowable silicon oxide materials are formed in a multiple-operation process. After the flowable film is deposited, it is cured and then annealed to remove un-desired element(s) to form silicon oxide. When the un-desired element(s) is removed, the flowable film densifies and shrinks. In some embodiments, multiple anneal processes are conducted. The flowable film is cured and annealed more than once. The flowable film may be doped with boron and/or phosphorous. The isolation insulating layer may be formed by one or more layers of SOG, SiO, SiON, SiOCN and/or fluoride-doped silicate glass (FSG).
- After forming the isolation insulating layer over the fin structure, a planarization operation is performed so as to remove part of the isolation insulating layer and the mask layer (the pad oxide layer and the silicon nitride mask layer). The planarization operation may include a chemical mechanical polishing (CMP) and/or an etch-back process. Then, the isolation insulating layer is further removed (recessed) so that the upper layer of the fin structure is exposed.
- A dummy gate structure GATE is formed over the exposed fin structure FIN. A dielectric layer and a poly silicon layer are formed over the isolation insulating layer and the exposed fin structure, and then patterning operations are performed so as to obtain a dummy gate structure GATE including a dummy gate electrode layer made of poly silicon and a dummy gate dielectric layer. The patterning of the poly silicon layer is performed by using a hard mask including a silicon nitride layer formed over a silicon oxide layer in some embodiments. In other embodiments, the hard mask includes a silicon oxide layer formed over a silicon nitride layer. The dummy gate dielectric layer is silicon oxide formed by CVD, PVD, ALD, e-beam evaporation, or other suitable process. In some embodiments, the gate dielectric layer includes one or more layers of silicon oxide, silicon nitride, silicon oxy-nitride, or high-k dielectrics. In some embodiments, a thickness of the gate dielectric layer is in a range from about 5 nm to about 20 nm, and in a range from about 5 nm to about 10 nm in other embodiments.
- In some present embodiments, the width of the dummy gate electrode layer GATE is in the range of about 5 nm to about 40 nm. In some embodiments, a thickness of the gate electrode layer is in a range from about 5 nm to about 200 nm, and is in a range from about 5 nm to 100 nm in other embodiments.
- If a planar type FET as shown in
FIG. 1B is used instead of the Fin FETs, a dummy dielectric layer and a dummy poly silicon layer are formed over the substrate SUB, and then patterning operations using hard mask layer are performed so as to obtain the dummy gate structure GATE. -
FIGS. 2A-11B show exemplary cross sectional views illustrating a sequential fabrication process of a semiconductor device according to one embodiment of the present disclosure. It is understood that additional operations may be provided before, during, and after processes shown byFIGS. 2A-11B , and some of the operations described below can be replaced or eliminated in additional embodiments of the method. The order of the operations/processes may be interchangeable. AlthoughFIGS. 2A-11B show a sequential fabrication process of a Fin FET as shown inFIG. 1A , the fabrication process may be applied to a planar type FET shown inFIG. 1B . In such a case, the “fin structure” in the below description may be read as “substrate.” - After the gate structure GATE is formed, a first insulating
layer 10 is formed over the dummy gate structure and the fin structure.FIG. 2A shows exemplary cross sectional views for an n-channel region for an n-type FET 11 and a p-channel region for a p-type FET 12, along line A-A′ ofFIG. 1A . - As shown in
FIG. 2A , the dummy gate for the n-type FET 11 includes a dummy gatedielectric layer 20A, adummy gate electrode 30A and a hard mask including afirst mask layer 40A and asecond mask layer 50A. Similarly, the dummy gate for the p-type FET 12 includes a dummygate dielectric layer 20B, adummy gate electrode 30B and a hard mask including afirst mask layer 40B and asecond mask layer 50B. In some embodiments, the dummy gatedielectric layers dielectric layers - The thickness of the
dummy gate electrode - The first insulating
layer 10 includes one or more layers of dielectric materials such as silicon oxide, silicon nitride (SiN), silicon oxynitride (SiON), silicon carbo-nitride (SiCN) and SiOCN. In some embodiments, the first insulatinglayer 10 is made of a silicon-nitride based compound. In this embodiment, SiCN is used. The thickness of the first insulatinglayer 10 is in a range from about 3 nm to about 5 nm. The first insulating layer may be made of CVD or ALD. - In one embodiment, the ALD method includes a step of introducing a precursor material for a silicon source, including, but not limited to, disilane (DIS), dichlorosilane (DCS), hexa-chloride-disilane (HCD) or silane. Then, a carbon source gas including hydrocarbon (CA) gas, such as, but not limited to, ethylene (C2H4) and a nitrogen source gas such as, but not limited to, ammonia (NH3) are introduced, thereby forming a single layer of SiCN. By repeating the above operations, a SiCN layer with a desirable thickness can be obtained.
- Next, as shown in
FIG. 2B , the p-channel region is covered by aphotoresist layer 70B and ion implantation NLDD for a lightly-doped drain (LDD) is performed on the n-channel layer. A dopant for NLDD is phosphorous and/or arsenic and a dose amount is in a range from about 1×1014 cm−2 to about 1×1015 cm−2. The ion implantation is performed by tilting the substrate with respect to the ion beam direction and may be repeatedly performed by rotating the substrate by 90, 180 and 270 degrees. After the ion implantation, the photo resistlayer 70B is removed by, for example, a plasma ashing process. - After removing the
photoresist layer 70B, a post-annealing procedure is performed to re-crystalize the amorphization regions caused by the ion implantation and to activate the implanted impurities. The annealing operation may be a rapid thermal annealing (RTA) process at a temperature in a range from about 900° C. to about 1400° C. for about 1 millisecond to about 5 seconds. The annealing operation include a pre-heat step at a temperature from about 200° C. to about 700° C. for about 50 to about 300 seconds. In the present embodiment, the pre-heat step is performed at a temperature of about 500-600° C. for about 180 seconds. Also, in some embodiments, the RTA process is performed at a temperature greater than about 1000° C. and for more than 1.5 seconds. In some embodiments, the annealing operation is a millisecond thermal annealing (MSA) process, utilizing a temperature up to 1,400° C. for a few milliseconds or less, for example for about 0.8 milliseconds to about 100 milliseconds. The annealing operation may be performed after the LDD implantation for the p-channel region is completed. - As shown in
FIG. 2C , the n-channel region is covered by aphotoresist layer 70A and ion implantation PLDD for an LDD is performed on the p-channel layer. A dopant for PLDD is boron (BF2+), and a dose amount is in a range from about 1×1014 cm−2 to about 3×1015 cm−2. The ion implantation is performed by tilting the substrate with respect to the ion beam direction and may be repeatedly performed by rotating the substrate by 90, 180 and 270 degrees. After the ion implantation, the photo resistlayer 70A is removed by, for example, a plasma ashing process, and then annealing operation may be performed. The order of the NLDD ion implantation and PLDD ion implantation is interchangeable. - After the LDD implantation, a second insulating
layer 80 is formed over the first insulatinglayer 10 and a third insulatinglayer 90 is formed over the second insulatinglayer 80, as shown inFIG. 3A . The third insulatinglayer 90 protects the p-channel region from the subsequent fabrication processes performed on the n-channel region. The second and third insulating layers is formed by dielectric materials such as silicon oxide, silicon nitride (SiN), silicon oxynitride (SiON), silicon carbo-nitride (SiCN) and SiOCN. In some embodiments, the second insulatinglayer 80 is made of SiCN and the third insulatinglayer 90 is made of SiN. The thickness of the second insulatinglayer 80 is in a range from about 3 nm to about 5 nm, and the thickness of the third insulatinglayer 90 is in a range from about 3 nm to about 10 nm, in some embodiments. The second and third insulating layers may be formed by CVD or ALD. - Then, as shown in
FIG. 3B , the p-channel region is covered by aphotoresist layer 75B, and anisotropic etching is performed on the stacked insulating layers in the n-channel region, so that sidewall spacers are formed on both side surfaces of the dummy gate structures. The sidewall spacers in the n-channel region at this stage are constituted of the first insulatinglayer 10A, the second insulatinglayer 80A and the third insulatinglayer 90A. - After the sidewall spacers for the n-channel region are formed, the fin structure NFIN in the n-channel region is recessed down below the upper surface of the isolation insulating layer STI, as shown in
FIG. 3B so as to form recessedportions 100. Then, as shown inFIG. 3C , thephotoresist layer 75B is removed. - As shown in
FIG. 4A , a strain material for the source/drain is epitaxially formed in the recessedportions 100. By using astrain material 110 which has a lattice constant different from that of the channel region of the fin structure, appropriate stress is applied to the channel region so as to increase carrier mobility in the channel region. For the n-type FET, when the channel region is made of Si, a silicon compound including P (SiP) and/or C (SiC) is used. In this embodiment, SiP is epitaxially formed in the recessedportions 110. - After the
strain material 110 is formed, the third insulatinglayer 90A in the sidewall spacers of the n-channel region and 90 in the p-channel region are removed, by using appropriate etching operations, as shown inFIG. 4B . When the third insulating layer is made of SiN, wet etching using H3PO4 is used. - The, as shown in
FIG. 4C , a fourth insulatinglayer 120 is formed over the n-channel region and the p-channel region. The fourth insulatinglayer 120 protects the n-channel region from the subsequent fabrication processes performed on the p-channel region. The fourth insulating layer is formed by dielectric materials such as silicon oxide, silicon nitride (SiN), silicon oxynitride (SiON), silicon carbo-nitride (SiCN) and SiOCN. In some embodiments, the fourth insulatinglayer 120 is made of SiN. The thickness of the fourth insulatinglayer 120 is in a range from about 3 nm to about 10 nm, in some embodiments. The fourth insulating layer may be formed by CVD or ALD. - As shown in
FIG. 5A , after the n-channel region is covered by aphotoresist layer 75A, anisotropic etching is performed on the stacked insulating layers in the p-channel region, so that sidewall spacers of the fourth insulating layer are formed on both sides of the dummy gate structures of the p-channel region. The sidewall spacers in the p-channel region at this stage are constituted of the first insulatinglayer 10B, the second insulatinglayer 80B and the fourth insulatinglayer 120B. - After the sidewall spacers for the p-channel region are formed, the fin structure PFIN in the p-channel region is recessed down below the upper surface of the isolation insulating layer STI, as shown in
FIG. 5B , so as to form recessedportions 105. Then, as shown inFIG. 5C , thephotoresist layer 75A is removed. - As shown in
FIG. 5C , a strain material for the source/drain is epitaxially formed in the recessedportions 105. By using astrain material 130 which has a lattice constant different from that of the channel region of the fin structure, appropriate stress is applied to the channel region so as to increase carrier mobility in the channel region. For the p-type FET, when the channel region is made of Si, a silicon compound including germanium (SiGe) or Ge is used. In this embodiment, SiGe is epitaxially formed in the recessedportions 105. - After the
strain material 130 is formed, the fourth insulatinglayer 120B in the sidewall spacers of the p-channel region and 120 in the n-channel region are removed, by using appropriate etching operations, as shown inFIG. 6A . When the fourth insulating layer is made of SiN, wet etching using H3PO4 is used. As this stage, the width W1 of the sidewall spacers at the height of the upper surface of the dummy gate electrode (30A or 30B) is in a range from about 5 nm to about 10 nm. - Then, as shown in
FIG. 6B , anorganic material layer 140 is formed over the resultant structure shown inFIG. 6A . Theorganic layer 140 includes photoresist or antireflective coating material. Theorganic layer 140 is formed so that the dummy gate structures are fully embedded in theorganic layer 140. - The thickness of the formed
organic layer 140 is reduced, as shown inFIG. 6C , by using, for example, an etch-back operation. By adjusting the etching time, theorganic layer 140 having a desirable thickness can be obtained. In one embodiment, the thickness of theorganic layer 140 is reduced to the level substantially the same as the height of the upper surface of the dummygate electrode layers - Next, the first mask layers 40A, 40B and the second mask layers 50A, 50B are removed, by using an etch-back process. The
organic material layer 140 is then removed by, for example, an ashing operation using O2 plasma. - By the operations to remove the mask layers and the organic material layer, the upper portions of the sidewall spacers 10A, 80A of the n-channel region and the sidewalls 10B, 80B of the p-channel region are also removed. The resultant structure is shown in
FIG. 7A . InFIG. 7A and thereafter, the sidewall structure of 10A, 80A and 10B, 80B are illustrated by one layer ofsidewall spacers - During the operation of removing the mask layers, the surfaces of the
sidewalls dummy gate electrodes oxide layers FIG. 7A . Theoxidized layers - Then, as shown in
FIG. 7B ,sidewall spacers - The fifth insulating layer is formed by an ALD method at temperature ranging from about 450 to about 550° C. In the etching operation, transform coupled plasma (TCP) with process gases including CH4, CHF3, O2, HBr, He, Cl2, NF3, and/or N2 is used with changing power and/or bias conditions to obtain the desirable sidewall spacer structure. The etching is followed by a wet clean operation to remove the polymer residue formed during the etching operation.
- In some embodiments, the fifth insulating layer is made of SiCN, SiOCN or SiN. The thickness of the fifth insulating layer as deposited is in a range from about 2 nm to about 4 nm. The width W2 of the
sidewall spacers - In some embodiments, the interface L1A (L1B) between the
sidewall 95A (95B) and theoxide layer 11A (11B) is located at the interface between the strain material layer 110 (130) and the fin structure NFIN (PFIN) at the surface thereof, as shown inFIG. 7B . In other words, the thickness of thesidewalls 81A (81B) and the thickness of theoxide layer 11A (11B) are adjusted so as to adjust the location of the interface L1A (L1B). Accordingly, as shown inFIG. 7B , the lateral bottom end of thesidewall 95A (95B) is located above the strain material layer 110 (130) of the S/D. By using thesidewalls - After the
sidewalls FIG. 7C , a contact-etch stop layer (CESL) 145 is formed over the resultant structure ofFIG. 7B . TheCESL 145 includes one or more layers of a silicon-nitride based compound such as SiN, SiON, SiCN or SiOCN. In this embodiment, SiN is used as theCESL 145. The thickness of theCESL 145 is in a range from about 3 nm to about 5 nm. TheCESL 145 may be made of CVD or ALD. - After the
CESL 145 is formed, an interlayer dielectric (ILD)layer 150 is formed over the resultant structure ofFIG. 7C . As shown inFIG. 8A , theILD layer 150 is formed such that the dummy gate structures with the sidewall spacers are fully embedded in theILD layer 150. - The
ILD layer 150 may be formed by CVD, HDPCVD, flowable CVD, spin-on deposition, PVD or sputtering, or other suitable methods. TheILD layer 150 includes silicon oxide, silicon oxynitride, a low-k material, and/or other suitable dielectric. TheILD layer 150 is conformably deposited and then planarized by a CMP process, as shown inFIG. 8B . The dummy gate structures serves as a planarization stopper for the CMP process. In other words, the CMP process is stopped at the exposure of the top surface of the dummy gate structures, as shown inFIG. 8B . - As shown in
FIG. 8C , thedummy gate electrodes dielectric layers openings spacer elements 81A in the n-channel region and thespacer elements 81B in the p-channel region, respectively. Thedummy gate electrodes dummy gate electrodes dielectric layers dielectric layers - As shown in
FIG. 9A , metal gate structures are formed in theopenings gate dielectric layer 161A and ametal gate layer 170A, and the gate structure for the p-type FET includes agate dielectric layer 161B and ametal gate layer 170B. - In some embodiments, the gate
dielectric layers dielectric layers - The
metal gate layers metal gate layers - In some embodiments, one or more work function adjustment layers (not shown) are interposed between the
gate dielectric layer metal gate layer - Next, the
metal gate layers gate electrode FIG. 9B . A sixth insulatinglayer 180 is deposited to fill the recessed portions provided by the partial removal of themetal gate layers layer 180. The sixthinsulating layer 180 may be formed by a PVD, CVD, PECVD, APCVD, LPCVD, HDPCVD, ALD, and/or other processes. By applying a planarization operation such as a CMP process, the sixth insulatinglayer 180 formed on theILD layer 150 is removed so that cap layers 181A and 181B are left on the buriedmetal gate electrodes FIG. 9C . - Then, by using a lithography operation, a resist layer is patterned to form contact hole patterns above the S/D regions of the n-channel FET and p-channel FET. By using the patterned resist mask, the
ILD layer 150 is etched to form S/D contact holes 157A and 157B, as shown inFIGS. 10A and 10B . In one embodiment, the etching is preferably carried out in a HDP using an etching gas such as C4F8 and CH3F to obtain high selectivity to the SiN layers. As shown inFIG. 10A , the etching of theILD layer 150 made of silicon oxide or oxide based insulating material stops at theCESL additional sidewall layer - After the etching stops at the CESL, an additional etching operation is performed to remove the CESL in the bottom of the
contact holes FIG. 10B . In some embodiments, the oxide layers 111 and 131 formed on the strain material of the S/D regions may also be removed during or after the CESL etching. - After the surface of the
strain materials layers 115 for the S/D regions of the n-type FET and 135 for the S/D regions of the p-type FET are formed, as shown inFIG. 10C . The metallized layers include one or more silicide layers such as TiSi, TaSi, WSi, NiSi, CoSi, or other suitable transition metal silicide. The silicide layers 115 for the n-type FET may be the same as or different from the silicide layers 135 for the p-type FET. -
FIGS. 11A and 11B show an S/D contact formation process. The adhesion layers 200A and 200B made of, for example, Ti or Ti—W, may be formed by CVD, PVD, plating, and/or other suitable processes on the side faces of thecontact holes adhesion layer 200A and/orbarrier layer 210A for the n-type FET may be the same as or different from theadhesion layer 200B and/or thebarrier layer 210B for the p-type FET, respectively. - Next, a tungsten (W)
layer 190 is deposited by CVD as shown inFIG. 11A . By performing a CMP operation to remove theW layer 190 deposited on theILD layer 150, the S/D contact having W-plug structures FIG. 11B , can be obtained. -
FIGS. 12A and 12B show the enlarged cross sectional view of the S/D contact hole portions.FIGS. 12A and 12B correspond to, for example, the n-channel regions ofFIGS. 9C and 11B , respectively. However, inFIGS. 12A and 12B , unlikeFIGS. 9C and 11B , two gate structures, i.e., first and second gate structures for two n-channel FETs are arranged. The first gate structures includes the high-kgate dielectric layer 161A, the metalgate electrode layer 171A, thecap layer 181A and sidewall spacers including 81A, 11A and 95A and theCESL 145A, while the second gate structures includes the high-kgate dielectric layer 161A′, the metalgate electrode layer 171A′, thecap layer 181A′ and sidewall spacers including 81A′, 11A′ and 95A′ andCESL 145A. The first and second gate structures are fabricated simultaneously, and the materials and configurations are substantially the same with each other. Further, as shown inFIG. 12A , thestrain layer 110 for the S/D region is disposed between the first and second gate structures. - As shown in
FIG. 12A , at the stage after the formation of thecap layer 181A as shown inFIG. 9C , thesidewall spacer 81A has the thickness Wa at the height of the upper surface of the metalgate electrode layer 171A in a range from about 6 nm to about 10 nm. The sidewall spacer 95A has the thickness Wb at the height of the upper surface of the metalgate electrode layer 171A in a range from about 2 nm to about 4 nm. TheCESL 145A has the thickness We at the height of the upper surface of the metalgate electrode layer 171A in a range from about 3 nm to about 5 nm. Theoxide layer 11A has the thickness at the height of the upper surface of the metalgate electrode layer 171A in a range from about 0.5 nm to about 1 nm. - As shown in
FIG. 12B , at the stage after the formation of the W plug is formed as shown inFIG. 11B , the sidewall spacers including 81A, 11A, 95A and 145A has the thickness We at the height of the upper surface of the metalgate electrode layer 171A in a range from about 8 nm to about 16 nm. As shown inFIG. 12B , the sidewall spacer layer includes at least four layers, 81A, 11A, 95A and 145A. Since thesidewall spacer layer 81A may have two or more layers (e.g., 10A and 80A), the number of the sidewall spacer layers may be five or more. If the spacer layers 95A and 145A are made of the same material, and it is not possible to clearly distinguish these two layers, the sidewall spacer can have threelayers including layer 81A made of a silicon-nitride based material,layer 11A made of a silicon-oxide based material, and a silicon-nitride based material, layer (95A and 145A). - Among the sidewall spacer layers, the bottoms of the
spacer layer 95A and theCESL 145A are located above thestrain layer 110 of the S/D region. Further, a height of the sidewall spacers is the same as a height of thecap layer 181A or a few nanometers lower than the height of thecap layer 181A, i.e., the height of the sidewall spacers is substantially the same as the height of thecap layer 181A. - Since the
layer 95A is disposed between theoxide layer 11A and theCESL 145A, the total thickness of the sidewall spacer can be increased and electrical isolation between the S/D contact (W plug) and the gate electrode can be improved. - It is understood that the device shown in
FIG. 11B undergoes further CMOS processes to form various features such as interconnect metal layers, dielectric layers, passivation layers, etc. - The various embodiments or examples described herein offer several advantages over the existing art. For example, by introducing an additional sidewall spacer (e.g., 95A, 95B), it is possible to improve the immunity against the etching solution (e.g., dilute-HF and/or aqueous ammonia) for the spacer dielectric region, for example due to surface tension and capillary effects. It is also possible to improve electrical isolation between the gate electrode and the S/D contact (W plug), and device life time under hot carrier degradation can also be improved.
- It will be understood that not all advantages have been necessarily discussed herein, no particular advantage is required for all embodiments or examples, and other embodiments or examples may offer different advantages.
- According to one aspect of the present disclosure, a semiconductor device includes a gate structure disposed over a substrate, and sidewall spacers disposed on both side walls of the gate structure. The sidewall spacers includes at least four spacer layers including first to fourth spacer layers stacked in this order from the gate structure.
- In accordance with another aspect of the present disclosure, in a method of manufacturing a semiconductor device, a gate structure is formed over a substrate. A first sidewall spacer layer is formed on a sidewall of the gate structure. An oxide layer, as a second sidewall spacer layer, is formed on the first sidewall spacer layer. A third sidewall spacer layer is formed on the second sidewall spacer layer. A contact etching stop layer is formed on the third sidewall spacer layer and the substrate.
- According to yet another aspect of the present disclosure, in a method of manufacturing a semiconductor device, a first dummy gate structure for an n-channel transistor with a mask layer disposed thereon is formed over a substrate. A first insulating layer is formed over the first dummy gate structure. First ions are implanted through the first insulating layer for the n-channel transistor. A second insulating layer is formed over the first insulating layer. A third insulating layer is formed over the second insulating layer. The first to third insulating layers are etched, thereby forming a first n-sidewall spacer layer on a side wall of the first dummy gate structure. A first source/drain structure is formed in the substrate on a side portion of the first n-sidewall spacer. After forming the first source/drain structure, the third insulating layer is removed from the first n-sidewall spacer layer. An oxide layer, as a second sidewall spacer layer, is formed on the first n-sidewall spacer layer. A third n-sidewall spacer layer is formed on the second sidewall spacer layer. A contact etching stop layer is formed on the n-third sidewall spacer layer and the substrate.
- The foregoing outlines features of several embodiments or examples so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments or examples introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (21)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/925,857 US9647116B1 (en) | 2015-10-28 | 2015-10-28 | Method for fabricating self-aligned contact in a semiconductor device |
KR1020160011630A KR101809349B1 (en) | 2015-10-28 | 2016-01-29 | Method for fabricating self-aligned contact in a semiconductor device |
TW105124398A TWI601286B (en) | 2015-10-28 | 2016-08-02 | Semiconductor device and method of manufacturing same |
DE102016115751.1A DE102016115751B4 (en) | 2015-10-28 | 2016-08-25 | METHOD FOR PRODUCING A SELF-ALIGNED CONTACT IN A SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE |
CN201610719401.1A CN106653847B (en) | 2015-10-28 | 2016-08-25 | Method of manufacturing self-aligned contact in semiconductor device |
US15/479,418 US10096525B2 (en) | 2015-10-28 | 2017-04-05 | Method for fabricating self-aligned contact in a semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/925,857 US9647116B1 (en) | 2015-10-28 | 2015-10-28 | Method for fabricating self-aligned contact in a semiconductor device |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/479,418 Continuation US10096525B2 (en) | 2015-10-28 | 2017-04-05 | Method for fabricating self-aligned contact in a semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170125586A1 true US20170125586A1 (en) | 2017-05-04 |
US9647116B1 US9647116B1 (en) | 2017-05-09 |
Family
ID=58546127
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/925,857 Active US9647116B1 (en) | 2015-10-28 | 2015-10-28 | Method for fabricating self-aligned contact in a semiconductor device |
US15/479,418 Active 2035-11-30 US10096525B2 (en) | 2015-10-28 | 2017-04-05 | Method for fabricating self-aligned contact in a semiconductor device |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/479,418 Active 2035-11-30 US10096525B2 (en) | 2015-10-28 | 2017-04-05 | Method for fabricating self-aligned contact in a semiconductor device |
Country Status (5)
Country | Link |
---|---|
US (2) | US9647116B1 (en) |
KR (1) | KR101809349B1 (en) |
CN (1) | CN106653847B (en) |
DE (1) | DE102016115751B4 (en) |
TW (1) | TWI601286B (en) |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170148890A1 (en) * | 2015-11-19 | 2017-05-25 | International Business Machines Corporation | Stable work function for narrow-pitch devices |
US20180138168A1 (en) * | 2016-11-17 | 2018-05-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor field effect transistors and manufacturing method thereof |
US20180190792A1 (en) * | 2017-01-04 | 2018-07-05 | Globalfoundries Inc. | Method of forming semiconductor structure and resulting structure |
US20190067449A1 (en) * | 2017-08-28 | 2019-02-28 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structures and fabrication methods thereof |
US20190279997A1 (en) * | 2018-03-06 | 2019-09-12 | Toshiba Memory Corporation | Semiconductor device and manufacturing method of semiconductor device |
US20190318961A1 (en) * | 2016-05-31 | 2019-10-17 | Samsung Electronics Co., Ltd. | Method of manufacturing semiconductor device |
US10529860B2 (en) * | 2018-05-31 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for FinFET device with contact over dielectric gate |
CN111128741A (en) * | 2018-10-31 | 2020-05-08 | 台湾积体电路制造股份有限公司 | Semiconductor device and method for manufacturing the same |
CN111509031A (en) * | 2019-01-31 | 2020-08-07 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming the same |
US11031295B2 (en) * | 2019-06-03 | 2021-06-08 | International Business Machines Corporation | Gate cap last for self-aligned contact |
US20210296466A1 (en) * | 2018-05-09 | 2021-09-23 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US20210376105A1 (en) * | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Devices and Methods of Manufacture |
US11362098B2 (en) * | 2019-11-20 | 2022-06-14 | Winbond Electronics Corp. | Method for manufacturing memory device |
US12119390B2 (en) | 2019-01-31 | 2024-10-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate spacer structures and methods for forming the same |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9647116B1 (en) * | 2015-10-28 | 2017-05-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for fabricating self-aligned contact in a semiconductor device |
US11088033B2 (en) * | 2016-09-08 | 2021-08-10 | International Business Machines Corporation | Low resistance source-drain contacts using high temperature silicides |
US10636789B2 (en) * | 2017-05-26 | 2020-04-28 | Qualcomm Incorporated | Transistor with low resistivity carbon alloy |
KR102291559B1 (en) * | 2017-06-09 | 2021-08-18 | 삼성전자주식회사 | semiconductor device |
KR102487054B1 (en) | 2017-11-28 | 2023-01-13 | 삼성전자주식회사 | Etching method and methods of manufacturing semiconductor device using the same |
US10847633B2 (en) | 2017-11-28 | 2020-11-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor device |
JP6787875B2 (en) | 2017-12-20 | 2020-11-18 | 株式会社Kokusai Electric | Semiconductor device manufacturing methods, substrate processing devices, and programs |
US10658225B2 (en) * | 2018-01-19 | 2020-05-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET devices and methods of forming the same |
US10867860B2 (en) * | 2018-08-30 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming FinFET device |
US11245032B2 (en) * | 2019-04-02 | 2022-02-08 | Globalfoundries U.S. Inc. | Asymmetric FET for FDSOI devices |
US11205647B2 (en) * | 2019-06-28 | 2021-12-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
KR102806363B1 (en) * | 2019-07-29 | 2025-05-09 | 삼성전자주식회사 | Semiconductor device |
CN110491876B (en) * | 2019-08-23 | 2024-04-05 | 福建省晋华集成电路有限公司 | Method for manufacturing semiconductor memory element and semiconductor memory element |
US11217679B2 (en) | 2020-04-01 | 2022-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
KR20210128534A (en) | 2020-04-16 | 2021-10-27 | 삼성전자주식회사 | Semiconductor devices |
US11532720B2 (en) * | 2020-04-29 | 2022-12-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
US11824099B2 (en) * | 2020-06-15 | 2023-11-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drains in semiconductor devices and methods of forming thereof |
US11444181B2 (en) * | 2020-07-23 | 2022-09-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain formation with reduced selective loss defects |
US11522062B2 (en) * | 2020-08-14 | 2022-12-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing an etch stop layer and an inter-layer dielectric on a source/drain region |
US11935941B2 (en) | 2020-08-14 | 2024-03-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method for manufacturing thereof |
KR20220040074A (en) | 2020-09-23 | 2022-03-30 | 삼성전자주식회사 | Semiconductor device manufacturing method including air gap |
US11848209B2 (en) * | 2021-02-26 | 2023-12-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Patterning semiconductor devices and structures resulting therefrom |
JP2024051551A (en) * | 2022-09-30 | 2024-04-11 | 株式会社ジャパンディスプレイ | Semiconductor Device |
CN118366929B (en) * | 2024-06-18 | 2024-09-03 | 合肥晶合集成电路股份有限公司 | Manufacturing method of semiconductor device |
Family Cites Families (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100260044B1 (en) * | 1997-11-25 | 2000-07-01 | 윤종용 | Mos transistor and manufacturing method thereof |
US6753242B2 (en) * | 2002-03-19 | 2004-06-22 | Motorola, Inc. | Integrated circuit device and method therefor |
US6706605B1 (en) | 2003-03-31 | 2004-03-16 | Texas Instruments Incorporated | Transistor formed from stacked disposable sidewall spacer |
US7667271B2 (en) | 2007-04-27 | 2010-02-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field-effect transistors |
KR100932135B1 (en) | 2007-12-27 | 2009-12-16 | 주식회사 동부하이텍 | Flash memory device manufacturing method |
US7910453B2 (en) | 2008-07-14 | 2011-03-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Storage nitride encapsulation for non-planar sonos NAND flash charge retention |
JP2011086728A (en) | 2009-10-14 | 2011-04-28 | Renesas Electronics Corp | Semiconductor apparatus and method of manufacturing the same |
US8310013B2 (en) | 2010-02-11 | 2012-11-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating a FinFET device |
US8399931B2 (en) | 2010-06-30 | 2013-03-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Layout for multiple-fin SRAM cell |
US8673725B2 (en) | 2010-03-31 | 2014-03-18 | Tokyo Electron Limited | Multilayer sidewall spacer for seam protection of a patterned structure |
US8729627B2 (en) * | 2010-05-14 | 2014-05-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained channel integrated circuit devices |
US8716095B2 (en) | 2010-06-03 | 2014-05-06 | Institute of Microelectronics, Chinese Academy of Sciences | Manufacturing method of gate stack and semiconductor device |
KR101815527B1 (en) | 2010-10-07 | 2018-01-05 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
US8455952B2 (en) * | 2010-11-22 | 2013-06-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Spacer elements for semiconductor device |
US8816444B2 (en) | 2011-04-29 | 2014-08-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | System and methods for converting planar design to FinFET design |
US8466027B2 (en) | 2011-09-08 | 2013-06-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicide formation and associated devices |
US8723272B2 (en) | 2011-10-04 | 2014-05-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of manufacturing same |
US8377779B1 (en) | 2012-01-03 | 2013-02-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of manufacturing semiconductor devices and transistors |
US8735993B2 (en) | 2012-01-31 | 2014-05-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET body contact and method of making same |
US8785285B2 (en) | 2012-03-08 | 2014-07-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
US8716765B2 (en) | 2012-03-23 | 2014-05-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure of semiconductor device |
US8860148B2 (en) | 2012-04-11 | 2014-10-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for FinFET integrated with capacitor |
US8736056B2 (en) | 2012-07-31 | 2014-05-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Device for reducing contact resistance of a metal |
KR101986538B1 (en) * | 2012-09-21 | 2019-06-07 | 삼성전자주식회사 | Semiconductor device and method of forming the same |
US8823065B2 (en) | 2012-11-08 | 2014-09-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure of semiconductor device |
US8772109B2 (en) | 2012-10-24 | 2014-07-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Apparatus and method for forming semiconductor contacts |
US9236300B2 (en) | 2012-11-30 | 2016-01-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact plugs in SRAM cells and the method of forming the same |
US9048287B1 (en) * | 2013-11-15 | 2015-06-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mechanisms for forming semiconductor device structure with floating spacer |
US9437495B2 (en) * | 2014-11-14 | 2016-09-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mask-less dual silicide process |
US9647116B1 (en) * | 2015-10-28 | 2017-05-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for fabricating self-aligned contact in a semiconductor device |
-
2015
- 2015-10-28 US US14/925,857 patent/US9647116B1/en active Active
-
2016
- 2016-01-29 KR KR1020160011630A patent/KR101809349B1/en active Active
- 2016-08-02 TW TW105124398A patent/TWI601286B/en active
- 2016-08-25 DE DE102016115751.1A patent/DE102016115751B4/en active Active
- 2016-08-25 CN CN201610719401.1A patent/CN106653847B/en active Active
-
2017
- 2017-04-05 US US15/479,418 patent/US10096525B2/en active Active
Cited By (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170148890A1 (en) * | 2015-11-19 | 2017-05-25 | International Business Machines Corporation | Stable work function for narrow-pitch devices |
US11004732B2 (en) * | 2016-05-31 | 2021-05-11 | Samsung Electronics Co., Ltd. | Method of manufacturing semiconductor device |
US20190318961A1 (en) * | 2016-05-31 | 2019-10-17 | Samsung Electronics Co., Ltd. | Method of manufacturing semiconductor device |
US10147719B2 (en) * | 2016-11-17 | 2018-12-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor field effect transistors and manufacturing method thereof |
US20180138168A1 (en) * | 2016-11-17 | 2018-05-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor field effect transistors and manufacturing method thereof |
US20180190792A1 (en) * | 2017-01-04 | 2018-07-05 | Globalfoundries Inc. | Method of forming semiconductor structure and resulting structure |
US20190067449A1 (en) * | 2017-08-28 | 2019-02-28 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structures and fabrication methods thereof |
US11189711B2 (en) | 2017-08-28 | 2021-11-30 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structures |
US10741670B2 (en) * | 2017-08-28 | 2020-08-11 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor structures and fabrication methods thereof |
US20190279997A1 (en) * | 2018-03-06 | 2019-09-12 | Toshiba Memory Corporation | Semiconductor device and manufacturing method of semiconductor device |
US20210296466A1 (en) * | 2018-05-09 | 2021-09-23 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
US12237398B2 (en) * | 2018-05-09 | 2025-02-25 | United Microelectronics Corp. | Semiconductor device and method for fabricating the same |
CN115692202A (en) * | 2018-05-09 | 2023-02-03 | 联华电子股份有限公司 | Semiconductor element and manufacturing method thereof |
US10529860B2 (en) * | 2018-05-31 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for FinFET device with contact over dielectric gate |
CN111128741A (en) * | 2018-10-31 | 2020-05-08 | 台湾积体电路制造股份有限公司 | Semiconductor device and method for manufacturing the same |
US11631746B2 (en) | 2018-10-31 | 2023-04-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
US12068389B2 (en) | 2018-10-31 | 2024-08-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device including gas spacers and method of manufacture |
KR102448770B1 (en) * | 2019-01-31 | 2022-09-28 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Gate spacer structures and methods for forming same |
US11437493B2 (en) * | 2019-01-31 | 2022-09-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate spacer structures and methods for forming the same |
TWI777128B (en) * | 2019-01-31 | 2022-09-11 | 台灣積體電路製造股份有限公司 | Semiconductor device and methods for forming the same |
KR20200096137A (en) * | 2019-01-31 | 2020-08-11 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Gate spacer structures and methods for forming the same |
US12119390B2 (en) | 2019-01-31 | 2024-10-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate spacer structures and methods for forming the same |
CN111509031A (en) * | 2019-01-31 | 2020-08-07 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming the same |
US11031295B2 (en) * | 2019-06-03 | 2021-06-08 | International Business Machines Corporation | Gate cap last for self-aligned contact |
US11362098B2 (en) * | 2019-11-20 | 2022-06-14 | Winbond Electronics Corp. | Method for manufacturing memory device |
US20210376105A1 (en) * | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor Devices and Methods of Manufacture |
US11682711B2 (en) * | 2020-05-28 | 2023-06-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having multi-layered gate spacers |
Also Published As
Publication number | Publication date |
---|---|
US9647116B1 (en) | 2017-05-09 |
DE102016115751A1 (en) | 2017-05-04 |
TW201715726A (en) | 2017-05-01 |
TWI601286B (en) | 2017-10-01 |
US10096525B2 (en) | 2018-10-09 |
KR101809349B1 (en) | 2018-01-18 |
CN106653847A (en) | 2017-05-10 |
CN106653847B (en) | 2020-07-17 |
KR20170049338A (en) | 2017-05-10 |
DE102016115751B4 (en) | 2025-01-02 |
US20170207135A1 (en) | 2017-07-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10096525B2 (en) | Method for fabricating self-aligned contact in a semiconductor device | |
US11569387B2 (en) | Semiconductor device including fin structures and manufacturing method thereof | |
US10644154B2 (en) | Semiconductor device and manufacturing method thereof | |
US12310068B2 (en) | Semiconductor device and manufacturing method thereof | |
US10714581B2 (en) | Semiconductor device and manufacturing method thereof | |
CN107275281B (en) | Self-aligned contact scheme, semiconductor structure and forming method thereof | |
US20210036154A1 (en) | Semiconductor device and manufacturing method thereof | |
US9281307B2 (en) | Plasma doping to reduce dielectric loss during removal of dummy layers in a gate structure | |
US8048733B2 (en) | Method for fabricating a gate structure | |
US8372755B2 (en) | Multilayer hard mask | |
CN111128884B (en) | Semiconductor device and method of forming the same | |
KR101946765B1 (en) | Semiconductor device and manufacturing method thereof | |
CN101685780A (en) | Semiconductor device and method of manufacturing a semiconductor device with a metal gate stack | |
US9530889B2 (en) | Semiconductor device and manufacturing method thereof | |
TW202006830A (en) | Semiconductor device and fabrication method thereof | |
EP3940748A1 (en) | Composite work function layer formation using same work function material | |
CN110875392B (en) | FinFET device and forming method thereof | |
TWI774186B (en) | Semiconductor device and method of fabricating the same | |
KR20170006241A (en) | Semiconductor device and manufacturing method thereof | |
KR102546906B1 (en) | Finfet device and method | |
KR102495797B1 (en) | Semiconductor device and method | |
US7989300B2 (en) | Method of manufacturing semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, CHEN-MING;YANG, FU-KAI;WANG, MEI-YUN;AND OTHERS;SIGNING DATES FROM 20151110 TO 20151112;REEL/FRAME:037728/0072 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |