US20160359080A1 - System, method and apparatus for chemical vapor deposition - Google Patents
System, method and apparatus for chemical vapor deposition Download PDFInfo
- Publication number
- US20160359080A1 US20160359080A1 US14/985,263 US201514985263A US2016359080A1 US 20160359080 A1 US20160359080 A1 US 20160359080A1 US 201514985263 A US201514985263 A US 201514985263A US 2016359080 A1 US2016359080 A1 US 2016359080A1
- Authority
- US
- United States
- Prior art keywords
- static
- inline
- layer
- cvd
- deposition module
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000005229 chemical vapour deposition Methods 0.000 title claims abstract description 195
- 238000000034 method Methods 0.000 title claims description 62
- 238000002161 passivation Methods 0.000 claims abstract description 105
- 230000003068 static effect Effects 0.000 claims abstract description 74
- 238000000151 deposition Methods 0.000 claims abstract description 68
- 230000008021 deposition Effects 0.000 claims abstract description 67
- 229910021419 crystalline silicon Inorganic materials 0.000 claims abstract description 10
- 239000010410 layer Substances 0.000 claims description 242
- 235000012431 wafers Nutrition 0.000 claims description 100
- 238000012545 processing Methods 0.000 claims description 54
- 230000008569 process Effects 0.000 claims description 53
- 239000000872 buffer Substances 0.000 claims description 29
- 238000006243 chemical reaction Methods 0.000 claims description 28
- 239000007789 gas Substances 0.000 claims description 28
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 claims description 19
- 239000002243 precursor Substances 0.000 claims description 19
- 229910000077 silane Inorganic materials 0.000 claims description 19
- 238000005240 physical vapour deposition Methods 0.000 claims description 13
- 229910021417 amorphous silicon Inorganic materials 0.000 claims description 11
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims description 6
- 230000015572 biosynthetic process Effects 0.000 claims description 5
- 239000001257 hydrogen Substances 0.000 claims description 5
- 229910052739 hydrogen Inorganic materials 0.000 claims description 5
- 239000012790 adhesive layer Substances 0.000 claims description 4
- 238000004519 manufacturing process Methods 0.000 description 30
- 239000010408 film Substances 0.000 description 26
- 239000000758 substrate Substances 0.000 description 26
- 239000000463 material Substances 0.000 description 12
- 239000002019 doping agent Substances 0.000 description 9
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 8
- 230000007547 defect Effects 0.000 description 5
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 5
- 239000011261 inert gas Substances 0.000 description 4
- 230000003647 oxidation Effects 0.000 description 4
- 238000007254 oxidation reaction Methods 0.000 description 4
- 230000005641 tunneling Effects 0.000 description 4
- 239000011787 zinc oxide Substances 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 230000008020 evaporation Effects 0.000 description 3
- 238000001704 evaporation Methods 0.000 description 3
- 238000010438 heat treatment Methods 0.000 description 3
- 238000001465 metallisation Methods 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- 229910021422 solar-grade silicon Inorganic materials 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- XYFCBTPGUUZFHI-UHFFFAOYSA-N Phosphine Chemical compound P XYFCBTPGUUZFHI-UHFFFAOYSA-N 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 238000012864 cross contamination Methods 0.000 description 2
- ZOCHARZZJNPSEU-UHFFFAOYSA-N diboron Chemical compound B#B ZOCHARZZJNPSEU-UHFFFAOYSA-N 0.000 description 2
- 238000011031 large-scale manufacturing process Methods 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000005086 pumping Methods 0.000 description 2
- 239000012495 reaction gas Substances 0.000 description 2
- 230000006798 recombination Effects 0.000 description 2
- 238000005215 recombination Methods 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 230000006641 stabilisation Effects 0.000 description 2
- 238000011105 stabilization Methods 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 238000009279 wet oxidation reaction Methods 0.000 description 2
- 229960001296 zinc oxide Drugs 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 229920000049 Carbon (fiber) Polymers 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910004205 SiNX Inorganic materials 0.000 description 1
- 229910006854 SnOx Inorganic materials 0.000 description 1
- FAPWRFPIFSIZLT-UHFFFAOYSA-M Sodium chloride Chemical compound [Na+].[Cl-] FAPWRFPIFSIZLT-UHFFFAOYSA-M 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000004917 carbon fiber Substances 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 239000002803 fossil fuel Substances 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 229910002804 graphite Inorganic materials 0.000 description 1
- 239000010439 graphite Substances 0.000 description 1
- 150000002431 hydrogen Chemical class 0.000 description 1
- 229910003437 indium oxide Inorganic materials 0.000 description 1
- PJXISJQVUVHSOJ-UHFFFAOYSA-N indium(iii) oxide Chemical compound [O-2].[O-2].[O-2].[In+3].[In+3] PJXISJQVUVHSOJ-UHFFFAOYSA-N 0.000 description 1
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 1
- 230000004941 influx Effects 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 230000001788 irregular Effects 0.000 description 1
- VNWKTOKETHGBQD-UHFFFAOYSA-N methane Chemical compound C VNWKTOKETHGBQD-UHFFFAOYSA-N 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 238000002360 preparation method Methods 0.000 description 1
- 239000002296 pyrolytic carbon Substances 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000005389 semiconductor device fabrication Methods 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 239000011780 sodium chloride Substances 0.000 description 1
- 239000011343 solid material Substances 0.000 description 1
- 239000000243 solution Substances 0.000 description 1
- 238000004381 surface treatment Methods 0.000 description 1
- XOLBLPGZBRYERU-UHFFFAOYSA-N tin dioxide Chemical compound O=[Sn]=O XOLBLPGZBRYERU-UHFFFAOYSA-N 0.000 description 1
- 229910001887 tin oxide Inorganic materials 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
- H10F71/129—Passivating
-
- H01L31/1868—
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C16/00—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
- C23C16/44—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating
- C23C16/455—Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the method of coating characterised by the method used for introducing gases into reaction chamber or for modifying gas flows in reaction chamber
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67155—Apparatus for manufacturing or treating in a plurality of work-stations
- H01L21/67161—Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67155—Apparatus for manufacturing or treating in a plurality of work-stations
- H01L21/67161—Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers
- H01L21/67173—Apparatus for manufacturing or treating in a plurality of work-stations characterized by the layout of the process chambers in-line arrangement
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F10/00—Individual photovoltaic cells, e.g. solar cells
- H10F10/10—Individual photovoltaic cells, e.g. solar cells having potential barriers
- H10F10/16—Photovoltaic cells having only PN heterojunction potential barriers
- H10F10/164—Photovoltaic cells having only PN heterojunction potential barriers comprising heterojunctions with Group IV materials, e.g. ITO/Si or GaAs/SiGe photovoltaic cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
- H10F71/10—Manufacture or treatment of devices covered by this subclass the devices comprising amorphous semiconductor material
- H10F71/103—Manufacture or treatment of devices covered by this subclass the devices comprising amorphous semiconductor material including only Group IV materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
- H10F71/121—The active layers comprising only Group IV materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
- H10F77/12—Active materials
- H10F77/122—Active materials comprising only Group IV materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
- H10F77/14—Shape of semiconductor bodies; Shapes, relative sizes or dispositions of semiconductor regions within semiconductor bodies
- H10F77/148—Shapes of potential barriers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
- H10F77/16—Material structures, e.g. crystalline structures, film structures or crystal plane orientations
- H10F77/162—Non-monocrystalline materials, e.g. semiconductor particles embedded in insulating materials
- H10F77/166—Amorphous semiconductors
- H10F77/1662—Amorphous semiconductors including only Group IV materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/20—Electrodes
- H10F77/206—Electrodes for devices having potential barriers
- H10F77/211—Electrodes for devices having potential barriers for photovoltaic cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/20—Electrodes
- H10F77/244—Electrodes made of transparent conductive layers, e.g. transparent conductive oxide [TCO] layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/30—Coatings
- H10F77/306—Coatings for devices having potential barriers
- H10F77/311—Coatings for devices having potential barriers for photovoltaic cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/547—Monocrystalline silicon PV cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/548—Amorphous silicon PV cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- This is generally related to semiconductor device fabrication. More specifically, this is related to a chemical vapor deposition tool and process with improved throughput.
- Solar cell or “cell” is a photovoltaic structure capable of converting light into electricity.
- a cell may have any size and any shape, and may be created from a variety of materials.
- a solar cell may be a photovoltaic structure fabricated on a silicon wafer or one or more thin films on a substrate material (e.g., glass, plastic, or any other material capable of supporting the photovoltaic structure), or a combination thereof.
- a “photovoltaic structure” can refer to a solar cell, a segment, or a solar cell strip.
- a photovoltaic structure is not limited to a device fabricated by a particular method.
- a photovoltaic structure can be a crystalline silicon-based solar cell, a thin film solar cell, an amorphous silicon-based solar cell, a poly-crystalline silicon-based solar cell, or a strip thereof.
- High-scale production of high-efficiency solar cells plays an important role in ensuring the success of solar power over conventional energy sources that are based on fossil fuels.
- most of the current processes for manufacturing high-efficiency solar cells are not optimized for mass production.
- many laboratory-made solar cells demonstrate superior performance, but the fabrication process for those solar cells cannot be applied in a mass production environment.
- One embodiment of the present invention can provide a system for fabricating a photovoltaic structure.
- the system can include a combined chemical vapor deposition tool that can include a static deposition module and an inline deposition module.
- the static deposition module can be configured to deposit a first passivation layer on a first side of a crystalline Si base layer of the photovoltaic structure.
- the inline deposition module is configured to deposit a second passivation layer on the first passivation layer, and the inline deposition module is coupled to the static deposition module in a way that the photovoltaic structure can be transferred from the static deposition module to the inline deposition module without leaving a common vacuum space.
- the static deposition module can include multiple reaction chambers forming a cluster to allow parallel processing of multiple photovoltaic structures.
- system can further include a second inline deposition module configured to deposit a heavily doped amorphous Si layer on the second passivation layer.
- the static deposition module comprises a static wafer carrier configured to remain stationary when the first passivation layer is deposited.
- the first passivation layer can include hydrogenated amorphous Si having low hydrogen content
- the static deposition module can be configured to use silane gas as a precursor.
- the inline deposition module can include comprises a wafer carrier configured to continuously move in a predetermine direction when the second passivation layer is deposited.
- the second passivation layer can include hydrogenated amorphous Si having high hydrogen content
- the inline deposition module can be configured to use silane gas and hydrogen gas as precursors.
- system can further include a buffer module positioned between the static deposition module and the inline deposition module.
- the system can further include a wet station configured to form a wet oxide layer on both surfaces of the Si base layer.
- the system can further include a physical vapor deposition module configured to deposit a transparent conductive oxide layer on the heavily doped amorphous Si layer.
- the physical vapor deposition module can be further configured to deposit a metallic layer on the transparent conductive oxide layer, and the metallic layer can function as an adhesive layer between the transparent conductive oxide layer and a subsequently electroplated Cu grid.
- the static deposition module can be configured to start deposition after temperature and pressure conditions are stabilized, thereby facilitating formation of a high quality film layer.
- the inline deposition module can be configured to have a continuous flow of reaction gases, thereby facilitating high throughput of processed photovoltaic structures.
- FIG. 1 shows an exemplary photovoltaic structure.
- FIG. 2 shows an exemplary photovoltaic structure, according to an embodiment of the present invention.
- FIG. 3 shows a cluster CVD tool.
- FIG. 4 shows a linear CVD tool
- FIG. 5 shows an inline-processing CVD tool.
- FIG. 6 shows a combined CVD tool, according to one embodiment of the present invention.
- FIG. 7 shows a combined CVD tool, according to one embodiment of the present invention.
- FIG. 8 shows an exemplary fabrication process of a photovoltaic structure, according to one embodiment of the present invention.
- FIG. 9 shows an exemplary photovoltaic structure fabrication system, according to an embodiment of the present invention.
- Embodiments of the present invention can provide a system and method for fabricating high-efficiency photovoltaic structures with high throughput.
- a thin layer of intrinsic hydrogenated amorphous Si (a-Si:H) having a low hydrogen (H) concentration is deposited onto the Si substrate followed by the deposition of a thin layer of intrinsic a-Si:H having a high H concentration.
- the initial low-H a-Si:H layer can ensure a lower surface defect density, and the high H concentration of the subsequent a-Si layer can provide a layer with a wide bandgap, which can be the key to good surface passivation.
- Chemical vapor deposition (CVD) tools can often be used to deposit the passivation layers as well as heavily doped emitter and/or surface field layers.
- Some embodiments of the present invention can provide a novel CVD tool that is capable of meeting both the passivation and throughput requirements. More specifically, the CVD tool can include at least a static chamber and an inline chamber. The initial a-Si passivation layer is deposited inside the static chamber to ensure a low-defect interface. The subsequent a-Si:H passivation layer is deposited inside the inline chamber to ensure high throughput. The Si substrates can be transported from the static chamber to the inline chamber without leaving a common vacuum space.
- FIG. 1 shows an exemplary photovoltaic structure.
- photovoltaic structure 100 can include substrate 102 , passivation layers 104 and 106 , surface-field layer 108 , emitter layer 110 , and electrode grids 112 and 114 .
- substrate 102 can include a lightly doped or substantially intrinsic crystalline Si (c-Si) layer
- passivation layers 104 and 106 can include wide bandgap materials (e.g., a-Si:H or SiN x :H)
- surface-field layer 108 can include a heavily doped amorphous Si (a-Si) layer
- emitter layer 110 can include a heavily doped a-Si layer.
- surface-field layer 108 can face the majority of incident light (as indicated by arrows), and hence can also be called the front surface-field (FSF) layer.
- Substrate 102 can either be doped with n-type dopants (e.g., phosphorus) or p-type dopants (e.g., boron).
- the doping types of FSF layer 108 and emitter layer 110 can be determined by the doping type of substrate 102 .
- FSF layer 108 can be doped with n-type dopants to act as an electron collector; and emitter layer 110 can be doped with p-type dopants to act as a hole collector.
- photovoltaic structure 100 can include two junctions, a junction formed between FSF layer 108 and substrate 102 and a junction formed between emitter layer 110 and substrate 102 .
- a-Si:H hydrogenated a-Si
- the intrinsic a-Si:H typically can be deposited using a chemical vapor deposition (CVD) technique, such as a plasma-enhanced CVD (PECVD) technique.
- CVD chemical vapor deposition
- PECVD plasma-enhanced CVD
- a typical CVD process that deposits a-Si:H can use silane (SiH 4 ) and H 2 as precursors.
- a high flow rate of H 2 can increase the atomic H concentration in the formed a-Si:H, resulting in a wider bandgap of the deposited a-Si:H.
- the wider bandgap is a desirable quality for passivation purposes.
- experiments have shown that introducing additional H 2 flow during the CVD of the a-Si:H can cause the a-Si:H—Si interface to have a high interface defect density (D it ). This high D it can lead to increased carrier recombination at the Si surface, and hence can reduce the energy-conversion efficiency.
- the intrinsic a-Si:H passivation layer can include a bi-layer structure.
- FIG. 2 shows an exemplary photovoltaic structure, according to an embodiment of the present invention.
- photovoltaic structure 200 can include substrate 202 , front passivation sub-layers 204 and 206 , back passivation sub-layers 208 and 210 , surface-field layer 212 , emitter layer 214 , and electrode grids 216 and 218 .
- Various layers of photovoltaic structures 200 can be similar to the corresponding layers of photovoltaic structure 100 shown in FIG. 1 .
- substrate 202 can be similar to substrate 102
- surface field layer 212 can be similar to surface field layer 108
- emitter layer 214 can be similar to emitter layer 110
- electrode grids 216 and 218 can be similar to electrode grids 112 and 114 , respectively.
- Passivation sub-layers 204 and 208 are in contact with base layer 202 .
- H-rich a-Si:H can cause increased D it .
- passivation sub-layers 204 and 208 can be formed using a CVD process that does not use H 2 as a precursor.
- only silane can be used as the precursor gas during the CVD processes that form passivation sub-layers 204 and 208 .
- a combination of silane and one or more inert gases e.g., Ar
- the thickness of passivation sub-layers 204 and 208 can be between 10 and 50 angstroms.
- passivation sub-layers 206 and 210 are not in direct contact with base layer 202 ; hence, interface defects are less critical for these layers. Therefore, H-rich a-Si:H can be a better material choice for passivation sub-layers 206 and 210 due to its wider bandgap.
- passivation sub-layers 206 and 210 can be formed using a CVD process that use both silane and H 2 as precursor gases. The ratio between the flow rates of silane and H 2 can be between 1 and 100, preferably between 1 and 30. This result in passivation sub-layers 206 and 210 to have higher H content than passivation sub-layers 204 and 208 .
- one or more inert gases can also be vented into the CVD chamber to assist the deposition (mostly for igniting the plasma during a PECVD process).
- the thickness of passivation sub-layers 206 and 210 can be between 20 and 100 angstroms, preferably between 50 and 70 angstroms.
- a cluster CVD tool can be used to provide efficient fabrication.
- a cluster CVD tool can include one or more CVD chambers, which can be coupled with a robotics module operating in a common vacuum to handle wafer transport between these chambers. Within each chamber, a wafer can be held steady (for example, placed on a stable wafer carrier) and heated. When reaction gas encounters the heated surface of the wafer, solid material is deposited from the vapor by a chemical reaction occurring on or in the vicinity of the heated surface.
- deposition conditions e.g., substrate material, substrate temperature, composition of the reaction gas mixture, gas flow rates, etc.
- materials with different properties can be grown.
- plasma from an inert gas can be used to enhance the deposition process.
- Such plasma can be generated using a radio-frequency (RF) source with an injection of an inert gas flow.
- RF radio-frequency
- the wafers are static, i.e., not moving. Wafers are processed in batches in the multiple chambers. Such static processing generally results in better film quality, because the positioning and on-off timing of the reactive gases can be controlled and potentially optimized.
- the placement of gas flows and plasma sources can be designed to improve film uniformity across all wafers held in a stationary wafer carrier.
- the plasma can be ignited after the wafers are stable in their positions, their temperature at the desired setting, and the gas flow rates/processing pressure stabilized to ensure optimal deposition conditions.
- FIG. 3 shows a cluster CVD tool.
- cluster CVD tool 300 can include load/unload lock 302 , robotics system 320 , and CVD process chambers 304 , 306 , 308 , 310 , 312 , 314 , and 316 .
- load/unload lock 302 can function as an airlock and facilitate vacuum pump-down before the wafers are transported into a CVD chamber.
- robotics 320 can transport the wafers to one of the CVD chambers, such as CVD chamber 304 , for film deposition.
- One or more of the CVD chambers can be used to deposit a number of layers.
- a buffer chamber can also be present between a respective CVD chamber and the center robotics system to avoid potential cross-contamination between the deposited layers.
- a buffer chamber can include slit valves to separate the space on both sides of the valve, such that particles on one side are prevented from diffusing to the other side.
- each CVD chamber in cluster CVD tool 300 can accommodate multiple Si wafers, and cluster CVD tool 300 can be configured to have independent control in each chamber to allow for simultaneous deposition in all chambers.
- cluster CVD tool 300 can be configured to have independent control in each chamber to allow for simultaneous deposition in all chambers.
- first subset of the chambers of cluster CVD tool 300 for the deposition of intrinsic a-Si layers and a second subset of chambers for the deposition of doped a-Si layers.
- Si wafers can be loaded into the first subset of chambers for the deposition of the intrinsic a-Si layers (the passivation layers), and then be transported, within cluster CVD tool 300 , to the second subset of chambers for the deposition of a doped a-Si layer (the surface field or emitter layer).
- a relatively large batch e.g., tens
- FIG. 4 shows a linear CVD tool.
- linear CVD tool 400 can include load lock 402 , a number of static CVD chambers (CVD chambers with a static carrier, e.g., chambers 406 and 410 ), a number of buffer chambers (e.g., buffers 404 , 408 , and 412 ), and unload lock 414 .
- the multiple CVD chambers can allow for deposition of multiple layers, and the buffer chambers can eliminate cross-contamination between deposited layers.
- Each CVD chamber may accommodate multiple wafers to allow for batch processing.
- wafers are first placed in load lock 402 for vacuum pump-down and optional pre-heating. Subsequently, the wafers are moved into buffer chamber 404 by, for example, a robotic or conveyor system. Next, the wafers can be sequentially moved into the multiple CVD chambers (e.g., chambers 406 and 410 ) with the buffer chambers (e.g., buffer 408 ) in between for deposition of multiple layers.
- Each CVD chamber can be configured independently (e.g., temperature, pressure, precursors, RF powers, etc.) based on the desired material make-up and/or film quality of the corresponding layer.
- the wafers are held steady and processed in a batch.
- linear CVD tool 400 can produce high-quality films. After the CVD processes, the wafers are then sent into buffer chamber 412 , and unload lock 414 for vacuum release and cooling, before they are taken out of linear CVD tool 400 .
- the cluster CVD tool and the linear CVD tool can allow for parallel processing of a batch of Si wafers, their capacities can be limited by the number of chambers and the size of each chamber. In addition, the entire system is static, meaning that wafers need to wait for the vacuum pumping down, the heating, the stabilization of gas pressure, the ignition of the plasma, etc. The limited chamber capacity and the required wait time can limit the overall throughput of the deposition system.
- large-scale manufacturing facilities of photovoltaic structures often rely on inline CVD tools for high-throughput fabrication.
- the wafers are placed on a carrier that can continuously move through a deposition chamber while radicals are deposited onto the surface of the wafers. When multiple layers are needed, the wafer carrier can also transfer the wafers from one deposition chamber to the next.
- FIG. 5 shows an inline-processing CVD tool.
- inline-processing CVD 500 tool can include load lock chamber 502 , a number of inline CVD chambers (CVD chambers with a moving carrier, e.g., chambers 506 and 510 ), a number of buffer chambers (e.g., buffers 504 , 508 , and 512 ), and unload lock 514 .
- This inline system is different from the static system shown in FIG. 4 in that the CVD chambers here are inline-processing chambers, meaning that the wafer carriers are moving (as indicated by the arrow in the chamber) during the CVD process.
- the gases e.g., precursor gases
- the RF power turns on to ignite the plasma, and the wafer carrier moves through the plasma-filled chamber while the film is deposited.
- Inline-processing CVD tool 500 can achieve higher throughput compared to the static tools, because the wafers processed in the inline tool do not need to stop in the CVD chamber.
- the tradeoff, however, is that the quality of the film produced by the inline CVD tool can be less than that produced by a static CVD tool due to the non-controllable plasma conditions. More specifically, inline CVD may not be able to deposit high-quality intrinsic a-Si film that can meet the passivation requirements of a high-efficiency photovoltaic structure.
- some embodiments of the present invention can provide a CVD system that can combine both a static CVD chamber and an inline CVD chamber. This way, both high film quality (provided by the static CVD process) and high production throughput (provided by the inline CVD process) can be achieved.
- high film quality is usually only required at certain critical layers or interfaces between layers. For example, for heterojunction photovoltaic structures, it can be critical to maintain low D it at the junctions, meaning that the corresponding films (e.g., the passivation sub-layer that is in contact with the base layer) should have superior film quality in terms of uniformity and defect density.
- Other layers e.g., the passivation sub-layer that is not in contact with the base layer and/or the surface field/emitter layer have less stringent quality requirements.
- a novel CVD system can include one or more static-processing CVD chambers combined with one or more inline-processing CVD chambers in a linear fashion.
- the layers with a higher film-quality requirement can be fabricated using the static-processing chamber(s), which can produce better quality films but can take longer time.
- the layers with a lower quality requirement can be fabricated using the inline-processing chamber(s), where the wafers continuously move through such chamber(s) to attain higher production throughput.
- FIG. 6 shows a combined CVD tool, according to one embodiment of the present invention.
- combined CVD tool 600 can include load lock 402 , buffer chamber 604 , static CVD chamber (CVD chamber with a static carrier) 606 , buffer chamber 608 , inline CVD chamber (CVD chamber with a moving carrier) 610 , buffer 612 , inline CVD chamber 614 , buffer 616 , and unload lock 618 .
- the wafers can first enter load lock 602 for vacuum pump-down and optional pre-heating. This process can be a static process. The wafers can then be moved into static CVD chamber 606 via buffer chamber 604 .
- Static CVD chamber 606 can be configured to accommodate a wafer carrier that can hold a large number (e.g., tens or hundreds) of wafers.
- the wafer carrier can be a graphite or carbon fiber composite (CFC) carrier coated with a low-porosity material, such as pyrolytic carbon or silicon carbide.
- the wafer carrier may also include a non-flat surface or a partially carved-out structure at the bottom of the wafer-holding pockets.
- the wafers are held steady to undergo a CVD process that can grow a high-quality film with low D it (e.g, a passivation layer that interfaces with the Si base layer).
- the wafers can be moved into buffer chamber 608 . Note that at this point another batch of wafers can be moved into static CVD chamber 606 for processing, so that a pipelined operation can be achieved.
- the wafers can be placed onto a moving carrier (e.g., a wafer carrier on a conveyor) and moved from buffer chamber 608 into inline CVD chamber 610 , which can already have the precursor influx turned on and the pressure inside the chamber maintained to a constant value.
- a moving carrier e.g., a wafer carrier on a conveyor
- inline CVD chamber 610 RF power will be turned on to ignite the plasma.
- the wafers can continue their movement, without stopping, through inline CVD chamber 610 during this stage of the CVD process, which can deposit a film layer (e.g., a passivation layer that does not directly interface with the Si base layer) onto a large number of Si wafers in a short time period.
- the moving speed of the wafer carrier can be configured according to the desired layer thickness.
- the wafers After being processed inside inline CVD chamber 610 , the wafers can continue their movement into the next inline CVD chamber 614 via buffer 612 for additional inline CVD processing.
- the continuous movement of the wafer carrier can bring the wafers to buffer 616 and eventually unload lock 618 , before they are taken out of combined CVD tool 600 .
- the wafer carrier may move with different speeds in different inline chambers.
- wafers can stay inside static CVD chamber 606 for the longest amount of time in order to obtain a high-quality film; hence, this can be the “bottleneck” for the entire tool and can determine the overall system throughput.
- this combined CVD tool can offer the best of both worlds. That is, static CVD processing is only used for layers that require high film quality, whereas inline CVD processing can be used for other layers. As a result, the overall system throughput can be significantly improved without sacrificing film quality for the critical layers.
- this combined CVD tool can be used not only to deposit layers with different quality requirements, but also to deposit a single layer with varying quality requirements by depositing different portions of the same layer in different chambers (i.e., the static-processing CVD chamber and the inline-processing CVD chamber).
- photovoltaic structures often include one or more passivation layers, and a passivation layer usually is required to have a high-quality surface near the interface with the underlying material, such as a crystalline base layer.
- the present combined CVD tool can be used to deposit the high-quality portion of this passivation layer in its static-processing chamber, and then deposit the rest of the passivation layer in its inline-processing chamber.
- this configuration can effectively shorten the amount of time required to deposit the passivation layer (because the length of time the wafer spends in the static-processing CVD chamber is shortened), and overall production throughput can be increased.
- this configuration can provide better passivation (because a low D A can be achieved by the static-processing CVD chamber), and the efficiency of the produced photovoltaic structures can be enhanced.
- FIG. 6 only shows one static-processing CVD chamber followed by two inline-processing CVD chambers.
- any number of static-processing CVD chambers and inline-processing CVD chambers can be combined, in any order, into a single tool to meet the requirement of different layers based on a given device design.
- a number of static-processing CVD chambers may be configured in a cluster manner, and this cluster can be part of a larger, combined CVD tool that can include other inline-processing CVD chambers.
- the Si wafers remain in a common vacuum space that includes both the static-processing CVD chambers and the inline-processing CVD chambers. Because the vacuum remains unbroken in all processing chambers, wafers no longer need to wait for the pumping down of the processing chambers. This can provide higher throughput compared to a fabrication process that uses individual, segregated CVD systems for the depositions of the different layers
- FIG. 7 shows a combined CVD tool, according to one embodiment of the present invention.
- combined CVD tool 700 includes a cluster portion and an inline portion.
- the cluster portion can include load lock 702 , static CVD chambers 704 , 706 , and 708 configured in a cluster fashion, and robotics system 710 .
- the cluster portion can be coupled (while maintaining the same vacuum seal) to the inline portion, which can include buffer chamber 712 , inline CVD chamber 714 , buffer chamber 716 , and unload lock 718 .
- the three static chambers 704 , 706 , and 708 can be used to fabricate multiple high-quality layers sequentially, or used in parallel to fabricate the same layer for three batches of wafers for improved throughput.
- static CVD chambers can be used to alleviate the delay.
- static CVD chambers can be connected in a cluster manner and operate in parallel on multiple wafer batches to match the throughput of the rest of the tool.
- static chambers 704 , 706 , and 708 can process three wafer batches at the same time, while the inline portion of the tool (namely inline CVD chamber 714 ) can process wafer batches at a higher speed.
- the wafers can move continuously without stopping through the inline portion of the system (i.e., buffer 712 , inline CVD chamber 714 , buffer 716 , and unload lock 718 ) for high-throughput production.
- a photovoltaic structure can have a double tunneling junction structure, and can include a lightly doped (with n- or p-type dopants) crystalline silicon (c-Si) base layer.
- the c-Si base layer there can be a thin dielectric (e.g., silicon oxide) layer functioning as a tunneling layer, and a first (high-quality) intrinsic a-Si layer and a second (regular quality) intrinsic a-Si layer combined to function as a passivation layer.
- the first (high-quality) intrinsic a-Si layer can be grown in a static-processing chamber and the second (regular quality) intrinsic a-Si layer can be grown in an inline-processing chamber.
- the first and second a-intrinsic silicon layers may be grown using the same or different reactive gases, and may be viewed as a high-quality portion and regular-quality portion of a single layer, or viewed as two different layers. Adjacent to the passivation layers are more heavily doped n- and p-type layers as the emitter and surface field layers (which one functions as the emitter layer typically depends on the doping type of the base layer).
- FIG. 8 shows an exemplary fabrication process of a photovoltaic structure using a CVD tool that includes both static and inline chambers, according to one embodiment of the present invention. The following process is described in conjunction with FIG. 6 .
- substrate 800 can be prepared.
- substrate 800 can include a solar grade Si (SG-Si) wafer, which can be epitaxially grown or prepared using a Czochralski (CZ) or Float Zone (FZ) method.
- the thickness of substrate 800 can be between 80 and 300 microns, preferably between 110 and 180 microns.
- the resistivity of the SG-Si wafer can range from 0.5 ohm-cm to 10 ohm-cm.
- Substrate 800 can be intrinsic or lightly doped with n- or p-type dopants.
- substrate 800 can be doped with n-type dopants and can have a doping concentration ranging from 1 ⁇ 10 10 /cm 3 to 1 ⁇ 10 16 /cm 3 .
- substrate 800 can have a graded doping profile.
- the preparation operation can include typical saw damage etching that removes approximately 10 ⁇ m of silicon and, optionally, surface texturing.
- the surface texture can have various patterns, including but not limited to: hexagonal-pyramid, inverted pyramid, cylinder, cone, ring, and other irregular shapes. In one embodiment, the surface-texturing operation can result in a random pyramid textured surface. Afterwards, substrate 800 can go through extensive surface cleaning.
- a thin dielectric layer can be formed on both the front and back surfaces of Si substrate 800 to form front and back quantum tunneling barrier (QTB) layers 802 and 804 , respectively.
- the dielectric layers can include an oxide layer, e.g, silicon oxide (SiO x ).
- oxide layer e.g, silicon oxide (SiO x ).
- Various oxidation techniques can be used to form the oxide layer, including, but not limited to: wet oxidation, dry oxidation at relatively high temperatures (around or below 400° C.) (also known as thermal oxidation), low-pressure radical oxidation, atomic layer deposition (ALD), plasma-enhanced chemical-vapor deposition (PECVD), etc.
- the oxide layers can also include native oxide.
- the thickness of dielectric layers 802 and 804 can be between 5 and 50 angstroms, preferably between 5 and 20 angstroms, and more preferably between 5 and 15 angstroms. This operation is optional, because the subsequently formed passivation layers can also function as a quantum tunneling barrier.
- the wafer (which has dielectric layers 802 and 804 ) can be placed in load lock 602 in combined CVD tool 600 illustrated in FIG. 6 .
- the wafer is then transported by a carrier to buffer chamber 604 , where the wafer can pre-heated to a desired temperature.
- the wafer can be transported into static-processing CVD chamber 606 to form the first passivation layer 806 .
- silane (SiH 4 ) gas (and optionally H 2 gas) can be used as a precursor, and first passivation layer 806 can include intrinsic a-Si:H.
- the a-Si:H in the first passivation layer 806 can have a relatively low H content. Therefore, it can be preferable not to inject H 2 gas into the reaction chamber during operation 8 C.
- the wafer can be held steady in a wafer carrier, and can remain stable during the entire CVD process. More specifically, the plasma can be turned on after the flow of the gas(es) and the chamber pressure stabilize. As a result, a high-quality, uniform intrinsic a-Si (or a-Si:H) film can be formed on dielectric layer 802 .
- the thickness of the first passivation layer 806 can be between 10 and 50 angstroms, preferably between 20 and 40 angstroms, and more preferably between 25 and 35 angstroms, or approximately 30 angstroms.
- first passivation layer 806 is formed by the static CVD process
- the wafer can be sent into inline-processing CVD chamber 610 via buffer chamber 608 .
- a second passivation layer 808 can be formed on first passivation layer 806 .
- a combination of silane and H 2 gases can be used as precursors, and second passivation layer 808 can include intrinsic a-Si:H.
- the ratio between the flow rates of silane and H 2 can be between 1 and 100, preferably between 1 and 30.
- second passivation layer 808 can have higher H content than first passivation layer 806 . Because second passivation layer 808 is not in contact with dielectric layer 802 or substrate layer 800 , the quality requirement for this second passivation layer can be less stringent. Therefore, the deposition of second passivation layer 808 can occur in an inline-processing CVD chamber where the wafer continuously moves through inline CVD chamber 610 during the CVD process.
- the thickness of second passivation layer 808 can be between 20 and 100 angstroms, preferably between 40 and 80 angstroms, more preferably between 50 and 70 angstroms.
- the wider bandgap of second passivation layer 808 can provide better matching to the subsequently grown heavily doped a-Si layers (described below), resulting in a higher open-circuit voltage (Voc) for the photovoltaic structure. Meanwhile, the presence of the high-quality first passivation layer 806 can ensure low defect density at the junction interface, which can be critical to good passivation.
- the combination of high-quality first passivation layer 806 , grown in static-processing CVD chamber 606 , and second passivation layer 808 , grown in inline-processing CVD chamber 610 can achieve high production throughput while maintaining high-quality passivation and device performance.
- the wafer can be sent into inline-processing CVD chamber 614 , for growing a heavily doped a-Si layer 810 , which can be n- or p-type doped, and can function as a surface field layer or an emitter layer.
- heavily doped a-Si layer 810 can be n-type doped, and during operation 8 E, silane, H 2 , and phosphine (PH 3 ) can be used as precursors for the CVD process.
- heavily doped a-Si layer 810 can be p-type doped, and during operation 8 E, silane, H 2 , and diborane (B 2 H 6 ) can be used as precursors for the CVD process.
- the thickness of heavily doped a-Si layer 810 can be between 2 and 50 nm, preferably between 4 and 8 nm.
- the doping concentration of heavily doped a-Si layer 810 can range from 1 ⁇ 10 15 /cm 3 to 5 ⁇ 10 20 /cm 3 .
- heavily doped a-Si layer 810 can have a graded doping profile.
- the region adjacent to second passivation layer 808 can have a lower doping concentration, and the region away from second passivation layer 808 can have a higher doping concentration.
- Heavily doped a-Si layer 810 can be processed in an inline CVD chamber because the film quality is less critical for heavily doped layers.
- the wafer can then be taken out of the CVD tool.
- the wafer can go through a wet process (e.g., being submerged in a diluted HF solution) to remove dielectric layer 804 , because this layer has been contaminated by the previous CVD processes.
- a wet process e.g., being submerged in a diluted HF solution
- another fresh dielectric layer can be re-deposited.
- the wafer can be placed in a separate, similar CVD tool for fabricating a similar structure on the opposite side of base layer 800 . As shown in operation 8 F in FIG.
- first passivation layer 812 is grown on the opposite side of base layer 800 .
- a-Si layer 816 which can be p- or n-type doped, and can function as an emitter layer or a surface field layer
- first passivation layer 812 can be grown in a static-processing CVD chamber using a process similar to operation 8 C, in which silane gas or a combination of silane and H 2 gases can be used as precursors.
- Second passivation layer 814 can be grown in an inline-processing CVD chamber using a process similar to operation 8 D, in which silane gas or a combination of silane and H 2 gases can be used as precursors.
- Heavily doped a-Si layer 816 can be grown in an inline-processing CVD chamber using a process similar to operation 8 E.
- transparent conductive oxide (TCO) layers 818 and 820 are formed on heavily doped a-Si layers 810 and 816 , respectively.
- TCO layers 818 and 820 can be formed using a physical vapor deposition (PVD) process, such as sputtering or evaporation.
- PVD physical vapor deposition
- Materials used to form TCO layers 818 and 820 can include, but are not limited to: tungsten doped indium oxide (IWO), indium-tin-oxide (ITO), GaInO (GIO), GaInSnO (GITO), ZnInO (ZIO), ZnInSnO (ZITO), tin-oxide (SnO x ), aluminum doped zinc-oxide (ZnO:Al or AZO), gallium doped zinc-oxide (ZnO:Ga), and their combinations.
- metallic grids 822 and 824 can then be formed on TCO layers 818 and 820 , respectively.
- metallic grids 822 and 824 can include a Cu grid formed using various metallization techniques, including, but not limited to: electroless plating, electroplating, sputtering, and evaporation.
- the Cu grid can include a Cu seed layer or a metallic adhesive layer that comprises Ti or Ta, and a electroplated bulk Cu layer.
- the seed layer and/or the metallic adhesive layer can be deposited onto the corresponding TCO layer using a physical vapor deposition (PVD) technique, such as sputtering and evaporation.
- PVD physical vapor deposition
- the electroplated bulk Cu layer can be at least tens of microns thick (e.g., greater than 30 microns) to ensure low series resistivity.
- the photovoltaic structure can also be fabricated using a combined CVD tool as the one illustrated in FIG. 7 .
- the high-quality first passivation layers (layers 802 and 812 ) can be fabricated in the cluster portion (static-processing CVD chambers 704 - 708 ) of combined CVD tool 700 .
- multiple batches of wafers can undergo this batch-processing CVD process in parallel, while the rest of the CVD tool operates in an inline fashion (e.g., having wafer carriers continuously moving through various inline chambers).
- FIG. 9 shows an exemplary photovoltaic structure fabrication system, according to an embodiment of the present invention.
- fabrication system 900 can include wet station 902 , combined CVD tools 904 and 908 , PVD tools 906 and 910 , and metallization station 912 .
- lightly doped Si wafers can go through wet station 902 for surface treatment (including cleaning, texturing, and wet oxidation).
- Si wafers emerging from wet station 902 can have a thin oxide layer on both sides.
- the Si wafers can then be sent to combined CVD tool 904 , which can include a static CVD chamber and multiple inline CVD chambers.
- the Si wafers are first sent to the static chamber of combined CVD tool 904 to grow a high-quality passivation film, and then sent to inline chambers to sequentially grow another passivation film of regular quality and a heavily doped a-Si layer.
- the high-quality passivation film can include intrinsic a-Si:H with low H content, and the passivation film of regular quality can include a-Si:H with high H content.
- the static chamber may only use silane as precursor, whereas the inline chamber may use both saline and H 2 as precursors.
- diborane B 2 H 6
- Si wafers emerging from combined CVD tool 904 can have p-side passivation layers and the p-type emitter.
- PVD tool 906 can be used to deposit the p-side TCO layer and/or metallic layers.
- the p-side TCO layer can include TCO materials with a relatively high work function (e.g., between 5 and 6 eV).
- Si wafers emerging from PVD tool 906 can have the complete p-side layer stack.
- the Si wafers can be sent to combined CVD tool 908 for growing the n-side passivation layers and the n-type doped surface field layer.
- Combined CVD tool 908 can be similar to combined CVD 904
- n-side passivation layers can be similar to p-side passivation layers.
- phosphine (PH 3 ) can be introduced to the last inline chamber of combined CVD tool 908 as an n-type dopant.
- PVD tool 910 can be used for the deposition of the n-side TCO layer and/or metallic layers. Si wafers emerging from PVD tool 910 can have the complete p-side layer stack and n-side layer stack.
- Metallization station 912 can be used for forming the metallic grids.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Mechanical Engineering (AREA)
- Organic Chemistry (AREA)
- Metallurgy (AREA)
- Materials Engineering (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Life Sciences & Earth Sciences (AREA)
- Sustainable Development (AREA)
- Sustainable Energy (AREA)
- Photovoltaic Devices (AREA)
- Chemical Vapour Deposition (AREA)
Abstract
One embodiment of the present invention can provide a system for fabricating a photovoltaic structure. The system can include a combined chemical vapor deposition tool that can include a static deposition module and an inline deposition module. The static deposition module can be configured to deposit a first passivation layer on a first side of a crystalline Si base layer of the photovoltaic structure. The inline deposition module is configured to deposit a second passivation layer on the first passivation layer, and the inline deposition module is coupled to the static deposition module in a way that the photovoltaic structure can be transferred from the static deposition module to the inline deposition module without leaving a common vacuum space.
Description
- This application claims the benefit of U.S. Provisional Application No. 62/172,229 (Attorney Docket No. P166-1PUS), entitled “Chemical Vapor Deposition Tool and Process,” by inventors Yongkee Chae and Jianming Fu, filed Jun. 7, 2015.
- This is generally related to semiconductor device fabrication. More specifically, this is related to a chemical vapor deposition tool and process with improved throughput.
- “Solar cell” or “cell” is a photovoltaic structure capable of converting light into electricity. A cell may have any size and any shape, and may be created from a variety of materials. For example, a solar cell may be a photovoltaic structure fabricated on a silicon wafer or one or more thin films on a substrate material (e.g., glass, plastic, or any other material capable of supporting the photovoltaic structure), or a combination thereof.
- A “photovoltaic structure” can refer to a solar cell, a segment, or a solar cell strip. A photovoltaic structure is not limited to a device fabricated by a particular method. For example, a photovoltaic structure can be a crystalline silicon-based solar cell, a thin film solar cell, an amorphous silicon-based solar cell, a poly-crystalline silicon-based solar cell, or a strip thereof.
- Large-scale production of high-efficiency solar cells plays an important role in ensuring the success of solar power over conventional energy sources that are based on fossil fuels. However, most of the current processes for manufacturing high-efficiency solar cells are not optimized for mass production. For example, many laboratory-made solar cells demonstrate superior performance, but the fabrication process for those solar cells cannot be applied in a mass production environment.
- It has been shown that good passivation can be the key to ensuring high efficiency in solar cells. However, achieving good passivation under mass production conditions can be challenging. Conventional fabrication systems often have to sacrifice system throughput in order to meet the passivation requirement.
- One embodiment of the present invention can provide a system for fabricating a photovoltaic structure. The system can include a combined chemical vapor deposition tool that can include a static deposition module and an inline deposition module. The static deposition module can be configured to deposit a first passivation layer on a first side of a crystalline Si base layer of the photovoltaic structure. The inline deposition module is configured to deposit a second passivation layer on the first passivation layer, and the inline deposition module is coupled to the static deposition module in a way that the photovoltaic structure can be transferred from the static deposition module to the inline deposition module without leaving a common vacuum space.
- In a variation of this embodiment, the static deposition module can include multiple reaction chambers forming a cluster to allow parallel processing of multiple photovoltaic structures.
- In a variation of this embodiment, the system can further include a second inline deposition module configured to deposit a heavily doped amorphous Si layer on the second passivation layer.
- In a variation of this embodiment, the static deposition module comprises a static wafer carrier configured to remain stationary when the first passivation layer is deposited.
- In a further variation, the first passivation layer can include hydrogenated amorphous Si having low hydrogen content, and the static deposition module can be configured to use silane gas as a precursor.
- In a variation of this embodiment, the inline deposition module can include comprises a wafer carrier configured to continuously move in a predetermine direction when the second passivation layer is deposited.
- In a further variation, the second passivation layer can include hydrogenated amorphous Si having high hydrogen content, and the inline deposition module can be configured to use silane gas and hydrogen gas as precursors.
- In a variation of this embodiment, the system can further include a buffer module positioned between the static deposition module and the inline deposition module.
- In a variation of this embodiment, the system can further include a wet station configured to form a wet oxide layer on both surfaces of the Si base layer.
- In a variation of this embodiment, the system can further include a physical vapor deposition module configured to deposit a transparent conductive oxide layer on the heavily doped amorphous Si layer.
- In a further variation, the physical vapor deposition module can be further configured to deposit a metallic layer on the transparent conductive oxide layer, and the metallic layer can function as an adhesive layer between the transparent conductive oxide layer and a subsequently electroplated Cu grid.
- In a variation of this embodiment, the static deposition module can be configured to start deposition after temperature and pressure conditions are stabilized, thereby facilitating formation of a high quality film layer.
- In a variation of this embodiment, the inline deposition module can be configured to have a continuous flow of reaction gases, thereby facilitating high throughput of processed photovoltaic structures.
-
FIG. 1 shows an exemplary photovoltaic structure. -
FIG. 2 shows an exemplary photovoltaic structure, according to an embodiment of the present invention. -
FIG. 3 shows a cluster CVD tool. -
FIG. 4 shows a linear CVD tool. -
FIG. 5 shows an inline-processing CVD tool. -
FIG. 6 shows a combined CVD tool, according to one embodiment of the present invention. -
FIG. 7 shows a combined CVD tool, according to one embodiment of the present invention. -
FIG. 8 shows an exemplary fabrication process of a photovoltaic structure, according to one embodiment of the present invention. -
FIG. 9 shows an exemplary photovoltaic structure fabrication system, according to an embodiment of the present invention. - In the figures, like reference numerals refer to the same figure elements.
- The following description is presented to enable any person skilled in the art to make and use the embodiments, and is provided in the context of a particular application and its requirements. Various modifications to the disclosed embodiments will be readily apparent to those skilled in the art, and the general principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the present disclosure. Thus, the present invention is not limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed herein.
- Embodiments of the present invention can provide a system and method for fabricating high-efficiency photovoltaic structures with high throughput. To ensure good passivation at the surface of the crystalline Si substrate, a thin layer of intrinsic hydrogenated amorphous Si (a-Si:H) having a low hydrogen (H) concentration is deposited onto the Si substrate followed by the deposition of a thin layer of intrinsic a-Si:H having a high H concentration. The initial low-H a-Si:H layer can ensure a lower surface defect density, and the high H concentration of the subsequent a-Si layer can provide a layer with a wide bandgap, which can be the key to good surface passivation.
- Chemical vapor deposition (CVD) tools can often be used to deposit the passivation layers as well as heavily doped emitter and/or surface field layers. Some embodiments of the present invention can provide a novel CVD tool that is capable of meeting both the passivation and throughput requirements. More specifically, the CVD tool can include at least a static chamber and an inline chamber. The initial a-Si passivation layer is deposited inside the static chamber to ensure a low-defect interface. The subsequent a-Si:H passivation layer is deposited inside the inline chamber to ensure high throughput. The Si substrates can be transported from the static chamber to the inline chamber without leaving a common vacuum space.
-
FIG. 1 shows an exemplary photovoltaic structure. InFIG. 1 ,photovoltaic structure 100 can includesubstrate 102,passivation layers field layer 108,emitter layer 110, andelectrode grids FIG. 1 ,substrate 102 can include a lightly doped or substantially intrinsic crystalline Si (c-Si) layer; passivation layers 104 and 106 can include wide bandgap materials (e.g., a-Si:H or SiNx:H); surface-field layer 108 can include a heavily doped amorphous Si (a-Si) layer; andemitter layer 110 can include a heavily doped a-Si layer. - Also in
FIG. 1 , surface-field layer 108 can face the majority of incident light (as indicated by arrows), and hence can also be called the front surface-field (FSF) layer.Substrate 102 can either be doped with n-type dopants (e.g., phosphorus) or p-type dopants (e.g., boron). The doping types ofFSF layer 108 andemitter layer 110 can be determined by the doping type ofsubstrate 102. For an n-type doped substrate,FSF layer 108 can be doped with n-type dopants to act as an electron collector; andemitter layer 110 can be doped with p-type dopants to act as a hole collector. - As one can see from
FIG. 1 ,photovoltaic structure 100 can include two junctions, a junction formed betweenFSF layer 108 andsubstrate 102 and a junction formed betweenemitter layer 110 andsubstrate 102. In order forphotovoltaic structure 100 to have high efficiency, one must ensure that good passivation on both sides ofsubstrate 102 can be achieved. Due to its wide bandgap and the ability to reduce the carrier recombination velocity, hydrogenated a-Si (a-Si:H) has been used for passivation purposes. The intrinsic a-Si:H typically can be deposited using a chemical vapor deposition (CVD) technique, such as a plasma-enhanced CVD (PECVD) technique. - A typical CVD process that deposits a-Si:H can use silane (SiH4) and H2 as precursors. A high flow rate of H2 can increase the atomic H concentration in the formed a-Si:H, resulting in a wider bandgap of the deposited a-Si:H. The wider bandgap is a desirable quality for passivation purposes. However, experiments have shown that introducing additional H2 flow during the CVD of the a-Si:H can cause the a-Si:H—Si interface to have a high interface defect density (Dit). This high Dit can lead to increased carrier recombination at the Si surface, and hence can reduce the energy-conversion efficiency.
- To simultaneously obtain an interface with a low Dit and to achieve the wide bandgap passivation, in some embodiments, the intrinsic a-Si:H passivation layer can include a bi-layer structure.
FIG. 2 shows an exemplary photovoltaic structure, according to an embodiment of the present invention. InFIG. 2 ,photovoltaic structure 200 can includesubstrate 202,front passivation sub-layers passivation sub-layers field layer 212,emitter layer 214, andelectrode grids - Various layers of
photovoltaic structures 200 can be similar to the corresponding layers ofphotovoltaic structure 100 shown inFIG. 1 . For example,substrate 202 can be similar tosubstrate 102,surface field layer 212 can be similar tosurface field layer 108,emitter layer 214 can be similar toemitter layer 110, andelectrode grids electrode grids -
Passivation sub-layers base layer 202. As discussed previously, H-rich a-Si:H can cause increased Dit. Hence, it can be desirable for passivation sub-layers 204 and 208 to be low in H content. In some embodiments,passivation sub-layers passivation sub-layers passivation sub-layers passivation sub-layers - On the other hand,
passivation sub-layers base layer 202; hence, interface defects are less critical for these layers. Therefore, H-rich a-Si:H can be a better material choice for passivation sub-layers 206 and 210 due to its wider bandgap. In some embodiments,passivation sub-layers passivation sub-layers passivation sub-layers passivation sub-layers - Other than the passivation layers, fabrications of other layers within
photovoltaic structures emitter layers - When wafers undergo a CVD process in a cluster CVD tool, the wafers are static, i.e., not moving. Wafers are processed in batches in the multiple chambers. Such static processing generally results in better film quality, because the positioning and on-off timing of the reactive gases can be controlled and potentially optimized. For example, the placement of gas flows and plasma sources can be designed to improve film uniformity across all wafers held in a stationary wafer carrier. Furthermore, the plasma can be ignited after the wafers are stable in their positions, their temperature at the desired setting, and the gas flow rates/processing pressure stabilized to ensure optimal deposition conditions.
-
FIG. 3 shows a cluster CVD tool. InFIG. 3 ,cluster CVD tool 300 can include load/unload lock 302,robotics system 320, andCVD process chambers robotics 320 can transport the wafers to one of the CVD chambers, such asCVD chamber 304, for film deposition. One or more of the CVD chambers can be used to deposit a number of layers. A buffer chamber can also be present between a respective CVD chamber and the center robotics system to avoid potential cross-contamination between the deposited layers. A buffer chamber can include slit valves to separate the space on both sides of the valve, such that particles on one side are prevented from diffusing to the other side. - In a large-scale production scenario, each CVD chamber in
cluster CVD tool 300 can accommodate multiple Si wafers, andcluster CVD tool 300 can be configured to have independent control in each chamber to allow for simultaneous deposition in all chambers. For example, it can be possible to configure first subset of the chambers ofcluster CVD tool 300 for the deposition of intrinsic a-Si layers and a second subset of chambers for the deposition of doped a-Si layers. Si wafers can be loaded into the first subset of chambers for the deposition of the intrinsic a-Si layers (the passivation layers), and then be transported, withincluster CVD tool 300, to the second subset of chambers for the deposition of a doped a-Si layer (the surface field or emitter layer). This way, a relatively large batch (e.g., tens) of Si wafers can be simultaneously processed. - In addition to arranging the multiple CVD chambers in a cluster formation, it can also be possible to arrange the multiple CVD chambers in a linear formation.
FIG. 4 shows a linear CVD tool. InFIG. 4 ,linear CVD tool 400 can includeload lock 402, a number of static CVD chambers (CVD chambers with a static carrier, e.g.,chambers 406 and 410), a number of buffer chambers (e.g., buffers 404, 408, and 412), and unloadlock 414. The multiple CVD chambers can allow for deposition of multiple layers, and the buffer chambers can eliminate cross-contamination between deposited layers. Each CVD chamber may accommodate multiple wafers to allow for batch processing. - During operation, wafers are first placed in
load lock 402 for vacuum pump-down and optional pre-heating. Subsequently, the wafers are moved intobuffer chamber 404 by, for example, a robotic or conveyor system. Next, the wafers can be sequentially moved into the multiple CVD chambers (e.g.,chambers 406 and 410) with the buffer chambers (e.g., buffer 408) in between for deposition of multiple layers. Each CVD chamber can be configured independently (e.g., temperature, pressure, precursors, RF powers, etc.) based on the desired material make-up and/or film quality of the corresponding layer. During deposition, the wafers are held steady and processed in a batch. Because the CVD environment is static (i.e., the wafers are not moving),linear CVD tool 400 can produce high-quality films. After the CVD processes, the wafers are then sent intobuffer chamber 412, and unloadlock 414 for vacuum release and cooling, before they are taken out oflinear CVD tool 400. - Although the cluster CVD tool and the linear CVD tool can allow for parallel processing of a batch of Si wafers, their capacities can be limited by the number of chambers and the size of each chamber. In addition, the entire system is static, meaning that wafers need to wait for the vacuum pumping down, the heating, the stabilization of gas pressure, the ignition of the plasma, etc. The limited chamber capacity and the required wait time can limit the overall throughput of the deposition system. In practice, large-scale manufacturing facilities of photovoltaic structures often rely on inline CVD tools for high-throughput fabrication. In an inline CVD tool, the wafers are placed on a carrier that can continuously move through a deposition chamber while radicals are deposited onto the surface of the wafers. When multiple layers are needed, the wafer carrier can also transfer the wafers from one deposition chamber to the next.
-
FIG. 5 shows an inline-processing CVD tool. InFIG. 5 , inline-processing CVD 500 tool can includeload lock chamber 502, a number of inline CVD chambers (CVD chambers with a moving carrier, e.g.,chambers 506 and 510), a number of buffer chambers (e.g., buffers 504, 508, and 512), and unloadlock 514. This inline system is different from the static system shown inFIG. 4 in that the CVD chambers here are inline-processing chambers, meaning that the wafer carriers are moving (as indicated by the arrow in the chamber) during the CVD process. In the inline-processing chamber, the gases (e.g., precursor gases) flow continuously and the process pressure is constantly maintained. There is no need for the wafers to wait for stabilization of the gas flow rate and process pressure. Once the wafers enter an inline-processing CVD chamber, the RF power turns on to ignite the plasma, and the wafer carrier moves through the plasma-filled chamber while the film is deposited. Inline-processing CVD tool 500 can achieve higher throughput compared to the static tools, because the wafers processed in the inline tool do not need to stop in the CVD chamber. The tradeoff, however, is that the quality of the film produced by the inline CVD tool can be less than that produced by a static CVD tool due to the non-controllable plasma conditions. More specifically, inline CVD may not be able to deposit high-quality intrinsic a-Si film that can meet the passivation requirements of a high-efficiency photovoltaic structure. - To meet the passivation requirements while maintaining high fabrication throughput, some embodiments of the present invention can provide a CVD system that can combine both a static CVD chamber and an inline CVD chamber. This way, both high film quality (provided by the static CVD process) and high production throughput (provided by the inline CVD process) can be achieved. During fabrication of many types of semiconductor devices, such as photovoltaic structures, high film quality is usually only required at certain critical layers or interfaces between layers. For example, for heterojunction photovoltaic structures, it can be critical to maintain low Dit at the junctions, meaning that the corresponding films (e.g., the passivation sub-layer that is in contact with the base layer) should have superior film quality in terms of uniformity and defect density. Other layers (e.g., the passivation sub-layer that is not in contact with the base layer and/or the surface field/emitter layer) have less stringent quality requirements.
- In some embodiments, a novel CVD system can include one or more static-processing CVD chambers combined with one or more inline-processing CVD chambers in a linear fashion. The layers with a higher film-quality requirement can be fabricated using the static-processing chamber(s), which can produce better quality films but can take longer time. The layers with a lower quality requirement can be fabricated using the inline-processing chamber(s), where the wafers continuously move through such chamber(s) to attain higher production throughput.
-
FIG. 6 shows a combined CVD tool, according to one embodiment of the present invention. InFIG. 6 , combinedCVD tool 600 can includeload lock 402,buffer chamber 604, static CVD chamber (CVD chamber with a static carrier) 606,buffer chamber 608, inline CVD chamber (CVD chamber with a moving carrier) 610,buffer 612,inline CVD chamber 614,buffer 616, and unloadlock 618. During operation, the wafers can first enterload lock 602 for vacuum pump-down and optional pre-heating. This process can be a static process. The wafers can then be moved intostatic CVD chamber 606 viabuffer chamber 604.Static CVD chamber 606 can be configured to accommodate a wafer carrier that can hold a large number (e.g., tens or hundreds) of wafers. To reduce contamination, the wafer carrier can be a graphite or carbon fiber composite (CFC) carrier coated with a low-porosity material, such as pyrolytic carbon or silicon carbide. The wafer carrier may also include a non-flat surface or a partially carved-out structure at the bottom of the wafer-holding pockets. Instatic CVD chamber 606, the wafers are held steady to undergo a CVD process that can grow a high-quality film with low Dit (e.g, a passivation layer that interfaces with the Si base layer). - After this static CVD process, the wafers can be moved into
buffer chamber 608. Note that at this point another batch of wafers can be moved intostatic CVD chamber 606 for processing, so that a pipelined operation can be achieved. - Next, the wafers can be placed onto a moving carrier (e.g., a wafer carrier on a conveyor) and moved from
buffer chamber 608 intoinline CVD chamber 610, which can already have the precursor influx turned on and the pressure inside the chamber maintained to a constant value. Once the wafers enterinline CVD chamber 610, RF power will be turned on to ignite the plasma. The wafers can continue their movement, without stopping, throughinline CVD chamber 610 during this stage of the CVD process, which can deposit a film layer (e.g., a passivation layer that does not directly interface with the Si base layer) onto a large number of Si wafers in a short time period. The moving speed of the wafer carrier can be configured according to the desired layer thickness. After being processed insideinline CVD chamber 610, the wafers can continue their movement into the nextinline CVD chamber 614 viabuffer 612 for additional inline CVD processing. The continuous movement of the wafer carrier can bring the wafers to buffer 616 and eventually unloadlock 618, before they are taken out of combinedCVD tool 600. For high throughput, it can be desirable to have the wafer carrier moving at a steady speed, meaning that the settings (e.g., gas flow rate, RF power, etc.) of the multiple inline chambers should be adjusted based on a common moving speed. In certain scenarios (e.g., when there is a drastic difference in film thickness), the wafer carrier may move with different speeds in different inline chambers. However, this can introduce delay between processing, and thus may reduce fabrication throughput. Note that, in general, wafers can stay insidestatic CVD chamber 606 for the longest amount of time in order to obtain a high-quality film; hence, this can be the “bottleneck” for the entire tool and can determine the overall system throughput. - Compared to conventional static CVD tools (e.g., a cluster CVD tool or a liner CVD too) and inline CVD tools, which only include either static-processing chambers or inline-processing chambers, but not both, this combined CVD tool can offer the best of both worlds. That is, static CVD processing is only used for layers that require high film quality, whereas inline CVD processing can be used for other layers. As a result, the overall system throughput can be significantly improved without sacrificing film quality for the critical layers. Furthermore, this combined CVD tool can be used not only to deposit layers with different quality requirements, but also to deposit a single layer with varying quality requirements by depositing different portions of the same layer in different chambers (i.e., the static-processing CVD chamber and the inline-processing CVD chamber). For example, photovoltaic structures often include one or more passivation layers, and a passivation layer usually is required to have a high-quality surface near the interface with the underlying material, such as a crystalline base layer. The present combined CVD tool can be used to deposit the high-quality portion of this passivation layer in its static-processing chamber, and then deposit the rest of the passivation layer in its inline-processing chamber. Compared with a system that deposits the entire passivation layer using a static CVD tool, this configuration can effectively shorten the amount of time required to deposit the passivation layer (because the length of time the wafer spends in the static-processing CVD chamber is shortened), and overall production throughput can be increased. Compared with a system that deposits the entire passivation layer using an inline CVD tool, this configuration can provide better passivation (because a low DA can be achieved by the static-processing CVD chamber), and the efficiency of the produced photovoltaic structures can be enhanced.
- Note that the system illustrated in
FIG. 6 only shows one static-processing CVD chamber followed by two inline-processing CVD chambers. In general, any number of static-processing CVD chambers and inline-processing CVD chambers can be combined, in any order, into a single tool to meet the requirement of different layers based on a given device design. In addition, a number of static-processing CVD chambers may be configured in a cluster manner, and this cluster can be part of a larger, combined CVD tool that can include other inline-processing CVD chambers. During the entire CVD process, including depositions of the different passivation layers and any additional layers, the Si wafers remain in a common vacuum space that includes both the static-processing CVD chambers and the inline-processing CVD chambers. Because the vacuum remains unbroken in all processing chambers, wafers no longer need to wait for the pumping down of the processing chambers. This can provide higher throughput compared to a fabrication process that uses individual, segregated CVD systems for the depositions of the different layers -
FIG. 7 shows a combined CVD tool, according to one embodiment of the present invention. InFIG. 7 , combinedCVD tool 700 includes a cluster portion and an inline portion. The cluster portion can includeload lock 702,static CVD chambers robotics system 710. The cluster portion can be coupled (while maintaining the same vacuum seal) to the inline portion, which can includebuffer chamber 712,inline CVD chamber 714,buffer chamber 716, and unloadlock 718. The threestatic chambers FIG. 6 ) and slows down the overall throughput, multiple static CVD chambers can be used to alleviate the delay. These static CVD chambers can be connected in a cluster manner and operate in parallel on multiple wafer batches to match the throughput of the rest of the tool. - As illustrated in
FIG. 7 ,static chambers buffer 712,inline CVD chamber 714,buffer 716, and unload lock 718) for high-throughput production. - In one embodiment of the present invention, the aforementioned combined CVD system can be used to fabricate photovoltaic structures. The specific device structure described herein is only one use case for the present combined CVD system, and should not limit the application of this CVD system to only photovoltaic structure fabrication. In the example described herein, a photovoltaic structure can have a double tunneling junction structure, and can include a lightly doped (with n- or p-type dopants) crystalline silicon (c-Si) base layer. On both sides of the c-Si base layer there can be a thin dielectric (e.g., silicon oxide) layer functioning as a tunneling layer, and a first (high-quality) intrinsic a-Si layer and a second (regular quality) intrinsic a-Si layer combined to function as a passivation layer. The first (high-quality) intrinsic a-Si layer can be grown in a static-processing chamber and the second (regular quality) intrinsic a-Si layer can be grown in an inline-processing chamber. Note that the first and second a-intrinsic silicon layers may be grown using the same or different reactive gases, and may be viewed as a high-quality portion and regular-quality portion of a single layer, or viewed as two different layers. Adjacent to the passivation layers are more heavily doped n- and p-type layers as the emitter and surface field layers (which one functions as the emitter layer typically depends on the doping type of the base layer).
-
FIG. 8 shows an exemplary fabrication process of a photovoltaic structure using a CVD tool that includes both static and inline chambers, according to one embodiment of the present invention. The following process is described in conjunction withFIG. 6 . - In
operation 8A,substrate 800 can be prepared. In some embodiments,substrate 800 can include a solar grade Si (SG-Si) wafer, which can be epitaxially grown or prepared using a Czochralski (CZ) or Float Zone (FZ) method. The thickness ofsubstrate 800 can be between 80 and 300 microns, preferably between 110 and 180 microns. The resistivity of the SG-Si wafer can range from 0.5 ohm-cm to 10 ohm-cm.Substrate 800 can be intrinsic or lightly doped with n- or p-type dopants. In some embodiments,substrate 800 can be doped with n-type dopants and can have a doping concentration ranging from 1×1010/cm3 to 1×1016/cm3. In further embodiments,substrate 800 can have a graded doping profile. The preparation operation can include typical saw damage etching that removes approximately 10 μm of silicon and, optionally, surface texturing. The surface texture can have various patterns, including but not limited to: hexagonal-pyramid, inverted pyramid, cylinder, cone, ring, and other irregular shapes. In one embodiment, the surface-texturing operation can result in a random pyramid textured surface. Afterwards,substrate 800 can go through extensive surface cleaning. - In
optional operation 8B, a thin dielectric layer can be formed on both the front and back surfaces ofSi substrate 800 to form front and back quantum tunneling barrier (QTB) layers 802 and 804, respectively. The dielectric layers can include an oxide layer, e.g, silicon oxide (SiOx). Various oxidation techniques can be used to form the oxide layer, including, but not limited to: wet oxidation, dry oxidation at relatively high temperatures (around or below 400° C.) (also known as thermal oxidation), low-pressure radical oxidation, atomic layer deposition (ALD), plasma-enhanced chemical-vapor deposition (PECVD), etc. The oxide layers can also include native oxide. The thickness ofdielectric layers - Next, the wafer (which has
dielectric layers 802 and 804) can be placed inload lock 602 in combinedCVD tool 600 illustrated inFIG. 6 . After vacuum pump-down inload lock 602 to the desired setting, the wafer is then transported by a carrier to bufferchamber 604, where the wafer can pre-heated to a desired temperature. Then, inoperation 8C, the wafer can be transported into static-processing CVD chamber 606 to form thefirst passivation layer 806. In some embodiments, silane (SiH4) gas (and optionally H2 gas) can be used as a precursor, andfirst passivation layer 806 can include intrinsic a-Si:H. To ensure low Dit it can be desirable to have the a-Si:H in thefirst passivation layer 806 to have a relatively low H content. Therefore, it can be preferable not to inject H2 gas into the reaction chamber duringoperation 8C. Note that inoperation 8C the wafer can be held steady in a wafer carrier, and can remain stable during the entire CVD process. More specifically, the plasma can be turned on after the flow of the gas(es) and the chamber pressure stabilize. As a result, a high-quality, uniform intrinsic a-Si (or a-Si:H) film can be formed ondielectric layer 802. The thickness of thefirst passivation layer 806 can be between 10 and 50 angstroms, preferably between 20 and 40 angstroms, and more preferably between 25 and 35 angstroms, or approximately 30 angstroms. - After
first passivation layer 806 is formed by the static CVD process, the wafer can be sent into inline-processing CVD chamber 610 viabuffer chamber 608. At this stage (corresponding tooperation 8D inFIG. 8 ), asecond passivation layer 808 can be formed onfirst passivation layer 806. In some embodiments, a combination of silane and H2 gases can be used as precursors, andsecond passivation layer 808 can include intrinsic a-Si:H. To ensure a wide bandgap ofsecond passivation layer 808, it can be preferable to have a relatively high H2 flow rate during the CVD process. In some embodiments, the ratio between the flow rates of silane and H2 can be between 1 and 100, preferably between 1 and 30. This can result insecond passivation layer 808 to have higher H content thanfirst passivation layer 806. Becausesecond passivation layer 808 is not in contact withdielectric layer 802 orsubstrate layer 800, the quality requirement for this second passivation layer can be less stringent. Therefore, the deposition ofsecond passivation layer 808 can occur in an inline-processing CVD chamber where the wafer continuously moves throughinline CVD chamber 610 during the CVD process. The thickness ofsecond passivation layer 808 can be between 20 and 100 angstroms, preferably between 40 and 80 angstroms, more preferably between 50 and 70 angstroms. - The wider bandgap of
second passivation layer 808 can provide better matching to the subsequently grown heavily doped a-Si layers (described below), resulting in a higher open-circuit voltage (Voc) for the photovoltaic structure. Meanwhile, the presence of the high-qualityfirst passivation layer 806 can ensure low defect density at the junction interface, which can be critical to good passivation. The combination of high-qualityfirst passivation layer 806, grown in static-processing CVD chamber 606, andsecond passivation layer 808, grown in inline-processing CVD chamber 610 can achieve high production throughput while maintaining high-quality passivation and device performance. - In
operation 8E, the wafer can be sent into inline-processing CVD chamber 614, for growing a heavily dopeda-Si layer 810, which can be n- or p-type doped, and can function as a surface field layer or an emitter layer. In some embodiments, heavily dopeda-Si layer 810 can be n-type doped, and duringoperation 8E, silane, H2, and phosphine (PH3) can be used as precursors for the CVD process. In alternative embodiments, heavily dopeda-Si layer 810 can be p-type doped, and duringoperation 8E, silane, H2, and diborane (B2H6) can be used as precursors for the CVD process. The thickness of heavily dopeda-Si layer 810 can be between 2 and 50 nm, preferably between 4 and 8 nm. The doping concentration of heavily dopeda-Si layer 810 can range from 1×1015/cm3 to 5×1020/cm3. In some embodiments, heavily dopeda-Si layer 810 can have a graded doping profile. More specifically, the region adjacent tosecond passivation layer 808 can have a lower doping concentration, and the region away fromsecond passivation layer 808 can have a higher doping concentration. Heavily dopeda-Si layer 810 can be processed in an inline CVD chamber because the film quality is less critical for heavily doped layers. - The wafer can then be taken out of the CVD tool. Optionally, the wafer can go through a wet process (e.g., being submerged in a diluted HF solution) to remove
dielectric layer 804, because this layer has been contaminated by the previous CVD processes. Optionally, another fresh dielectric layer can be re-deposited. Subsequently, the wafer can be placed in a separate, similar CVD tool for fabricating a similar structure on the opposite side ofbase layer 800. As shown inoperation 8F inFIG. 8 ,first passivation layer 812,second passivation layer 814, and heavily doped a-Si layer 816 (which can be p- or n-type doped, and can function as an emitter layer or a surface field layer) are grown on the opposite side ofbase layer 800. These layers can be grown using a combined CVD tool similar to the one illustrated inFIG. 6 . Specifically,first passivation layer 812 can be grown in a static-processing CVD chamber using a process similar tooperation 8C, in which silane gas or a combination of silane and H2 gases can be used as precursors.Second passivation layer 814 can be grown in an inline-processing CVD chamber using a process similar tooperation 8D, in which silane gas or a combination of silane and H2 gases can be used as precursors. Heavily dopeda-Si layer 816 can be grown in an inline-processing CVD chamber using a process similar tooperation 8E. - In
operation 8G, transparent conductive oxide (TCO) layers 818 and 820 are formed on heavily dopeda-Si layers - In
operation 8H,metallic grids TCO layers metallic grids - In the exemplary process described above, the photovoltaic structure can also be fabricated using a combined CVD tool as the one illustrated in
FIG. 7 . For example, the high-quality first passivation layers (layers 802 and 812) can be fabricated in the cluster portion (static-processing CVD chambers 704-708) of combinedCVD tool 700. Moreover, to improve production throughput, multiple batches of wafers can undergo this batch-processing CVD process in parallel, while the rest of the CVD tool operates in an inline fashion (e.g., having wafer carriers continuously moving through various inline chambers). -
FIG. 9 shows an exemplary photovoltaic structure fabrication system, according to an embodiment of the present invention. InFIG. 9 ,fabrication system 900 can includewet station 902, combinedCVD tools PVD tools metallization station 912. - During fabrication, lightly doped Si wafers can go through
wet station 902 for surface treatment (including cleaning, texturing, and wet oxidation). Si wafers emerging fromwet station 902 can have a thin oxide layer on both sides. - The Si wafers can then be sent to combined
CVD tool 904, which can include a static CVD chamber and multiple inline CVD chambers. The Si wafers are first sent to the static chamber of combinedCVD tool 904 to grow a high-quality passivation film, and then sent to inline chambers to sequentially grow another passivation film of regular quality and a heavily doped a-Si layer. The high-quality passivation film can include intrinsic a-Si:H with low H content, and the passivation film of regular quality can include a-Si:H with high H content. Accordingly, the static chamber may only use silane as precursor, whereas the inline chamber may use both saline and H2 as precursors. If the original Si wafers are n-type doped, diborane (B2H6) may also be introduced to the last inline chamber of combinedCVD tool 904 as a p-type dopant. Si wafers emerging fromcombined CVD tool 904 can have p-side passivation layers and the p-type emitter. -
PVD tool 906 can be used to deposit the p-side TCO layer and/or metallic layers. In some embodiments, the p-side TCO layer can include TCO materials with a relatively high work function (e.g., between 5 and 6 eV). Si wafers emerging fromPVD tool 906 can have the complete p-side layer stack. - Subsequently, the Si wafers can be sent to combined
CVD tool 908 for growing the n-side passivation layers and the n-type doped surface field layer.Combined CVD tool 908 can be similar tocombined CVD 904, and n-side passivation layers can be similar to p-side passivation layers. In some embodiments, phosphine (PH3) can be introduced to the last inline chamber of combinedCVD tool 908 as an n-type dopant. -
PVD tool 910 can be used for the deposition of the n-side TCO layer and/or metallic layers. Si wafers emerging fromPVD tool 910 can have the complete p-side layer stack and n-side layer stack. -
Metallization station 912 can be used for forming the metallic grids. - The foregoing descriptions of various embodiments have been presented only for purposes of illustration and description. They are not intended to be exhaustive or to limit the present invention to the forms disclosed. Accordingly, many modifications and variations will be apparent to practitioners skilled in the art. Additionally, the above disclosure is not intended to limit the present invention.
Claims (20)
1. A system for fabricating a photovoltaic structure, comprising:
a combined chemical vapor deposition tool that includes a static deposition module and an inline deposition module;
wherein the static deposition module is configured to deposit a first passivation layer on a first side of a crystalline Si base layer of the photovoltaic structure;
wherein the inline deposition module is configured to deposit a second passivation layer on the first passivation layer; and
wherein the inline deposition module is coupled to the static deposition module in a way that the photovoltaic structure can be transferred from the static deposition module to the inline deposition module without leaving a common vacuum space.
2. The system of claim 1 , wherein the static deposition module includes multiple reaction chambers forming a cluster to allow parallel processing of multiple photovoltaic structures.
3. The system of claim 1 , further comprising a second inline deposition module configured to deposit a heavily doped amorphous Si layer on the second passivation layer.
4. The system of claim 1 , wherein the static deposition module comprises a static wafer carrier configured to remain stationary when the first passivation layer is deposited.
5. The system of claim 4 , wherein the first passivation layer comprises hydrogenated amorphous Si having low hydrogen content, and wherein the static deposition module is configured to use silane gas as a precursor.
6. The system of claim 1 , wherein the inline deposition module comprises a wafer carrier configured to continuously move in a predetermine direction when the second passivation layer is deposited.
7. The system of claim 6 , wherein the second passivation layer comprises hydrogenated amorphous Si having high hydrogen content, and wherein the inline deposition module is configured to use silane gas and hydrogen gas as precursors.
8. The system of claim 1 , further comprising a buffer module positioned between the static deposition module and the inline deposition module.
9. The system of claim 1 , further comprising a wet station configured to form a wet oxide layer on both surfaces of the Si base layer.
10. The system of claim 1 , further comprising a physical vapor deposition module configured to deposit a transparent conductive oxide layer on the heavily doped amorphous Si layer.
11. The system of claim 10 , wherein the physical vapor deposition module is further configured to deposit a metallic layer on the transparent conductive oxide layer, wherein the metallic layer functions as an adhesive layer between the transparent conductive oxide layer and a subsequently electroplated Cu grid.
12. The system of claim 1 , wherein the static deposition module is configured to start deposition after temperature and pressure conditions are stabilized, thereby facilitating formation of a high quality film layer.
13. The system of claim 1 , wherein the inline deposition module is configured to have a continuous flow of reaction gases, thereby facilitating high throughput of processed photovoltaic structures.
14. A chemical vapor deposition system, comprising:
a static reaction chamber configured to perform a static chemical vapor deposition process; and
an inline reaction chamber configured to perform an inline chemical vapor deposition process;
wherein the static reaction chamber and the inline reaction chamber are coupled to each other in such a way that a wafer can be transferred between the static reaction chamber and inline reaction chamber without leaving a common vacuum space.
15. The chemical vapor deposition system of claim 14 ,
further comprising a buffer chamber positioned between the static reaction chamber and the inline reaction chamber.
16. The chemical vapor deposition system of claim 14 ,
wherein the static reaction chamber comprises a static wafer carrier that is configured to remain stationary during the static chemical vapor deposition process; and
wherein the inline reaction chamber comprising a moving wafer carrier that is configured to move continuously through the inline reaction chamber during the inline chemical vapor deposition process.
17. The chemical vapor deposition system of claim 14 , further comprising one or more additional static reaction chambers, wherein the additional static reaction chambers and the static reaction chamber forms a cluster to allow parallel processing of multiple wafers.
18. The chemical vapor deposition system of claim 14 , further comprising one or more additional inline reaction chambers, wherein the additional inline reaction chambers and the inline reaction chamber share a common vacuum space.
19. The chemical vapor deposition system of claim 14 , wherein the static reaction chamber is configured to start deposition after a temperature and a pressure inside the static reaction chamber are stabilized, thereby facilitating formation of a high quality film layer.
20. The chemical vapor deposition system of claim 14 , wherein the inline reaction chamber is configured to have a continuous flow of reaction gases, thereby facilitating high throughput of processed wafers.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/985,263 US20160359080A1 (en) | 2015-06-07 | 2015-12-30 | System, method and apparatus for chemical vapor deposition |
PCT/US2016/029763 WO2016200499A1 (en) | 2015-06-07 | 2016-04-28 | System, method and apparatus for chemical vapor deposition |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201562172229P | 2015-06-07 | 2015-06-07 | |
US14/985,263 US20160359080A1 (en) | 2015-06-07 | 2015-12-30 | System, method and apparatus for chemical vapor deposition |
Publications (1)
Publication Number | Publication Date |
---|---|
US20160359080A1 true US20160359080A1 (en) | 2016-12-08 |
Family
ID=57452580
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/985,143 Active 2036-02-06 US9972740B2 (en) | 2015-06-07 | 2015-12-30 | Chemical vapor deposition tool and process for fabrication of photovoltaic structures |
US14/985,263 Abandoned US20160359080A1 (en) | 2015-06-07 | 2015-12-30 | System, method and apparatus for chemical vapor deposition |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/985,143 Active 2036-02-06 US9972740B2 (en) | 2015-06-07 | 2015-12-30 | Chemical vapor deposition tool and process for fabrication of photovoltaic structures |
Country Status (2)
Country | Link |
---|---|
US (2) | US9972740B2 (en) |
WO (1) | WO2016200499A1 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2020069700A1 (en) * | 2018-10-05 | 2020-04-09 | Meyer Burger (Germany) Gmbh | Solar-cell coating system |
US11276759B2 (en) * | 2016-05-12 | 2022-03-15 | Globalwafers Co., Ltd. | Direct formation of hexagonal boron nitride on silicon based dielectrics |
US20220112594A1 (en) * | 2020-10-14 | 2022-04-14 | Applied Materials, Inc. | Device for sealing a vacuum chamber, vacuum processing system, and method of monitoring a load lock seal |
US11626331B2 (en) * | 2017-07-18 | 2023-04-11 | Sumco Corporation | Method of evaluating silicon wafer manufacturing process and method of manufacturing silicon wafer |
DE102022104191A1 (en) | 2021-11-23 | 2023-05-25 | Singulus Technologies Aktiengesellschaft | METHOD AND WET BENCH FOR IN-LINE PROCESSING OF SOLAR CELL SUBSTRATES |
US20240145611A1 (en) * | 2021-11-26 | 2024-05-02 | Tongwei Solar (Meishan) Co., Ltd. | Method for preparing tunnel oxide layer and amorphous silicon thin film, and topcon cell |
CN118969602A (en) * | 2024-10-17 | 2024-11-15 | 嘉兴傲威半导体有限公司 | A glass passivation process for mesa semiconductor devices |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP7011947B2 (en) * | 2018-01-29 | 2022-02-10 | 東京エレクトロン株式会社 | Ashing equipment, ashing methods and computer-readable recording media |
CN109980042B (en) * | 2018-12-19 | 2022-10-11 | 黄剑鸣 | HIT heterojunction solar cell manufacturing equipment |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030008475A1 (en) * | 1999-01-08 | 2003-01-09 | Nathan W. Cheung | Method for fabricating multi-layered substrates |
US20030015991A1 (en) * | 2001-07-19 | 2003-01-23 | Tung Hsin Chih | Charging device of mobile phone suitable for mobile phones of various types |
Family Cites Families (290)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3806360A (en) | 1966-12-15 | 1974-04-23 | Western Electric Co | Methods for heating and/or coating articles |
US3637434A (en) | 1968-11-07 | 1972-01-25 | Nippon Electric Co | Vapor deposition apparatus |
US3675619A (en) | 1969-02-25 | 1972-07-11 | Monsanto Co | Apparatus for production of epitaxial films |
DE1913676A1 (en) | 1969-03-18 | 1970-09-24 | Siemens Ag | Method for depositing layers of semiconducting or insulating material from a flowing reaction gas on heated semiconductor crystals or for doping such crystals from a flowing doping gas |
US3603284A (en) | 1970-01-02 | 1971-09-07 | Ibm | Vapor deposition apparatus |
US3796182A (en) | 1971-12-16 | 1974-03-12 | Applied Materials Tech | Susceptor structure for chemical vapor deposition reactor |
US3699298A (en) | 1971-12-23 | 1972-10-17 | Western Electric Co | Methods and apparatus for heating and/or coating articles |
US4154998A (en) | 1977-07-12 | 1979-05-15 | Trw Inc. | Solar array fabrication method and apparatus utilizing induction heating |
US4193756A (en) | 1978-03-08 | 1980-03-18 | Tosco Corporation | Seal assembly and method for providing a seal in a rotary kiln |
US4168998A (en) | 1978-12-06 | 1979-09-25 | Mitsubishi Monsanto Chemical Co. | Process for manufacturing a vapor phase epitaxial wafer of compound semiconductor without causing breaking of wafer by utilizing a pre-coating of carbonaceous powder |
US4298443A (en) | 1979-08-09 | 1981-11-03 | Bell Telephone Laboratories, Incorporated | High capacity etching apparatus and method |
US4268374A (en) | 1979-08-09 | 1981-05-19 | Bell Telephone Laboratories, Incorporated | High capacity sputter-etching apparatus |
US4355974A (en) | 1980-11-24 | 1982-10-26 | Asq Boats, Inc. | Wafer boat |
JPS58158914A (en) | 1982-03-16 | 1983-09-21 | Semiconductor Res Found | Semiconductor manufacturing device |
US4565157A (en) | 1983-03-29 | 1986-01-21 | Genus, Inc. | Method and apparatus for deposition of tungsten silicides |
US4496828A (en) | 1983-07-08 | 1985-01-29 | Ultra Carbon Corporation | Susceptor assembly |
US4522149A (en) | 1983-11-21 | 1985-06-11 | General Instrument Corp. | Reactor and susceptor for chemical vapor deposition process |
US4579080A (en) | 1983-12-09 | 1986-04-01 | Applied Materials, Inc. | Induction heated reactor system for chemical vapor deposition |
US4668484A (en) | 1984-02-13 | 1987-05-26 | Elliott David J | Transport containers for semiconductor wafers |
US4612207A (en) | 1985-01-14 | 1986-09-16 | Xerox Corporation | Apparatus and process for the fabrication of large area thin film multilayers |
US5373806A (en) | 1985-05-20 | 1994-12-20 | Applied Materials, Inc. | Particulate-free epitaxial process |
US4823736A (en) | 1985-07-22 | 1989-04-25 | Air Products And Chemicals, Inc. | Barrel structure for semiconductor epitaxial reactor |
US4661199A (en) | 1985-11-12 | 1987-04-28 | Rca Corporation | Method to inhibit autodoping in epitaxial layers from heavily doped substrates in CVD processing |
JPS6312128A (en) | 1986-03-20 | 1988-01-19 | Toshiba Mach Co Ltd | Barrel type vapor growth apparatus |
US4747367A (en) | 1986-06-12 | 1988-05-31 | Crystal Specialties, Inc. | Method and apparatus for producing a constant flow, constant pressure chemical vapor deposition |
US4761269A (en) | 1986-06-12 | 1988-08-02 | Crystal Specialties, Inc. | Apparatus for depositing material on a substrate |
US4838983A (en) | 1986-07-03 | 1989-06-13 | Emcore, Inc. | Gas treatment apparatus and method |
US4839145A (en) | 1986-08-27 | 1989-06-13 | Massachusetts Institute Of Technology | Chemical vapor deposition reactor |
KR910003742B1 (en) | 1986-09-09 | 1991-06-10 | 세미콘덕터 에너지 라보라터리 캄파니 리미티드 | Cvd apparatus |
US5427824A (en) | 1986-09-09 | 1995-06-27 | Semiconductor Energy Laboratory Co., Ltd. | CVD apparatus |
US4786352A (en) | 1986-09-12 | 1988-11-22 | Benzing Technologies, Inc. | Apparatus for in-situ chamber cleaning |
JPH0429595Y2 (en) | 1986-10-07 | 1992-07-17 | ||
GB2199022B (en) | 1986-11-20 | 1991-01-02 | Shimizu Construction Co Ltd | Dust tight storage cabinet apparatus for use in clean rooms |
US4807562A (en) | 1987-01-05 | 1989-02-28 | Norman Sandys | Reactor for heating semiconductor substrates |
DE3707672A1 (en) | 1987-03-10 | 1988-09-22 | Sitesa Sa | EPITAXY SYSTEM |
US5151133A (en) | 1987-04-14 | 1992-09-29 | Kabushiki Kaisha Toshiba | Vapor deposition apparatus |
US5221556A (en) | 1987-06-24 | 1993-06-22 | Epsilon Technology, Inc. | Gas injectors for reaction chambers in CVD systems |
US4858558A (en) | 1988-01-25 | 1989-08-22 | Nippon Kokan Kabushiki Kaisha | Film forming apparatus |
DE3833703A1 (en) | 1988-10-04 | 1990-04-05 | Nikko Kogyo Kk | Frame arrangement for accommodating boards for printed circuit boards |
US5207835A (en) | 1989-02-28 | 1993-05-04 | Moore Epitaxial, Inc. | High capacity epitaxial reactor |
US5053247A (en) | 1989-02-28 | 1991-10-01 | Moore Epitaxial, Inc. | Method for increasing the batch size of a barrel epitaxial reactor and reactor produced thereby |
US4928626A (en) | 1989-05-19 | 1990-05-29 | Applied Materials, Inc. | Reactant gas injection for IC processing |
US5116181A (en) | 1989-05-19 | 1992-05-26 | Applied Materials, Inc. | Robotically loaded epitaxial deposition apparatus |
US5119540A (en) | 1990-07-24 | 1992-06-09 | Cree Research, Inc. | Apparatus for eliminating residual nitrogen contamination in epitaxial layers of silicon carbide and resulting product |
US4993559A (en) | 1989-07-31 | 1991-02-19 | Motorola, Inc. | Wafer carrier |
US5074245A (en) | 1989-09-20 | 1991-12-24 | Sumitomo Electric Industries, Ltd. | Diamond synthesizing apparatus |
US4967645A (en) | 1989-11-27 | 1990-11-06 | Micron Technology, Inc. | Air shower with directed air flow |
US5121531A (en) | 1990-07-06 | 1992-06-16 | Applied Materials, Inc. | Refractory susceptors for epitaxial deposition apparatus |
KR920003424A (en) | 1990-07-13 | 1992-02-29 | 미다 가쓰시게 | Surface treatment apparatus, surface treatment method and manufacturing method of semiconductor device |
US20020004309A1 (en) | 1990-07-31 | 2002-01-10 | Kenneth S. Collins | Processes used in an inductively coupled plasma reactor |
US5269847A (en) | 1990-08-23 | 1993-12-14 | Applied Materials, Inc. | Variable rate distribution gas flow reaction chamber |
US5351415A (en) | 1992-05-18 | 1994-10-04 | Convey, Inc. | Method and apparatus for maintaining clean articles |
US5288364A (en) | 1992-08-20 | 1994-02-22 | Motorola, Inc. | Silicon epitaxial reactor and control method |
JP2785614B2 (en) | 1992-09-28 | 1998-08-13 | 信越半導体株式会社 | Cylinder type epitaxial layer growth equipment |
US5453124A (en) | 1992-12-30 | 1995-09-26 | Texas Instruments Incorporated | Programmable multizone gas injector for single-wafer semiconductor processing equipment |
DE4305749A1 (en) | 1993-02-25 | 1994-09-01 | Leybold Ag | Device for holding flat, circular disk-shaped substrates in the vacuum chamber of a coating or etching system |
TW276353B (en) | 1993-07-15 | 1996-05-21 | Hitachi Seisakusyo Kk | |
US5916369A (en) | 1995-06-07 | 1999-06-29 | Applied Materials, Inc. | Gas inlets for wafer processing chamber |
US6500734B2 (en) | 1993-07-30 | 2002-12-31 | Applied Materials, Inc. | Gas inlets for wafer processing chamber |
JPH07230942A (en) | 1994-02-18 | 1995-08-29 | Hitachi Ltd | Multi-chamber system and control method thereof |
GB9410567D0 (en) | 1994-05-26 | 1994-07-13 | Philips Electronics Uk Ltd | Plasma treatment and apparatus in electronic device manufacture |
GB9411911D0 (en) | 1994-06-14 | 1994-08-03 | Swan Thomas & Co Ltd | Improvements in or relating to chemical vapour deposition |
US5785186A (en) | 1994-10-11 | 1998-07-28 | Progressive System Technologies, Inc. | Substrate housing and docking system |
US5452795A (en) | 1994-11-07 | 1995-09-26 | Gallagher; Gary M. | Actuated rotary retainer for silicone wafer box |
JP2875768B2 (en) | 1994-11-30 | 1999-03-31 | 新日本無線株式会社 | Heat treatment method for semiconductor substrate |
US5700422A (en) | 1995-04-14 | 1997-12-23 | Ryobi Ltd. | Molten metal supply device |
US5518549A (en) | 1995-04-18 | 1996-05-21 | Memc Electronic Materials, Inc. | Susceptor and baffle therefor |
US6113702A (en) | 1995-09-01 | 2000-09-05 | Asm America, Inc. | Wafer support system |
USH1762H (en) | 1995-10-26 | 1998-12-01 | Kaempf; Ulrich | Wafer restraining system |
JP2788901B2 (en) | 1996-07-03 | 1998-08-20 | 日本電気エンジニアリング株式会社 | Substrate cassette |
US5653808A (en) | 1996-08-07 | 1997-08-05 | Macleish; Joseph H. | Gas injection system for CVD reactors |
US6096998A (en) | 1996-09-17 | 2000-08-01 | Micron Technology, Inc. | Method and apparatus for performing thermal reflow operations under high gravity conditions |
US5950925A (en) | 1996-10-11 | 1999-09-14 | Ebara Corporation | Reactant gas ejector head |
JP3212890B2 (en) | 1996-10-15 | 2001-09-25 | 九州日本電気株式会社 | Wafer carrier |
US5993555A (en) | 1997-01-16 | 1999-11-30 | Seh America, Inc. | Apparatus and process for growing silicon epitaxial layer |
US6110289A (en) | 1997-02-25 | 2000-08-29 | Moore Epitaxial, Inc. | Rapid thermal processing barrel reactor for processing substrates |
US5994675A (en) | 1997-03-07 | 1999-11-30 | Semitool, Inc. | Semiconductor processing furnace heating control system |
US6217662B1 (en) | 1997-03-24 | 2001-04-17 | Cree, Inc. | Susceptor designs for silicon carbide thin films |
US6152680A (en) | 1997-08-26 | 2000-11-28 | Daitron, Inc. | Wafer cassette rotation mechanism |
DE19882805T1 (en) | 1997-11-14 | 2001-01-04 | Super Silicon Crystal Res Inst | Epitaxial growth oven |
JP3577204B2 (en) | 1997-12-02 | 2004-10-13 | 大日本スクリーン製造株式会社 | Substrate attitude converter |
US6544333B2 (en) | 1997-12-15 | 2003-04-08 | Advanced Silicon Materials Llc | Chemical vapor deposition system for polycrystalline silicon rod production |
US6214116B1 (en) | 1998-01-17 | 2001-04-10 | Hanvac Corporation | Horizontal reactor for compound semiconductor growth |
JP2928210B1 (en) | 1998-01-30 | 1999-08-03 | 九州日本電気株式会社 | Semiconductor substrate impurity diffusion treatment method and semiconductor manufacturing apparatus |
US6120605A (en) | 1998-02-05 | 2000-09-19 | Asm Japan K.K. | Semiconductor processing system |
EP1055020A2 (en) | 1998-02-12 | 2000-11-29 | ACM Research, Inc. | Plating apparatus and method |
US6122566A (en) | 1998-03-03 | 2000-09-19 | Applied Materials Inc. | Method and apparatus for sequencing wafers in a multiple chamber, semiconductor wafer processing system |
JP3314711B2 (en) | 1998-04-03 | 2002-08-12 | 株式会社富士電機総合研究所 | Thin film manufacturing equipment |
US6338756B2 (en) | 1998-06-30 | 2002-01-15 | Seh America, Inc. | In-situ post epitaxial treatment process |
US6129048A (en) | 1998-06-30 | 2000-10-10 | Memc Electronic Materials, Inc. | Susceptor for barrel reactor |
US6562128B1 (en) | 2001-11-28 | 2003-05-13 | Seh America, Inc. | In-situ post epitaxial treatment process |
US6077722A (en) | 1998-07-14 | 2000-06-20 | Bp Solarex | Producing thin film photovoltaic modules with high integrity interconnects and dual layer contacts |
US5964948A (en) | 1998-08-17 | 1999-10-12 | Seh America, Inc. | Exhaust insert for barrel-type epitaxial reactors |
JP2000068356A (en) | 1998-08-21 | 2000-03-03 | Ribaaberu:Kk | Method and equipment for manufacturing semiconductor devices |
JP2000138168A (en) | 1998-10-29 | 2000-05-16 | Shin Etsu Handotai Co Ltd | Semiconductor wafer and vapor growth device |
IT1312150B1 (en) | 1999-03-25 | 2002-04-09 | Lpe Spa | IMPROVED REACTION CHAMBER FOR EPITAXIAL REACTOR |
JP2000286200A (en) | 1999-03-31 | 2000-10-13 | Kokusai Electric Co Ltd | Heat treatment method and heat treatment apparatus |
DE19922936B4 (en) | 1999-05-19 | 2004-04-29 | Infineon Technologies Ag | Plant for processing wafers |
US6916399B1 (en) | 1999-06-03 | 2005-07-12 | Applied Materials Inc | Temperature controlled window with a fluid supply system |
JP2001060578A (en) | 1999-08-20 | 2001-03-06 | Nec Corp | Vacuum treatment apparatus |
US6193804B1 (en) | 1999-10-02 | 2001-02-27 | Taiwan Semiconductor Manufacturing Company, Ltd | Apparatus and method for sealing a vacuum chamber |
WO2001054187A1 (en) | 2000-01-17 | 2001-07-26 | Ebara Corporation | Wafer transfer control apparatus and method for transferring wafer |
KR100378871B1 (en) | 2000-02-16 | 2003-04-07 | 주식회사 아펙스 | showerhead apparatus for radical assisted deposition |
US6370791B1 (en) | 2000-03-10 | 2002-04-16 | Semitool, Inc. | Processing machine with lockdown rotor |
JP2001284218A (en) | 2000-03-30 | 2001-10-12 | Canon Inc | Storage cabinet, exposure system, method of manufacturing device, and maintenance method for semiconductor manufacturing plant and exposure system |
US6586270B2 (en) | 2000-06-01 | 2003-07-01 | Canon Kabushiki Kaisha | Process for producing a photovoltaic element |
US6328169B1 (en) | 2000-06-12 | 2001-12-11 | Nikko Kogyo Kabushiki Kaisha | Frame structure for housing panel plates |
JP4567148B2 (en) | 2000-06-23 | 2010-10-20 | 東京エレクトロン株式会社 | Thin film forming equipment |
ATE307382T1 (en) | 2000-07-06 | 2005-11-15 | Phycomp Holding B V | CERAMIC MULTI-LAYER CAPACITOR NETWORK |
KR100343472B1 (en) | 2000-08-31 | 2002-07-18 | 박종섭 | Method for fabricating mosfet |
US6399510B1 (en) | 2000-09-12 | 2002-06-04 | Applied Materials, Inc. | Bi-directional processing chamber and method for bi-directional processing of semiconductor substrates |
JP2002179207A (en) | 2000-12-12 | 2002-06-26 | Nix Inc | Plate material housing frame with variable housing width |
KR100410982B1 (en) | 2001-01-18 | 2003-12-18 | 삼성전자주식회사 | Boat for Semiconductor Manufacturing Apparatus |
US20020102859A1 (en) | 2001-01-31 | 2002-08-01 | Yoo Woo Sik | Method for ultra thin film formation |
WO2002071463A1 (en) | 2001-03-02 | 2002-09-12 | Tokyo Electron Limited | Shower head gas injection apparatus with secondary high pressure pulsed gas injection |
US20030019428A1 (en) | 2001-04-28 | 2003-01-30 | Applied Materials, Inc. | Chemical vapor deposition chamber |
EP1393361A2 (en) | 2001-05-30 | 2004-03-03 | ASM America, Inc. | Low temperature load and bake |
US20060191637A1 (en) | 2001-06-21 | 2006-08-31 | John Zajac | Etching Apparatus and Process with Thickness and Uniformity Control |
US6923325B2 (en) | 2001-07-12 | 2005-08-02 | Entegris, Inc. | Horizontal cassette |
US6558750B2 (en) | 2001-07-16 | 2003-05-06 | Technic Inc. | Method of processing and plating planar articles |
JP3697478B2 (en) | 2001-08-20 | 2005-09-21 | ソニー株式会社 | Substrate transfer method, load port device, and substrate transfer system |
JP3886424B2 (en) | 2001-08-28 | 2007-02-28 | 鹿児島日本電気株式会社 | Substrate processing apparatus and method |
CN1996553A (en) | 2001-08-31 | 2007-07-11 | 阿赛斯特技术公司 | Unified frame for semiconductor material handling system |
ITMI20011881A1 (en) | 2001-09-07 | 2003-03-07 | L P E S P A | SUCCESSORS EQUIPPED WITH EPITAXIAL GROWTH CONTROL DEVICES AND EPITAXIAL REACTOR THAT USES THE SAME |
US7390366B2 (en) | 2001-11-05 | 2008-06-24 | Jusung Engineering Co., Ltd. | Apparatus for chemical vapor deposition |
US6637988B1 (en) | 2001-11-15 | 2003-10-28 | Joon Park | Adjustable pocket drilling fixture |
JP3989736B2 (en) | 2002-01-11 | 2007-10-10 | 株式会社ニックス | Board storage frame |
JP4148346B2 (en) | 2002-02-07 | 2008-09-10 | 東京エレクトロン株式会社 | Heat treatment equipment |
US7988398B2 (en) | 2002-07-22 | 2011-08-02 | Brooks Automation, Inc. | Linear substrate transport apparatus |
KR100487541B1 (en) | 2002-09-06 | 2005-05-03 | 삼성전자주식회사 | Wafer guides used in cleaning/drying process of semiconductor substrates |
JP2006080098A (en) | 2002-09-20 | 2006-03-23 | Hitachi Kokusai Electric Inc | Substrate processing apparatus and semiconductor device manufacturing method |
US7270713B2 (en) | 2003-01-07 | 2007-09-18 | Applied Materials, Inc. | Tunable gas distribution plate assembly |
US6870600B2 (en) | 2003-01-13 | 2005-03-22 | Nikon Corporation | Vibration-attenuation devices and methods using pressurized bellows exhibiting substantially zero lateral stiffness |
US6679672B1 (en) | 2003-03-10 | 2004-01-20 | Syracuse University | Transfer port for movement of materials between clean rooms |
KR101416781B1 (en) | 2003-03-14 | 2014-07-08 | 아익스트론 인코포레이티드 | Methods and apparatus for atomic layer deposition |
JP2004296855A (en) | 2003-03-27 | 2004-10-21 | Dainippon Screen Mfg Co Ltd | Thin film forming method and thin film forming device |
JP2005019606A (en) | 2003-06-25 | 2005-01-20 | Anelva Corp | Apparatus for fixing a gas shower head or target plate to an electrode in a plasma processing apparatus |
KR20050003759A (en) | 2003-07-04 | 2005-01-12 | 비오이 하이디스 테크놀로지 주식회사 | Cassette for glass substrate loading |
US7408225B2 (en) | 2003-10-09 | 2008-08-05 | Asm Japan K.K. | Apparatus and method for forming thin film using upstream and downstream exhaust mechanisms |
US20070269297A1 (en) | 2003-11-10 | 2007-11-22 | Meulen Peter V D | Semiconductor wafer handling and transport |
US7458763B2 (en) | 2003-11-10 | 2008-12-02 | Blueshift Technologies, Inc. | Mid-entry load lock for semiconductor handling system |
US7100772B2 (en) | 2003-11-16 | 2006-09-05 | Entegris, Inc. | Wafer container with door actuated wafer restraint |
US7645341B2 (en) | 2003-12-23 | 2010-01-12 | Lam Research Corporation | Showerhead electrode assembly for plasma processing apparatuses |
EP1560272B1 (en) | 2004-01-29 | 2016-04-27 | Panasonic Intellectual Property Management Co., Ltd. | Solar cell module |
EP1719025B1 (en) | 2004-02-03 | 2019-10-23 | GE Healthcare Bio-Sciences Corp. | System and method for manufacturing |
KR101023375B1 (en) | 2004-03-03 | 2011-03-18 | 가부시키가이샤 브리지스톤 | Manufacturing method of electromagnetic wave shielding light transmission window material, display panel and solar cell module |
US7273526B2 (en) | 2004-04-15 | 2007-09-25 | Asm Japan K.K. | Thin-film deposition apparatus |
JP4754185B2 (en) | 2004-05-27 | 2011-08-24 | リンテック株式会社 | Semiconductor sealing resin sheet and semiconductor device manufacturing method using the same |
CN100437268C (en) | 2004-07-09 | 2008-11-26 | 鸿富锦精密工业(深圳)有限公司 | Light guiding plate mould and its preparation method |
JP4550507B2 (en) | 2004-07-26 | 2010-09-22 | 株式会社日立ハイテクノロジーズ | Plasma processing equipment |
US7628863B2 (en) | 2004-08-03 | 2009-12-08 | Applied Materials, Inc. | Heated gas box for PECVD applications |
US7087906B2 (en) | 2004-09-08 | 2006-08-08 | Nikon Corporation | Bellows with spring anti-gravity device |
US20060124169A1 (en) | 2004-12-09 | 2006-06-15 | Tokyo Electron Limited | Gas supply unit, substrate processing apparatus, and supply gas setting method |
US20060130767A1 (en) | 2004-12-22 | 2006-06-22 | Applied Materials, Inc. | Purged vacuum chuck with proximity pins |
JP4598541B2 (en) | 2005-01-14 | 2010-12-15 | 株式会社ニックス | Storage width variable plate material storage frame and assembly method thereof |
KR100678468B1 (en) | 2005-01-14 | 2007-02-02 | 삼성전자주식회사 | In-situ cleaning method of semiconductor substrate and manufacturing method of semiconductor device employing same |
TWI304241B (en) | 2005-02-04 | 2008-12-11 | Advanced Display Proc Eng Co | Vacuum processing apparatus |
US7410340B2 (en) | 2005-02-24 | 2008-08-12 | Asyst Technologies, Inc. | Direct tool loading |
US7462246B2 (en) | 2005-04-15 | 2008-12-09 | Memc Electronic Materials, Inc. | Modified susceptor for barrel reactor |
KR100688837B1 (en) | 2005-05-12 | 2007-03-02 | 삼성에스디아이 주식회사 | Chemical Vapor Deposition Apparatus for Crystalline Silicon Deposition |
JP2007012682A (en) | 2005-06-28 | 2007-01-18 | Shinka Jitsugyo Kk | Manufacturing method of optical module |
KR20080034492A (en) | 2005-08-03 | 2008-04-21 | 엔테그리스, 아이엔씨. | Transfer container |
US20070051314A1 (en) | 2005-09-08 | 2007-03-08 | Jusung Engineering Co., Ltd. | Movable transfer chamber and substrate-treating apparatus including the same |
KR101522725B1 (en) | 2006-01-19 | 2015-05-26 | 에이에스엠 아메리카, 인코포레이티드 | High Temperature ALD Inlet Manifold |
JP4895167B2 (en) | 2006-01-31 | 2012-03-14 | 東京エレクトロン株式会社 | Gas supply apparatus, substrate processing apparatus, and gas supply method |
JP4911984B2 (en) | 2006-02-08 | 2012-04-04 | 東京エレクトロン株式会社 | Gas supply apparatus, substrate processing apparatus, gas supply method, and shower head |
US8268078B2 (en) | 2006-03-16 | 2012-09-18 | Tokyo Electron Limited | Method and apparatus for reducing particle contamination in a deposition system |
US20070249173A1 (en) | 2006-04-21 | 2007-10-25 | Applied Materials, Inc. | Plasma etch process using etch uniformity control by using compositionally independent gas feed |
US8187415B2 (en) | 2006-04-21 | 2012-05-29 | Applied Materials, Inc. | Plasma etch reactor with distribution of etch gases across a wafer surface and a polymer oxidizing gas in an independently fed center gas zone |
US8231799B2 (en) | 2006-04-28 | 2012-07-31 | Applied Materials, Inc. | Plasma reactor apparatus with multiple gas injection zones having time-changing separate configurable gas compositions for each zone |
US7541292B2 (en) | 2006-04-28 | 2009-06-02 | Applied Materials, Inc. | Plasma etch process with separately fed carbon-lean and carbon-rich polymerizing etch gases in independent inner and outer gas injection zones |
US20070254483A1 (en) | 2006-04-28 | 2007-11-01 | Applied Materials, Inc. | Plasma etch process using polymerizing etch gases and an inert diluent gas in independent gas injection zones to improve etch profile or etch rate uniformity |
EP1863079B1 (en) | 2006-06-02 | 2011-08-10 | Rohm and Haas Electronic Materials, L.L.C. | Apparatus with filet radius joints |
JP5045000B2 (en) | 2006-06-20 | 2012-10-10 | 東京エレクトロン株式会社 | Film forming apparatus, gas supply apparatus, film forming method, and storage medium |
US7629124B2 (en) | 2006-06-30 | 2009-12-08 | Canon U.S. Life Sciences, Inc. | Real-time PCR in micro-channels |
JP5463536B2 (en) | 2006-07-20 | 2014-04-09 | 北陸成型工業株式会社 | Shower plate and manufacturing method thereof, and plasma processing apparatus, plasma processing method and electronic device manufacturing method using the shower plate |
US20080092944A1 (en) | 2006-10-16 | 2008-04-24 | Leonid Rubin | Semiconductor structure and process for forming ohmic connections to a semiconductor structure |
JP4429306B2 (en) | 2006-12-25 | 2010-03-10 | 三洋電機株式会社 | Solar cell and solar cell module |
JP2008205137A (en) | 2007-02-19 | 2008-09-04 | Sanyo Electric Co Ltd | Solar cell and solar cell module |
JP4840186B2 (en) | 2007-02-19 | 2011-12-21 | セイコーエプソン株式会社 | Chamber equipment |
JP5034594B2 (en) | 2007-03-27 | 2012-09-26 | 東京エレクトロン株式会社 | Film forming apparatus, film forming method, and storage medium |
US7855156B2 (en) | 2007-05-09 | 2010-12-21 | Solyndra, Inc. | Method of and apparatus for inline deposition of materials on a non-planar surface |
TWI475627B (en) | 2007-05-17 | 2015-03-01 | Brooks Automation Inc | Substrate carrier, substrate processing apparatus and system, for reducing particle contamination of substrate during processing and method of interfacing a carrier with a processing tool |
KR101359401B1 (en) | 2007-06-21 | 2014-02-10 | 주성엔지니어링(주) | High efficiency thin film solar cell and manufacturing method and apparatus thereof |
DE102007043877A1 (en) | 2007-06-29 | 2009-01-08 | Osram Opto Semiconductors Gmbh | Process for the production of optoelectronic components and optoelectronic component |
US20090014746A1 (en) | 2007-07-11 | 2009-01-15 | Ainissa Gweneth Ramirez | Solder alloys |
FR2920046A1 (en) | 2007-08-13 | 2009-02-20 | Alcatel Lucent Sas | METHOD FOR POST-PROCESSING A TRANSPORT MEDIUM FOR THE CONVEYAGE AND ATMOSPHERIC STORAGE OF SEMICONDUCTOR SUBSTRATES, AND POST-PROCESSING STATION FOR IMPLEMENTING SUCH A METHOD |
WO2009029901A1 (en) | 2007-08-31 | 2009-03-05 | Applied Materials, Inc. | Production line module for forming multiple sized photovoltaic devices |
US20100047954A1 (en) | 2007-08-31 | 2010-02-25 | Su Tzay-Fa Jeff | Photovoltaic production line |
US20090067957A1 (en) | 2007-09-06 | 2009-03-12 | Mitsuhiro Ando | Transport system with buffering |
US8313610B2 (en) | 2007-09-25 | 2012-11-20 | Lam Research Corporation | Temperature control modules for showerhead electrode assemblies for plasma processing apparatuses |
KR101177983B1 (en) | 2007-10-11 | 2012-08-29 | 발렌스 프로세스 이큅먼트, 인코포레이티드 | Chemical vapor deposition reactor |
JP5192214B2 (en) | 2007-11-02 | 2013-05-08 | 東京エレクトロン株式会社 | Gas supply apparatus, substrate processing apparatus, and substrate processing method |
JP2009135338A (en) | 2007-11-30 | 2009-06-18 | Sanyo Electric Co Ltd | Solar cell and method for manufacturing solar cell |
US8404049B2 (en) | 2007-12-27 | 2013-03-26 | Memc Electronic Materials, Inc. | Epitaxial barrel susceptor having improved thickness uniformity |
WO2009090172A2 (en) | 2008-01-14 | 2009-07-23 | Oerlikon Trading Ag, Trübbach | Apparatus and method for manufacturing fast and low cost electrical contacts to solar modules |
US8683994B2 (en) | 2008-02-20 | 2014-04-01 | Corning Incorporated | Solar heat collection element with glass-ceramic central tube |
WO2009109464A1 (en) | 2008-03-05 | 2009-09-11 | Applied Materials Inc. | Coating apparatus with rotation module |
US7989729B1 (en) | 2008-03-11 | 2011-08-02 | Kla-Tencor Corporation | Detecting and repairing defects of photovoltaic devices |
DE102008016487A1 (en) | 2008-03-31 | 2009-10-01 | Osram Opto Semiconductors Gmbh | Optoelectronic semiconductor component and method for producing an optoelectronic semiconductor component |
EP2283523B1 (en) | 2008-04-18 | 2013-10-30 | TEL Solar AG | Assembly line for photovoltaic devices |
FR2930561B1 (en) | 2008-04-28 | 2011-01-14 | Altatech Semiconductor | DEVICE AND METHOD FOR CHEMICAL TREATMENT IN STEAM PHASE. |
US20100009489A1 (en) | 2008-07-08 | 2010-01-14 | Chan Albert Tu | Method and system for producing a solar cell using atmospheric pressure plasma chemical vapor deposition |
US8298339B2 (en) | 2008-08-04 | 2012-10-30 | Xunlight Corporation | Roll-to-roll continuous thin film PV manufacturing process and equipment with real time online IV measurement |
JP5142414B2 (en) * | 2008-10-08 | 2013-02-13 | 株式会社アルバック | Vacuum processing equipment |
US8652259B2 (en) | 2008-10-09 | 2014-02-18 | Silevo, Inc. | Scalable, high-throughput, multi-chamber epitaxial reactor for silicon deposition |
US8845809B2 (en) | 2008-10-09 | 2014-09-30 | Silevo, Inc. | Scalable, high-throughput, multi-chamber epitaxial reactor for silicon deposition |
US20100096003A1 (en) | 2008-10-21 | 2010-04-22 | Dale James Hobbie | Article of manufacture for a magnetically induced photovoltaic solar cell device and the process for creating the magnetic and/or electromagnetic field |
JP5431901B2 (en) * | 2008-12-26 | 2014-03-05 | キヤノンアネルバ株式会社 | Inline vacuum processing apparatus, control method for inline vacuum processing apparatus, and method for manufacturing information recording medium |
US7897525B2 (en) | 2008-12-31 | 2011-03-01 | Archers Inc. | Methods and systems of transferring, docking and processing substrates |
US20100183825A1 (en) | 2008-12-31 | 2010-07-22 | Cambridge Nanotech Inc. | Plasma atomic layer deposition system and method |
US8110511B2 (en) | 2009-01-03 | 2012-02-07 | Archers Inc. | Methods and systems of transferring a substrate to minimize heat loss |
US20100162954A1 (en) | 2008-12-31 | 2010-07-01 | Lawrence Chung-Lai Lei | Integrated facility and process chamber for substrate processing |
US8367565B2 (en) | 2008-12-31 | 2013-02-05 | Archers Inc. | Methods and systems of transferring, docking and processing substrates |
TWI390005B (en) | 2008-12-31 | 2013-03-21 | Eternal Chemical Co Ltd | Solvent-free conductive adhesive composition and solar cell element using the same |
KR101543681B1 (en) | 2009-01-15 | 2015-08-11 | 주성엔지니어링(주) | Substrate processing system |
US8673081B2 (en) | 2009-02-25 | 2014-03-18 | Crystal Solar, Inc. | High throughput multi-wafer epitaxial reactor |
WO2010101369A2 (en) | 2009-03-03 | 2010-09-10 | 주성엔지니어링㈜ | Gas distribution apparatus, and substrate-processing apparatus comprising same |
US8246284B2 (en) | 2009-03-05 | 2012-08-21 | Applied Materials, Inc. | Stacked load-lock apparatus and method for high throughput solar cell manufacturing |
US8288645B2 (en) | 2009-03-17 | 2012-10-16 | Sharp Laboratories Of America, Inc. | Single heterojunction back contact solar cell |
US8183132B2 (en) | 2009-04-10 | 2012-05-22 | Applied Materials, Inc. | Methods for fabricating group III nitride structures with a cluster tool |
US20100273279A1 (en) | 2009-04-27 | 2010-10-28 | Applied Materials, Inc. | Production line for the production of multiple sized photovoltaic devices |
CN102449777A (en) | 2009-05-26 | 2012-05-09 | 株式会社Lg化学 | Method for producing front electrodes for high-efficiency solar cells |
US9537032B2 (en) | 2009-06-02 | 2017-01-03 | Solarcity Corporation | Low-cost high-efficiency solar module using epitaxial Si thin-film absorber and double-sided heterojunction solar cell with integrated module fabrication |
KR101062462B1 (en) | 2009-07-28 | 2011-09-05 | 엘아이지에이디피 주식회사 | Shower head and chemical vapor deposition apparatus comprising the same |
US20110033957A1 (en) | 2009-08-07 | 2011-02-10 | Applied Materials, Inc. | Integrated thin film metrology system used in a solar cell production line |
US20110033638A1 (en) | 2009-08-10 | 2011-02-10 | Applied Materials, Inc. | Method and apparatus for deposition on large area substrates having reduced gas usage |
US8968473B2 (en) | 2009-09-21 | 2015-03-03 | Silevo, Inc. | Stackable multi-port gas nozzles |
WO2011041267A2 (en) | 2009-09-29 | 2011-04-07 | Applied Materials, Inc. | Laser system for processing solar wafers in a carrier |
CN102080214B (en) | 2009-11-30 | 2013-06-05 | 鸿富锦精密工业(深圳)有限公司 | Coating device |
US8828852B2 (en) | 2009-12-10 | 2014-09-09 | California Institute Of Technology | Delta-doping at wafer level for high throughput, high yield fabrication of silicon imaging arrays |
TW201122148A (en) | 2009-12-24 | 2011-07-01 | Hon Hai Prec Ind Co Ltd | Chemical vapor deposition device |
TW201126016A (en) | 2010-01-29 | 2011-08-01 | Hon Hai Prec Ind Co Ltd | Coating device |
JP2013082951A (en) | 2010-02-18 | 2013-05-09 | Kaneka Corp | Thin-film manufacturing apparatus, method for manufacturing thin film, and method for maintaining thin-film manufacturing apparatus |
TWI460067B (en) | 2010-02-24 | 2014-11-11 | Hon Hai Prec Ind Co Ltd | Surface activating process device |
US20110245957A1 (en) | 2010-04-06 | 2011-10-06 | Applied Materials, Inc. | Advanced platform for processing crystalline silicon solar cells |
EP2561558A4 (en) | 2010-04-23 | 2014-04-16 | Solexel Inc | PASSIVATION METHODS AND APPARATUS FOR OBTAINING ULTRA-SLOW SURFACE RECOMBINATION SPEEDS FOR HIGH-EFFICIENCY SOLAR CELLS |
US8252619B2 (en) | 2010-04-23 | 2012-08-28 | Primestar Solar, Inc. | Treatment of thin film layers photovoltaic module manufacture |
US8865259B2 (en) | 2010-04-26 | 2014-10-21 | Singulus Mocvd Gmbh I.Gr. | Method and system for inline chemical vapor deposition |
US20120318340A1 (en) | 2010-05-04 | 2012-12-20 | Silevo, Inc. | Back junction solar cell with tunnel oxide |
US8686283B2 (en) | 2010-05-04 | 2014-04-01 | Silevo, Inc. | Solar cell with oxide tunneling junctions |
US9441295B2 (en) | 2010-05-14 | 2016-09-13 | Solarcity Corporation | Multi-channel gas-delivery system |
US9240513B2 (en) | 2010-05-14 | 2016-01-19 | Solarcity Corporation | Dynamic support system for quartz process chamber |
US20110285840A1 (en) | 2010-05-20 | 2011-11-24 | Applied Materials, Inc. | Solder bonding and inspection method and apparatus |
US8562745B2 (en) | 2010-05-21 | 2013-10-22 | Silevo, Inc. | Stable wafer-carrier system |
JP5474193B2 (en) | 2010-07-12 | 2014-04-16 | 株式会社アルバック | Deposition equipment |
DK2596527T3 (en) | 2010-07-22 | 2019-08-12 | Ferro Corp | METHOD FOR HERMETIC SEALING OF AN ACTIVE LAYER AND SIMILAR PHOTOVOLTAIC DEVICE |
JP2013537000A (en) | 2010-09-07 | 2013-09-26 | ダウ グローバル テクノロジーズ エルエルシー | Improved photovoltaic cell assembly |
JP2012069723A (en) | 2010-09-24 | 2012-04-05 | Hitachi Kokusai Electric Inc | Substrate processing device, gas nozzle, and substrate processing method |
KR101212889B1 (en) | 2010-10-01 | 2012-12-14 | 하이디스 테크놀로지 주식회사 | Cassette for loading Glasses |
US20120125391A1 (en) | 2010-11-19 | 2012-05-24 | Solopower, Inc. | Methods for interconnecting photovoltaic cells |
EP2489759B1 (en) | 2011-02-21 | 2014-12-10 | Applied Materials, Inc. | System for utilization improvement of process chambers and method of operating thereof |
JP5837178B2 (en) | 2011-03-22 | 2015-12-24 | アプライド マテリアルズ インコーポレイテッドApplied Materials,Incorporated | Liner assembly for chemical vapor deposition chambers |
KR101035552B1 (en) | 2011-03-24 | 2011-05-23 | (주)상아프론테크 | Solar Wafer Cassette |
JP5934336B2 (en) | 2011-03-29 | 2016-06-15 | サン ケミカル コーポレイション | High aspect ratio screen printable thick film paste composition containing wax thixotropic agent |
TW201305030A (en) | 2011-06-15 | 2013-02-01 | Entegris Inc | Solar cell process carrier |
CN103842312A (en) | 2011-09-13 | 2014-06-04 | 费罗公司 | Induction sealing of inorganic substrates |
JP5831762B2 (en) | 2011-12-21 | 2015-12-09 | 昭栄化学工業株式会社 | Thermosetting conductive paste |
KR20140116120A (en) | 2012-01-03 | 2014-10-01 | 어플라이드 머티어리얼스, 인코포레이티드 | Advanced platform for passivating crystalline silicon solar cells |
CN102559134B (en) | 2012-01-06 | 2013-12-11 | 中国工程物理研究院化工材料研究所 | Tung oil based material for solar battery packaging and packaging method and application thereof |
DE102012101456A1 (en) | 2012-02-23 | 2013-08-29 | Schott Solar Ag | Process for producing a solar cell |
JP2013222963A (en) | 2012-04-17 | 2013-10-28 | Tokyo Ohka Kogyo Co Ltd | Conveying apparatus and coating apparatus |
JP2014007309A (en) | 2012-06-26 | 2014-01-16 | Hitachi High-Technologies Corp | Deposition apparatus |
JP2013033967A (en) | 2012-08-09 | 2013-02-14 | Hitachi Kokusai Electric Inc | Substrate processing apparatus abnormality detection method and substrate processing apparatus |
US20140060633A1 (en) | 2012-08-31 | 2014-03-06 | Primestar Solar, Inc. | BACK CONTACT PASTE WITH Te ENRICHMENT CONTROL IN THIN FILM PHOTOVOLTAIC DEVICES |
JP5908096B2 (en) | 2012-09-06 | 2016-04-26 | 三菱電機株式会社 | Solar cell manufacturing apparatus and solar cell manufacturing method using the same |
WO2014045241A2 (en) | 2012-09-20 | 2014-03-27 | Ecole Polytechnique Federale De Lausanne (Epfl) | Method for hardening a coating of a solar collector element, and elements produced by means of said method |
WO2014046810A1 (en) | 2012-09-24 | 2014-03-27 | Dow Corning Corporation | Systems and methods for press curing photovoltaic cell module preassemblies |
US9558974B2 (en) | 2012-09-27 | 2017-01-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor processing station and method for processing semiconductor wafer |
US9780253B2 (en) | 2014-05-27 | 2017-10-03 | Sunpower Corporation | Shingled solar cell module |
US20140124013A1 (en) | 2012-11-08 | 2014-05-08 | Cogenra Solar, Inc. | High efficiency configuration for solar cell string |
CN103000253B (en) | 2012-11-10 | 2015-05-20 | 江苏瑞德新能源科技有限公司 | Latent-curing conductive paste and method of forming electrode on substrate thereby |
WO2014088414A1 (en) | 2012-12-03 | 2014-06-12 | Asm Ip Holding B.V. | Modular vertical furnace processing system |
KR101404986B1 (en) | 2012-12-28 | 2014-06-11 | 주식회사 선익시스템 | In-line Substrates Processing System |
US20140213016A1 (en) | 2013-01-30 | 2014-07-31 | Applied Materials, Inc. | In situ silicon surface pre-clean for high performance passivation of silicon solar cells |
US9790407B2 (en) | 2013-03-09 | 2017-10-17 | Moore John | Aqueous detergent soluble coating and adhesive and methods of temporary bonding for manufacturing |
US9117670B2 (en) | 2013-03-14 | 2015-08-25 | Sunedison Semiconductor Limited (Uen201334164H) | Inject insert liner assemblies for chemical vapor deposition systems and methods of using same |
WO2014146123A2 (en) | 2013-03-15 | 2014-09-18 | Sandia Solar Technologies Llc | Solar power panels, arrays and connection systems |
US20140287159A1 (en) | 2013-03-21 | 2014-09-25 | Intrinsiq Materials, Inc. | Conductive paste formulations for improving adhesion to plastic substrates |
JP2014197592A (en) | 2013-03-29 | 2014-10-16 | 大日本スクリーン製造株式会社 | Substrate processor |
US9159864B2 (en) | 2013-07-25 | 2015-10-13 | First Solar, Inc. | Back contact paste with Te enrichment and copper doping control in thin film photovoltaic devices |
US9373529B2 (en) | 2013-10-23 | 2016-06-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Process tool having third heating source and method of using the same |
DE102014100110A1 (en) | 2014-01-07 | 2015-07-09 | Infineon Technologies Ag | Package with connection pins with lateral reversal point and laterally exposed free end |
KR102164544B1 (en) | 2014-01-22 | 2020-10-12 | 삼성전자 주식회사 | semiconductor manufacturing apparatus including Wafer storage apparatus having gas charging units |
JP6349921B2 (en) | 2014-04-25 | 2018-07-04 | 日本電気硝子株式会社 | Glass plate holder and method for producing glass article |
CN103943727B (en) | 2014-04-30 | 2016-09-07 | 张瑜 | A kind of manufacture method of back electrode |
KR101744573B1 (en) | 2014-05-30 | 2017-06-20 | 황동석 | A jig for board holder |
US10147630B2 (en) | 2014-06-11 | 2018-12-04 | John Cleaon Moore | Sectional porous carrier forming a temporary impervious support |
CN104600158B (en) | 2015-01-13 | 2017-08-15 | 福建铂阳精工设备有限公司 | Interconnection method of crystalline silicon battery assembly |
CN105761778B (en) | 2016-04-22 | 2018-09-21 | 无锡南理工科技发展有限公司 | A kind of preparation method of low temperature curing type conductive silver paste |
-
2015
- 2015-12-30 US US14/985,143 patent/US9972740B2/en active Active
- 2015-12-30 US US14/985,263 patent/US20160359080A1/en not_active Abandoned
-
2016
- 2016-04-28 WO PCT/US2016/029763 patent/WO2016200499A1/en active Application Filing
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030008475A1 (en) * | 1999-01-08 | 2003-01-09 | Nathan W. Cheung | Method for fabricating multi-layered substrates |
US20030015991A1 (en) * | 2001-07-19 | 2003-01-23 | Tung Hsin Chih | Charging device of mobile phone suitable for mobile phones of various types |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11276759B2 (en) * | 2016-05-12 | 2022-03-15 | Globalwafers Co., Ltd. | Direct formation of hexagonal boron nitride on silicon based dielectrics |
US11289577B2 (en) | 2016-05-12 | 2022-03-29 | Globalwafers Co., Ltd. | Direct formation of hexagonal boron nitride on silicon based dielectrics |
US11626331B2 (en) * | 2017-07-18 | 2023-04-11 | Sumco Corporation | Method of evaluating silicon wafer manufacturing process and method of manufacturing silicon wafer |
WO2020069700A1 (en) * | 2018-10-05 | 2020-04-09 | Meyer Burger (Germany) Gmbh | Solar-cell coating system |
US20220112594A1 (en) * | 2020-10-14 | 2022-04-14 | Applied Materials, Inc. | Device for sealing a vacuum chamber, vacuum processing system, and method of monitoring a load lock seal |
DE102022104191A1 (en) | 2021-11-23 | 2023-05-25 | Singulus Technologies Aktiengesellschaft | METHOD AND WET BENCH FOR IN-LINE PROCESSING OF SOLAR CELL SUBSTRATES |
US20240145611A1 (en) * | 2021-11-26 | 2024-05-02 | Tongwei Solar (Meishan) Co., Ltd. | Method for preparing tunnel oxide layer and amorphous silicon thin film, and topcon cell |
CN118969602A (en) * | 2024-10-17 | 2024-11-15 | 嘉兴傲威半导体有限公司 | A glass passivation process for mesa semiconductor devices |
Also Published As
Publication number | Publication date |
---|---|
WO2016200499A1 (en) | 2016-12-15 |
US9972740B2 (en) | 2018-05-15 |
US20160359071A1 (en) | 2016-12-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9972740B2 (en) | Chemical vapor deposition tool and process for fabrication of photovoltaic structures | |
CN103959484B (en) | Method and device for manufacturing silicon heterojunction solar cells | |
CN101582464B (en) | Compositionally-graded and structurally-graded photovoltaic device and method of making the same | |
EP2331725B1 (en) | Epitaxial reactor for silicon deposition | |
US8124502B2 (en) | Semiconductor device manufacturing method, semiconductor device and semiconductor device manufacturing installation | |
KR20080033955A (en) | Semiconductor Structures, Photovoltaic Devices and Manufacturing Methods and Solar Modules | |
EP0561500B1 (en) | Semiconductor device with RF deposited intrinsic buffer layer | |
JP5840095B2 (en) | Solar cell manufacturing apparatus and solar cell manufacturing method | |
JPH11243218A (en) | Stacked photovoltaic element | |
US20180062008A1 (en) | Method and system for manufacturing electrical contact for photovoltaic structures | |
WO2010046284A1 (en) | Semiconductor device manufacturing method, semiconductor device and semiconductor device manufacturing installation | |
US7588957B2 (en) | CVD process gas flow, pumping and/or boosting | |
CN101159295A (en) | Treatment method of P/I interface of microcrystalline silicon solar cell deposited at high speed | |
KR101777598B1 (en) | method for manufacturing solar cell | |
US9842956B2 (en) | System and method for mass-production of high-efficiency photovoltaic structures | |
EP3349257B1 (en) | Method of manufacturing solar cell | |
CN110318035A (en) | The more hot filament deposit method and devices of the discrete of alloy cpd film | |
CN104505419A (en) | Crystal silicon and silicon carbide film compound unijunction PIN solar battery with transition layer, and preparation method thereof | |
JP6586238B2 (en) | Solar cell including CIGS light absorption layer and method for manufacturing the same | |
CN102144296B (en) | Photovoltaic cell and method of manufacturing a photovoltaic cell | |
JP2918814B2 (en) | Photovoltaic element and method for manufacturing the same | |
JP2918815B2 (en) | Photovoltaic element and method for manufacturing the same | |
JP3201540B2 (en) | Solar cell and method of manufacturing the same | |
CN104505418B (en) | Compound unijunction PIN solar cells of crystal silicon and silicon Germanium films with transition zone and preparation method thereof | |
CN104183667B (en) | The method for reducing bonding multijunction solar cell GaAs/InP interfaces electrical losses |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SOLARCITY CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHAE, YONGKEE;FU, JIANMING;SIGNING DATES FROM 20151222 TO 20151223;REEL/FRAME:037391/0536 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |