US20140354306A1 - Power on detection circuit - Google Patents
Power on detection circuit Download PDFInfo
- Publication number
- US20140354306A1 US20140354306A1 US14/462,600 US201414462600A US2014354306A1 US 20140354306 A1 US20140354306 A1 US 20140354306A1 US 201414462600 A US201414462600 A US 201414462600A US 2014354306 A1 US2014354306 A1 US 2014354306A1
- Authority
- US
- United States
- Prior art keywords
- circuit
- coupled
- node
- voltage
- voltage level
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/22—Modifications for ensuring a predetermined initial state when the supply voltage has been applied
- H03K17/223—Modifications for ensuring a predetermined initial state when the supply voltage has been applied in field-effect transistor switches
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R17/00—Measuring arrangements involving comparison with a reference value, e.g. bridge
- G01R17/02—Arrangements in which the value to be measured is automatically compared with a reference value
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R19/00—Arrangements for measuring currents or voltages or for indicating presence or sign thereof
- G01R19/0084—Arrangements for measuring currents or voltages or for indicating presence or sign thereof measuring voltage only
Definitions
- the disclosed systems and methods relate to integrated circuits. More specifically, the disclosed systems and methods relate to power-on-detection (POD) circuits for integrated circuits.
- POD power-on-detection
- Power-on detection (“POD”) circuits sometimes also referred to as “power detect”, “power-on-reset”, “power enable”, or “voltage detect” circuits, generally provide a power-on signal that identifies when the voltage level of a power supply voltage source has attained a predetermined acceptable level.
- Such circuits are typically implemented in a semiconductor device to prevent malfunctions from occurring when a power supply voltage is applied to the semiconductor device.
- a reset signal resets the semiconductor device if a power supply voltage has been applied but does not reached a predetermined voltage level. The reset signal is released after the power supply has reached the predetermined voltage level range.
- FIG. 1 illustrates one example of a conventional POD circuit 100 .
- the POD circuit 100 includes an array of resistors 104 , switches 112 , 114 , an inverter 118 , and a comparator 102 .
- the resistor array 104 includes resistors 106 , 108 , and 110 coupled in series between a voltage source VDD and ground.
- Switch 112 is coupled to node 118 , which is disposed between resistors 106 and 108 , and to node 122 , which is coupled to an input of comparator 102 .
- Switch 114 is also coupled to node 122 and to node 120 , which is disposed between resistors 108 and 110 .
- switches 112 and 114 The opening and closing of switches 112 and 114 is controlled by the feedback from the output of the comparator 102 . As shown in FIG. 1 , switch 112 receives feedback directly from the output of comparator 102 , and switch 114 receives feedback from comparator 102 through inverter 118 , which is coupled to node 116 at the output of comparator 102 .
- Comparator 102 compares the voltage received at node 122 from either node 118 or 120 with the reference voltage, VREF.
- the comparator will output a logic “1” or a logic “0” depending on whether the voltage received from node 122 is greater than or less than the reference voltage. For example, the comparator may output a logic “0” if the reference voltage is greater than the voltage at node 122 and output a logic “1” if the reference voltage is less than the voltage at node 122 .
- the output of comparator 102 RSN, is used as the power-on-reset signal.
- FIG. 2 illustrates another example of a conventional POD circuit 200 .
- the POD circuit includes first and second comparators 202 A, 202 B (collectively referred to as “comparators 202 ”), an array of resistors 204 , and logic circuitry 212 .
- the resistor array 204 includes resistors 206 , 208 , 210 coupled in series between voltage source VDD and ground.
- Comparator 202 A receives a bandgap voltage, VREF, as one input and a voltage from node 214 as a second input.
- comparator 202 B receives the reference voltage, VREF, as one input and a voltage from node 216 as a second input.
- the comparators 202 compare the voltages received from nodes 214 and 216 to the reference voltage, VREF, and outputs a logic “1” or a logic “0” based on the comparison. For example, if voltage received from node 214 is greater than the reference voltage, VREF, then comparator 202 A may output a logic “1” and vice versa.
- Logic circuitry 214 typically includes a plurality of logic gates and receives the outputs from the comparators 202 as inputs. The logic circuitry 214 outputs a power-on-reset signal, RSN, based on the signals received from the comparators 204 .
- each of the POD circuits 100 , 200 is susceptible to generating an undesirable false power on or reset signal.
- a power-on-detection (POD) circuit includes first and second comparators, a voltage divider, a detection circuit, and logic circuitry. Each of the first and second comparators have first and second inputs. The first inputs of the first and second comparators receive a reference voltage potential from a reference voltage source node.
- the voltage divider includes first, second, and third resistors. The first and second resistors are coupled together at a first node, and the second and third resistors are coupled together at a second node. The second input of the first comparator is coupled to the first node, and the second input of the second comparator is coupled to the second node.
- the detection circuit is coupled between a first voltage source node and the first resistor of the voltage divider.
- the detection circuit generates a control signal in response to the first voltage source node having a voltage potential higher than ground.
- the control signal controls the turning on and off of the first and second comparators.
- the logic circuitry is coupled to outputs of the first and second comparators and outputs a power identification signal based on the outputs of the first and second comparators.
- a power-on-detection (POD) circuit includes first and second comparator circuits each having first and second inputs, a voltage divider circuit, a detection circuit, and logic circuitry.
- the first inputs of the first and second comparator circuits are coupled to a reference voltage node having a reference voltage potential.
- the voltage divider circuit having first and second nodes.
- the first node is coupled to the second input of the first comparator circuit, and the second node is coupled to the second input of the second comparator circuit.
- the detection circuit is coupled between a first voltage source node and the voltage divider circuit. The detection circuit generates a control signal in response to the first power supply having a higher voltage potential than ground.
- the control signal controls the turning on and off of the first and second comparator circuits.
- the logic circuitry is coupled to outputs of the first and second comparator circuits and outputs a power identification signal based on signals received from the outputs of the first and second comparator circuits.
- FIG. 1 illustrates one example of a conventional POD circuit.
- FIG. 2 illustrates another example of a conventional POD circuit.
- FIGS. 3A-3C illustrate various examples of an improved POD circuits.
- FIGS. 4A and 4B illustrate examples of comparators in accordance with the improved POD circuits illustrated in FIGS. 3A-3C .
- FIG. 5A is a voltage versus time graph of a conventional POD circuit.
- FIG. 5B is a voltage versus time graph of an improved POD circuit.
- FIG. 3A illustrates one example of an improved POD circuit 300 A.
- the POD circuit 300 A includes detection circuit 302 , voltage divider 316 having resistors 318 , 320 , 322 coupled in series with the detection circuit 302 , first and second comparators 400 A, 400 B, logic circuitry 328 , and an AND gate 330 .
- the detection circuit 302 includes transistors 304 , 306 , 308 , a capacitor 310 , and an inverter 312 .
- P-channel MOSFET transistor 304 and N-channel MOSFET transistor 306 receive a bandgap voltage reference, VREF, at their gates and have their drains coupled to one another at node 314 .
- the gate of transistor 304 in detection circuit 302 ′ may be coupled to ground instead of to the reference voltage, VREF.
- the source of transistor 304 is coupled to voltage source VDD
- the source of transistor 306 is coupled to ground.
- P-channel MOSFET transistor 308 has its source coupled to voltage source VDD and its drain coupled to the drains of transistors 304 and 306 at node 314 .
- the gate of transistor 308 is also coupled to capacitor 310 , which is also coupled to voltage source VDD.
- the drain of transistor 308 is coupled to resistor 318 .
- the input of inverter 312 is coupled to capacitor 310 at node 332 and the output is coupled to an input of AND gate 330 .
- Comparator 400 A receives the reference voltage, VREF, as one input and a voltage from node 324 disposed between resistors 318 and 320 as a second input.
- Comparator 400 B receives the reference voltage, VREF, as one input and a voltage from node 326 disposed between resistors 320 and 322 as a second input.
- the outputs of comparators 400 A and 400 B are input into the logic circuitry 328 , which outputs a signal to AND gate 330 .
- FIG. 4A illustrates one example of the comparator 400 A in accordance with FIGS. 3A-3C .
- comparator 400 A includes first and second inverters 402 , 404 coupled together in series.
- the first inverter 402 receives the output of inverter 312 (shown in FIGS. 3A-3C ) as an input.
- P-channel MOSFET transistor 418 has its source coupled to the sources of transistors 408 , 410 , and 420 , and has its gate coupled to the output of inverter 404 .
- P-channel MOSFET transistors 408 and 410 have their gates coupled together and to the drain of transistor 412 at node 432 .
- N-channel MOSFET transistor 412 receives the reference voltage, VREF, at its gate and has its source coupled to the source of transistor 414 and to the drain of transistor 416 at node 438 .
- the gate of transistor 416 is coupled to the gate and drain of transistor 406 , which are coupled to a current source 430 at node 440 .
- the source of transistor 406 is coupled to ground as are the sources of transistors 416 , 422 , and 424 .
- the gate of transistor 414 receives a voltage from node 324 as illustrated in FIG. 3A .
- the drain of transistor 414 is coupled to the drains of transistors 410 and 418 and to the gate of transistor 420 at node 436 .
- the drain of transistor 420 is coupled to the drains of transistors 422 and 424 and to the input of inverter 426 at node 442 .
- the gate of transistor 424 is coupled to the output of inverter 402 and to the input of inverter 404 at node 444 .
- the output of inverter 426 is coupled to the input of inverter 428 , and the output of inverter 428 is then input into the logic circuitry 328 as illustrated in FIG. 3A .
- FIG. 4B illustrates one example of the comparator 400 B in accordance with FIGS. 3A-3B .
- Comparator 400 B has a similar architecture to comparator 400 A and like items are indicated by like reference numerals; descriptions of like items are not repeated.
- the gate of transistor 414 is coupled to node 326 as seen in FIGS. 3A-3C .
- decoupling capacitors 446 and 448 may be coupled in parallel, e.g., across the source and drain, with transistor 418 and 424 , respectively.
- FIG. 3C illustrates another example of a POD circuit 300 C.
- the POD circuit 300 C has a similar configuration to the POD circuits illustrated in FIGS. 3A and 3B and like items are indicated by like reference numerals; the description of like items is not repeated.
- the detection circuit 302 ′′ includes a transistor 336 having its drain coupled to the drain of transistor 308 and to resistor 318 of the voltage divider 316 at node 334 .
- the source of transistor 336 is coupled to ground, and the gate of transistor 336 is coupled to the drains of transistors 304 and 306 , to the gate of transistor 308 , and to the input of inverter 312 at node 332 .
- VDD When the device in which the POD circuit is integrated is powered off, VDD will equal approximately zero volts as will the reference voltage, VREF. When the device is turned on, VDD will ramp up to its normal operating voltage level.
- Capacitor 310 of detection circuit 302 provides VDD to resistor 318 through transistor 308 of voltage divider 316 after a period of time, which is related to the charging time of the capacitor 310 .
- the size and charging time of the capacitor 310 may be varied. The delay provided by capacitor 310 advantageously prevents the detection circuit 302 from outputting a VDD through transistor 308 to voltage divider 316 until VREF stabilizes at its steady state voltage.
- the voltage potential of voltage source VDD is applied across the voltage divider 316 .
- the detection circuit 302 also controls the turning on of comparators 400 A and 400 B as it outputs an inverted status signal at node SW through inverter 312 .
- the detection circuit 302 detects the power is on, e.g., voltage VDD is at its normal operation voltage level above ground potential, it will output a logic “0” to node SW through inverter 312 .
- inverter 402 receives the signal from node SW and outputs the inverted signal to node 444 .
- Transistor 424 has its gate coupled to node 444 and receives the inverted signal at its gate.
- Inverter 404 inverts the signal at node 444 and outputs the inverted signal to the gate of transistor 418 . Accordingly, the turning on and off of transistors 418 and 424 , and consequently the comparator 400 A, is controlled by signal output from detection circuit 302 at node SW.
- the differential amplifier comprising transistors 408 , 410 , 412 , 414 , and 416 outputs a signal based on the voltage difference between the voltage received from node 324 and the reference voltage VREF. For example, if the voltage received from node 324 is greater than the reference voltage VREF, then the comparator 400 A may output a logic “1” to the logic circuits 328 through inverter 428 . Alternatively, if the voltage received from node 324 is equal to or less than the reference voltage VREF, then the comparator 400 A may output a logic “0” to the logic circuitry.
- comparator 400 A may be configured to output a logic “1” if the reference voltage is greater than the voltage at node 324 and a logic “0” if the reference voltage is less than the voltage at node 324 .
- comparator 400 B The operation of comparator 400 B is similar to the operation of comparator of 400 A.
- inverter 402 of comparator 400 B receives the status signal from detector circuit 302 ′ at node SW as shown in FIG. 4B .
- the output of inverter 402 is received at the gate of transistor 424 controlling the turning on and off of transistor 424 .
- the output of inverter 402 is also inverted by inverter 404 , which outputs the inverted signal to the gate of transistor 418 controlling the turning on and off of transistor 418 .
- Capacitors 446 and 448 respectively connected across source and drains of transistors 418 and 426 act as decoupling capacitors to decouple comparator 400 B from comparator 400 A to avoid false detection.
- Comparator 400 B receives the voltage from node 326 at the gate of transistor 414 and the bandgap reference voltage VREF at the gate of transistor 412 as shown in FIG. 4B . With transistors 418 and 424 of comparator 400 B off, the differential amplifier comprising transistors 408 , 410 , 412 , 414 , and 416 outputs a signal based on the voltage difference between the voltage received from node 326 and the reference voltage VREF as described above with respect to comparator 400 A.
- the logic circuitry 328 receives the outputs from comparators 400 A and 400 B as inputs and outputs a signal to AND gate 330 .
- AND gate 330 receives the output from logic circuitry 328 as an input, along with the status signal output from the detector circuit 302 from node SW.
- AND gate 330 outputs a signal identifying if the power status, e.g., if the power is on or off, based on the inputs.
- FIG. 5A illustrates a voltage versus time diagram of a conventional POD circuit, such as the ones illustrated in FIGS. 1 and 2
- FIG. 5B illustrates a voltage versus time diagram of an improved POD circuit 300 , such as the ones illustrated in FIGS. 3A-3B
- VDD and the reference voltage VREF ramp up from zero volts toward their normal operating voltages between times t 1 and t 2
- the power on signal RSN also increases between times t 1 and t 2
- the power on signal RSN has a voltage identifying a power on state of the device to which the POD circuit 300 is coupled. However, this power on signal is in error as the device is not fully powered until time t 4 and thus the power on signal RSN is a false signal.
- a similar false signal occurs between times t 8 and t 9 .
- the power supply VDD powers down between times t 5 and t 7 and then ramps back up between times t 7 and t 11 during a reset operation.
- the transitioning of the power supply voltage VDD between times t 5 and t 7 causes the power on signal RSN to transition to a low signal at time t 6 and the reference voltage VREF to be in an unsteady state between times t 6 and t 9 .
- the false detection of power on signal RSN between times t 7 and t 8 is a result of the unsteady state of the reference voltage VREF.
- FIG. 5B is a voltage versus time diagram of an improved POD circuit 300 , such as those illustrated in FIGS. 3A-3C .
- the power on signal RSN does not increase to as high a voltage compared to the conventional POD circuit during the same period of time, i.e., between t 1 and t 2 .
- a falsely triggered power on signal RSN is not generated during the powering up period between t 6 and t 7 .
- the improved POD circuit 300 as described herein prevents false detection signal that may occur during power up or reset due to the reference voltage, VREF, being at a voltage level that is less than its steady state voltage.
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Electronic Switches (AREA)
- Measurement Of Current Or Voltage (AREA)
- Tests Of Electronic Circuits (AREA)
Abstract
A power-on-detection (POD) circuit includes a detection circuit, first and second comparison circuits, and logic circuitry. The detection circuit includes a capacitor configured to charge from a first voltage level to a second voltage level. The first comparison circuit is configured to compare a third voltage level to a reference voltage level, and the second comparison circuit is configured to compare a fourth voltage level to the reference voltage level. The third and fourth levels are based on the second voltage level. The logic circuitry is coupled to an output of the first comparison circuit and to an output of the second comparison circuit and is configured to output a power identification signal based on the outputs of the first and second comparison circuits. The detection circuit is configured to turn on the first and second comparison circuits based on a voltage level of the capacitor.
Description
- This application is a continuation of U.S. patent application Ser. No. 12/828,437, filed Jul. 1, 2010, now U.S. Pat. No. ______,______, which claims priority to U.S. provisional patent application Ser. No. 61/243,222 filed on Sep. 17, 2009, the entireties of which are incorporated by reference herein.
- The disclosed systems and methods relate to integrated circuits. More specifically, the disclosed systems and methods relate to power-on-detection (POD) circuits for integrated circuits.
- Power-on detection (“POD”) circuits, sometimes also referred to as “power detect”, “power-on-reset”, “power enable”, or “voltage detect” circuits, generally provide a power-on signal that identifies when the voltage level of a power supply voltage source has attained a predetermined acceptable level. Such circuits are typically implemented in a semiconductor device to prevent malfunctions from occurring when a power supply voltage is applied to the semiconductor device. When the semiconductor device is operated before the power supply voltage reaches the suitable operational level, abnormal operations may occur that may cause device failure. Accordingly, a reset signal resets the semiconductor device if a power supply voltage has been applied but does not reached a predetermined voltage level. The reset signal is released after the power supply has reached the predetermined voltage level range.
-
FIG. 1 illustrates one example of aconventional POD circuit 100. As shown inFIG. 1 , thePOD circuit 100 includes an array ofresistors 104,switches inverter 118, and acomparator 102. Theresistor array 104 includesresistors Switch 112 is coupled tonode 118, which is disposed betweenresistors 106 and 108, and tonode 122, which is coupled to an input ofcomparator 102.Switch 114 is also coupled tonode 122 and tonode 120, which is disposed betweenresistors switches comparator 102. As shown inFIG. 1 ,switch 112 receives feedback directly from the output ofcomparator 102, andswitch 114 receives feedback fromcomparator 102 throughinverter 118, which is coupled tonode 116 at the output ofcomparator 102. -
Comparator 102 compares the voltage received atnode 122 from eithernode node 122 is greater than or less than the reference voltage. For example, the comparator may output a logic “0” if the reference voltage is greater than the voltage atnode 122 and output a logic “1” if the reference voltage is less than the voltage atnode 122. The output ofcomparator 102, RSN, is used as the power-on-reset signal. -
FIG. 2 illustrates another example of aconventional POD circuit 200. As shown inFIG. 2 , the POD circuit includes first andsecond comparators resistors 204, andlogic circuitry 212. Theresistor array 204 includesresistors Comparator 202A receives a bandgap voltage, VREF, as one input and a voltage fromnode 214 as a second input. Similarly,comparator 202B receives the reference voltage, VREF, as one input and a voltage fromnode 216 as a second input. The comparators 202 compare the voltages received fromnodes node 214 is greater than the reference voltage, VREF, thencomparator 202A may output a logic “1” and vice versa.Logic circuitry 214 typically includes a plurality of logic gates and receives the outputs from the comparators 202 as inputs. Thelogic circuitry 214 outputs a power-on-reset signal, RSN, based on the signals received from thecomparators 204. However, each of thePOD circuits - Accordingly, an improved POD circuit is desirable.
- In some embodiments, a power-on-detection (POD) circuit includes first and second comparators, a voltage divider, a detection circuit, and logic circuitry. Each of the first and second comparators have first and second inputs. The first inputs of the first and second comparators receive a reference voltage potential from a reference voltage source node. The voltage divider includes first, second, and third resistors. The first and second resistors are coupled together at a first node, and the second and third resistors are coupled together at a second node. The second input of the first comparator is coupled to the first node, and the second input of the second comparator is coupled to the second node. The detection circuit is coupled between a first voltage source node and the first resistor of the voltage divider. The detection circuit generates a control signal in response to the first voltage source node having a voltage potential higher than ground. The control signal controls the turning on and off of the first and second comparators. The logic circuitry is coupled to outputs of the first and second comparators and outputs a power identification signal based on the outputs of the first and second comparators.
- In some embodiments, a power-on-detection (POD) circuit includes first and second comparator circuits each having first and second inputs, a voltage divider circuit, a detection circuit, and logic circuitry. The first inputs of the first and second comparator circuits are coupled to a reference voltage node having a reference voltage potential. The voltage divider circuit having first and second nodes. The first node is coupled to the second input of the first comparator circuit, and the second node is coupled to the second input of the second comparator circuit. The detection circuit is coupled between a first voltage source node and the voltage divider circuit. The detection circuit generates a control signal in response to the first power supply having a higher voltage potential than ground. The control signal controls the turning on and off of the first and second comparator circuits. The logic circuitry is coupled to outputs of the first and second comparator circuits and outputs a power identification signal based on signals received from the outputs of the first and second comparator circuits.
-
FIG. 1 illustrates one example of a conventional POD circuit. -
FIG. 2 illustrates another example of a conventional POD circuit. -
FIGS. 3A-3C illustrate various examples of an improved POD circuits. -
FIGS. 4A and 4B illustrate examples of comparators in accordance with the improved POD circuits illustrated inFIGS. 3A-3C . -
FIG. 5A is a voltage versus time graph of a conventional POD circuit. -
FIG. 5B is a voltage versus time graph of an improved POD circuit. -
FIG. 3A illustrates one example of animproved POD circuit 300A. As shown inFIG. 3A , thePOD circuit 300A includesdetection circuit 302,voltage divider 316 havingresistors detection circuit 302, first andsecond comparators logic circuitry 328, and an ANDgate 330. Thedetection circuit 302 includestransistors capacitor 310, and aninverter 312. - P-
channel MOSFET transistor 304 and N-channel MOSFET transistor 306 receive a bandgap voltage reference, VREF, at their gates and have their drains coupled to one another atnode 314. Note that in some embodiments, such as the one illustrated inFIG. 3B , the gate oftransistor 304 indetection circuit 302′ may be coupled to ground instead of to the reference voltage, VREF. Referring again toFIG. 3A , the source oftransistor 304 is coupled to voltage source VDD, and the source oftransistor 306 is coupled to ground. P-channel MOSFET transistor 308 has its source coupled to voltage source VDD and its drain coupled to the drains oftransistors node 314. Atnode 332, the gate oftransistor 308 is also coupled tocapacitor 310, which is also coupled to voltage source VDD. The drain oftransistor 308 is coupled toresistor 318. The input ofinverter 312 is coupled tocapacitor 310 atnode 332 and the output is coupled to an input of ANDgate 330. -
Comparator 400A receives the reference voltage, VREF, as one input and a voltage fromnode 324 disposed betweenresistors Comparator 400B receives the reference voltage, VREF, as one input and a voltage fromnode 326 disposed betweenresistors comparators logic circuitry 328, which outputs a signal to ANDgate 330. -
FIG. 4A illustrates one example of thecomparator 400A in accordance withFIGS. 3A-3C . As illustrated inFIG. 4A ,comparator 400A includes first andsecond inverters first inverter 402 receives the output of inverter 312 (shown inFIGS. 3A-3C ) as an input. P-channel MOSFET transistor 418 has its source coupled to the sources oftransistors inverter 404. P-channel MOSFET transistors transistor 412 atnode 432. N-channel MOSFET transistor 412 receives the reference voltage, VREF, at its gate and has its source coupled to the source oftransistor 414 and to the drain oftransistor 416 atnode 438. The gate oftransistor 416 is coupled to the gate and drain oftransistor 406, which are coupled to acurrent source 430 atnode 440. The source oftransistor 406 is coupled to ground as are the sources oftransistors - The gate of
transistor 414 receives a voltage fromnode 324 as illustrated inFIG. 3A . The drain oftransistor 414 is coupled to the drains oftransistors transistor 420 atnode 436. The drain oftransistor 420 is coupled to the drains oftransistors inverter 426 atnode 442. The gate oftransistor 424 is coupled to the output ofinverter 402 and to the input ofinverter 404 atnode 444. The output ofinverter 426 is coupled to the input ofinverter 428, and the output ofinverter 428 is then input into thelogic circuitry 328 as illustrated inFIG. 3A . -
FIG. 4B illustrates one example of thecomparator 400B in accordance withFIGS. 3A-3B .Comparator 400B has a similar architecture tocomparator 400A and like items are indicated by like reference numerals; descriptions of like items are not repeated. As shown inFIG. 4B , the gate oftransistor 414 is coupled tonode 326 as seen inFIGS. 3A-3C . Additionally,decoupling capacitors transistor -
FIG. 3C illustrates another example of aPOD circuit 300C. As shown inFIG. 3C , thePOD circuit 300C has a similar configuration to the POD circuits illustrated inFIGS. 3A and 3B and like items are indicated by like reference numerals; the description of like items is not repeated. Thedetection circuit 302″ includes atransistor 336 having its drain coupled to the drain oftransistor 308 and to resistor 318 of thevoltage divider 316 atnode 334. The source oftransistor 336 is coupled to ground, and the gate oftransistor 336 is coupled to the drains oftransistors transistor 308, and to the input ofinverter 312 atnode 332. - The operation of the
POD circuit 300A is described with reference toFIGS. 3A and 4A . When the device in which the POD circuit is integrated is powered off, VDD will equal approximately zero volts as will the reference voltage, VREF. When the device is turned on, VDD will ramp up to its normal operating voltage level.Capacitor 310 ofdetection circuit 302 provides VDD to resistor 318 throughtransistor 308 ofvoltage divider 316 after a period of time, which is related to the charging time of thecapacitor 310. One skilled in the art will understand that the size and charging time of thecapacitor 310 may be varied. The delay provided bycapacitor 310 advantageously prevents thedetection circuit 302 from outputting a VDD throughtransistor 308 tovoltage divider 316 until VREF stabilizes at its steady state voltage. - Once the power on has been detected by
detection circuit 302, the voltage potential of voltage source VDD is applied across thevoltage divider 316. Thedetection circuit 302 also controls the turning on ofcomparators inverter 312. For example, when thedetection circuit 302 detects the power is on, e.g., voltage VDD is at its normal operation voltage level above ground potential, it will output a logic “0” to node SW throughinverter 312. - As shown in
FIG. 4A ,inverter 402 receives the signal from node SW and outputs the inverted signal tonode 444.Transistor 424 has its gate coupled tonode 444 and receives the inverted signal at its gate.Inverter 404 inverts the signal atnode 444 and outputs the inverted signal to the gate oftransistor 418. Accordingly, the turning on and off oftransistors comparator 400A, is controlled by signal output fromdetection circuit 302 at node SW. Withtransistors amplifier comprising transistors node 324 and the reference voltage VREF. For example, if the voltage received fromnode 324 is greater than the reference voltage VREF, then thecomparator 400A may output a logic “1” to thelogic circuits 328 throughinverter 428. Alternatively, if the voltage received fromnode 324 is equal to or less than the reference voltage VREF, then thecomparator 400A may output a logic “0” to the logic circuitry. One skilled in the art will understand thatcomparator 400A may be configured to output a logic “1” if the reference voltage is greater than the voltage atnode 324 and a logic “0” if the reference voltage is less than the voltage atnode 324. - The operation of
comparator 400B is similar to the operation of comparator of 400A. For example,inverter 402 ofcomparator 400B receives the status signal fromdetector circuit 302′ at node SW as shown inFIG. 4B . The output ofinverter 402 is received at the gate oftransistor 424 controlling the turning on and off oftransistor 424. The output ofinverter 402 is also inverted byinverter 404, which outputs the inverted signal to the gate oftransistor 418 controlling the turning on and off oftransistor 418.Capacitors transistors comparator 400B fromcomparator 400A to avoid false detection.Comparator 400B receives the voltage fromnode 326 at the gate oftransistor 414 and the bandgap reference voltage VREF at the gate oftransistor 412 as shown inFIG. 4B . Withtransistors comparator 400B off, the differentialamplifier comprising transistors node 326 and the reference voltage VREF as described above with respect tocomparator 400A. - The
logic circuitry 328 receives the outputs fromcomparators gate 330. ANDgate 330 receives the output fromlogic circuitry 328 as an input, along with the status signal output from thedetector circuit 302 from node SW. ANDgate 330 outputs a signal identifying if the power status, e.g., if the power is on or off, based on the inputs. -
FIG. 5A illustrates a voltage versus time diagram of a conventional POD circuit, such as the ones illustrated inFIGS. 1 and 2 , andFIG. 5B illustrates a voltage versus time diagram of an improved POD circuit 300, such as the ones illustrated inFIGS. 3A-3B . As shown inFIG. 5A , as VDD and the reference voltage VREF ramp up from zero volts toward their normal operating voltages between times t1 and t2. The power on signal RSN also increases between times t1 and t2. At time t2, the power on signal RSN has a voltage identifying a power on state of the device to which the POD circuit 300 is coupled. However, this power on signal is in error as the device is not fully powered until time t4 and thus the power on signal RSN is a false signal. - A similar false signal occurs between times t8 and t9. As shown in
FIG. 5A , the power supply VDD powers down between times t5 and t7 and then ramps back up between times t7 and t11 during a reset operation. The transitioning of the power supply voltage VDD between times t5 and t7 causes the power on signal RSN to transition to a low signal at time t6 and the reference voltage VREF to be in an unsteady state between times t6 and t9. The false detection of power on signal RSN between times t7 and t8 is a result of the unsteady state of the reference voltage VREF. -
FIG. 5B is a voltage versus time diagram of an improved POD circuit 300, such as those illustrated inFIGS. 3A-3C . As shown inFIG. 5B , the power on signal RSN does not increase to as high a voltage compared to the conventional POD circuit during the same period of time, i.e., between t1 and t2. Similarly, a falsely triggered power on signal RSN is not generated during the powering up period between t6 and t7. The improved POD circuit 300 as described herein prevents false detection signal that may occur during power up or reset due to the reference voltage, VREF, being at a voltage level that is less than its steady state voltage. - Although the invention has been described in terms of exemplary embodiments, it is not limited thereto. Rather, the appended claims should be construed broadly, to include other variants and embodiments of the invention, which may be made by those skilled in the art without departing from the scope and range of equivalents of the invention.
Claims (20)
1. A power-on-detection (POD) circuit, comprising:
a detection circuit including a capacitor configured to charge from a first voltage level to a second voltage level;
a first comparison circuit configured to compare a third voltage level to a reference voltage level;
a second comparison circuit configured to compare a fourth voltage level to the reference voltage level; and
logic circuitry coupled to an output of the first comparison circuit and to an output of the second comparison circuit, the logic circuitry configured to output a power identification signal based on the outputs of the first and second comparison circuits,
wherein the third voltage level and the fourth voltage level are based on the second voltage level, and
wherein the detection circuit is configured to turn on the first and second comparison circuits based on a voltage level of the capacitor.
2. The POD circuit of claim 1 , further comprising a voltage divider circuit coupled to the detection circuit and to the first and second comparison circuits, the voltage divider circuit configured to output the third and fourth voltage levels.
3. The POD circuit of claim 1 , wherein the detection circuit includes
a first MOS transistor having a source coupled to a first voltage source node,
a second MOS transistor having a source and a drain, the drain of the second MOS transistor coupled to a drain of the first MOS transistor, and
a third MOS transistor having a source coupled to the first voltage source node and a gate coupled to the drains of the first and second MOS transistors at a third node that also is coupled to the capacitor.
4. The POD circuit of claim 3 , further comprising a voltage divider circuit, including
a first resistor coupled to the third MOS transistor of the detection circuit,
a second resistor coupled to the first resistor at a first node that also is coupled to an input of the first comparison circuit, and
a third resistor coupled to the second resistor at a second node that also is coupled to an input of the second comparison circuit.
5. The POD circuit of claim 3 , wherein the detection circuit includes an inverter having an input coupled to the third node and an output coupled to the first and second comparison circuits.
6. The POD circuit of claim 3 , wherein at least one of the first and second MOS transistors configured to receive the reference voltage level at its respective gate.
7. The POD circuit of claim 1 , wherein the first comparator circuit includes a differential amplifier for generating an output signal identifying if the third voltage level is greater than the reference voltage level.
8. The POD circuit of claim 1 , wherein the second comparator circuit includes a differential amplifier for generating an output signal identifying if the fourth voltage level is greater than the reference voltage level.
9. A method, comprising:
charging a capacitor of a detection circuit from a first voltage level to a second voltage level;
outputting a third voltage level and a fourth voltage level from a voltage divider circuit, each of the third and fourth voltage levels being less than the second voltage level;
comparing the third voltage level to a reference voltage received from a reference voltage source at a first comparator;
comparing the fourth voltage level to the reference voltage at a second comparator; and
outputting a power identification signal from logic circuitry in response to receiving a first output voltage level from the first comparator and a second output voltage level from the second comparator.
10. The method of claim 9 , further comprising turning on the first and second comparators in response to the capacitor of the detection circuit charging from the first voltage level to the second voltage level.
11. The method of claim 9 , further comprising receiving the reference voltage at a gate of at least one transistor of the detection circuit.
12. The method of claim 9 , further comprising
receiving the reference voltage at a gate of a first transistor of the detection circuit; and
receiving the reference voltage at a gate of a second transistor of the detection circuit,
wherein the first and second transistors are coupled together at a node that also is coupled to the capacitor.
13. A power-on-detection (POD) circuit, comprising:
first and second comparator circuits each having first and second inputs, the first inputs of the first and second comparator circuits receiving a reference voltage from a reference voltage source node;
a voltage divider circuit including a first node and a second node, the first node of the voltage divider circuit coupled to the second input of the first comparator circuit and the second node of the voltage divider circuit coupled to the second input of the second comparator circuit;
a detection circuit including
a first MOS transistor having a source coupled to a first voltage source node,
a second MOS transistor having a source and a drain, the drain of the second MOS transistor coupled to a drain of the first MOS transistor,
a third MOS transistor having a drain coupled to the voltage divider circuit, a source coupled to the first voltage source node, and a gate coupled to the drains of the first and second MOS transistors at a third node, and
a capacitor coupled between the first voltage source node and the third node; and
logic circuitry coupled to an output of each of the first and second comparator circuits, the logic circuitry outputting a power identification signal based on the outputs of the first and second comparator circuits.
14. The POD circuit of claim 13 , wherein the voltage divider circuit includes a plurality of resistors coupled between the detection circuit and a second voltage source node.
15. The POD circuit of claim 13 , wherein the voltage divider circuit includes
a first resistor coupled to the drain of the third MOS transistor and to the first node;
a second resistor coupled to the first node and to the second node; and
a third resistor coupled to the second node and to a second voltage source node.
16. The POD circuit of claim 13 , wherein the detection circuit includes an inverter coupled to the third node and to the first and second comparator circuits.
17. The POD circuit of claim 13 , wherein a gate of at least one of the first and second MOS transistors is coupled to the reference voltage source node.
18. The POD circuit of claim 13 , wherein the first comparator circuit includes a differential amplifier for generating an output signal identifying if the voltage potential of the first node of the voltage divider is greater than the reference voltage potential.
19. The POD circuit of claim 13 , wherein the second comparator circuit includes a differential amplifier for generating an output signal identifying if a voltage potential of the second node of the voltage divider is greater than the reference voltage potential.
20. The POD circuit of claim 13 , wherein the logic circuitry includes an AND gate receiving the control signal as an input.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/462,600 US10267827B2 (en) | 2009-09-17 | 2014-08-19 | Power on detection circuit |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US24322209P | 2009-09-17 | 2009-09-17 | |
US12/828,437 US8823418B2 (en) | 2009-09-17 | 2010-07-01 | Power on detection circuit |
US14/462,600 US10267827B2 (en) | 2009-09-17 | 2014-08-19 | Power on detection circuit |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/828,437 Continuation US8823418B2 (en) | 2009-09-17 | 2010-07-01 | Power on detection circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140354306A1 true US20140354306A1 (en) | 2014-12-04 |
US10267827B2 US10267827B2 (en) | 2019-04-23 |
Family
ID=43729885
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/828,437 Active 2030-11-08 US8823418B2 (en) | 2009-09-17 | 2010-07-01 | Power on detection circuit |
US14/462,600 Active US10267827B2 (en) | 2009-09-17 | 2014-08-19 | Power on detection circuit |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/828,437 Active 2030-11-08 US8823418B2 (en) | 2009-09-17 | 2010-07-01 | Power on detection circuit |
Country Status (2)
Country | Link |
---|---|
US (2) | US8823418B2 (en) |
CN (1) | CN102025263B (en) |
Families Citing this family (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8212546B2 (en) * | 2008-03-20 | 2012-07-03 | Entropic Communications, Inc. | Wideband CMOS RMS power detection scheme |
JP5291052B2 (en) * | 2010-06-09 | 2013-09-18 | パナソニック株式会社 | Power supply detection circuit |
JP5972808B2 (en) * | 2013-01-30 | 2016-08-17 | ルネサスエレクトロニクス株式会社 | Monitor circuit, semiconductor integrated circuit, semiconductor device, and power supply voltage control method thereof |
US9395733B2 (en) * | 2013-08-23 | 2016-07-19 | Macronix International Co., Ltd. | Voltage adjusting circuit applied to reference circuit |
CN104635822B (en) * | 2013-11-12 | 2016-07-27 | 奇景光电股份有限公司 | Power On Reset Circuit |
US9374080B2 (en) * | 2013-11-14 | 2016-06-21 | Advanced Micro Devices, Inc. | Method and apparatus for power-up detection for an electrical monitoring circuit |
US9064588B1 (en) | 2014-02-06 | 2015-06-23 | SK Hynix Inc. | Semiconductor devices including E-fuse arrays |
CN105575949B (en) * | 2014-10-09 | 2018-05-29 | 原景科技股份有限公司 | Functional device and test mode starting circuit and method thereof |
US20170336445A1 (en) * | 2016-05-20 | 2017-11-23 | Sii Semiconductor Corporation | Zero-crossing detection circuit and sensor device |
US10170178B2 (en) | 2017-05-09 | 2019-01-01 | International Business Machines Corporation | Secure off-chip MRAM |
US10365304B2 (en) | 2017-10-06 | 2019-07-30 | Ge Aviation Systems Llc | Discrete input determining circuit and method |
JP2020113813A (en) * | 2019-01-08 | 2020-07-27 | 富士電機株式会社 | Reset circuit |
US10972092B2 (en) * | 2019-07-30 | 2021-04-06 | Texas Instruments Incorporated | Power-on reset circuit |
TWI726808B (en) * | 2020-09-04 | 2021-05-01 | 新唐科技股份有限公司 | Under voltage lock out circuit and operating method thereof |
CN112615608B (en) * | 2020-12-24 | 2024-10-29 | 西安翔腾微电子科技有限公司 | Dual-power-supply voltage real-time monitoring circuit |
CN113131908B (en) * | 2021-04-16 | 2024-08-06 | 希姆通信息技术(上海)有限公司 | Circuit for controlling power switch by hardware and software interface |
US20220390992A1 (en) * | 2021-06-08 | 2022-12-08 | Quanta Computer Inc. | Field-replaceable unit identification circuit |
TWI796841B (en) * | 2021-11-18 | 2023-03-21 | 友達光電股份有限公司 | Driving device |
US11581888B1 (en) * | 2021-12-17 | 2023-02-14 | Xilinx, Inc. | Power-on reset circuit with reduced detection time |
CN118282406B (en) * | 2024-05-31 | 2024-09-17 | 杰华特微电子股份有限公司 | Successive approximation type analog-to-digital converter, voltage detection circuit and switching power supply |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7274226B2 (en) * | 2004-03-31 | 2007-09-25 | Nec Electronics Corporation | Power source voltage monitoring circuit for self-monitoring its power source voltage |
US7466172B2 (en) * | 2006-09-01 | 2008-12-16 | Via Technologies, Inc. | Supply voltage level detector |
US7873856B2 (en) * | 2007-10-01 | 2011-01-18 | Silicon Laboratories Inc. | Microcontroller unit having power supply voltage monitor |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3956708A (en) | 1974-09-11 | 1976-05-11 | Motorola, Inc. | MOSFET comparator |
US5359233A (en) * | 1990-09-28 | 1994-10-25 | Dallas Semiconductor Corporation | Reset monitor for detection of power failure and external reset |
US5440254A (en) * | 1992-10-20 | 1995-08-08 | Exar Corporation | Accurate low voltage detect circuit |
JP3036290B2 (en) | 1993-04-08 | 2000-04-24 | 日本電気株式会社 | Power-on reset circuit |
US5852376A (en) | 1996-08-23 | 1998-12-22 | Ramtron International Corporation | Bandgap reference based power-on detect circuit including a supression circuit |
JP2004191333A (en) * | 2002-12-13 | 2004-07-08 | Matsushita Electric Ind Co Ltd | Binary supply voltage detection circuit |
US7965112B2 (en) | 2006-09-29 | 2011-06-21 | Mediatek Inc. | Power-on reset circuits |
US7639052B2 (en) * | 2007-04-06 | 2009-12-29 | Altera Corporation | Power-on-reset circuitry |
-
2010
- 2010-07-01 US US12/828,437 patent/US8823418B2/en active Active
- 2010-09-16 CN CN201010284960.7A patent/CN102025263B/en active Active
-
2014
- 2014-08-19 US US14/462,600 patent/US10267827B2/en active Active
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7274226B2 (en) * | 2004-03-31 | 2007-09-25 | Nec Electronics Corporation | Power source voltage monitoring circuit for self-monitoring its power source voltage |
US7466172B2 (en) * | 2006-09-01 | 2008-12-16 | Via Technologies, Inc. | Supply voltage level detector |
US7873856B2 (en) * | 2007-10-01 | 2011-01-18 | Silicon Laboratories Inc. | Microcontroller unit having power supply voltage monitor |
Also Published As
Publication number | Publication date |
---|---|
CN102025263A (en) | 2011-04-20 |
US10267827B2 (en) | 2019-04-23 |
CN102025263B (en) | 2013-11-06 |
US20110062996A1 (en) | 2011-03-17 |
US8823418B2 (en) | 2014-09-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10267827B2 (en) | Power on detection circuit | |
CN109428575B (en) | Power-on reset system for secondary power domain | |
US7436226B2 (en) | Power-up detection circuit that operates stably regardless of variations in process, voltage, and temperature, and semiconductor device thereof | |
US9236858B2 (en) | Semiconductor device | |
JP4686222B2 (en) | Semiconductor device | |
EP3251150B1 (en) | Self-sensing reverse current protection switch | |
US8330517B1 (en) | Bistable circuit with metastability resistance | |
US7164312B1 (en) | Apparatus and method for pop-and-click suppression with fast turn-on time | |
US20160204772A1 (en) | Power drop detector circuit and operating method of same | |
US9729138B1 (en) | Circuits and systems having low power power-on-reset and/or brown out detection | |
US9000810B2 (en) | Quantizer, comparator circuit, and semiconductor integrated circuit | |
KR20060027175A (en) | Oscillation Circuit of Semiconductor Memory Device | |
US8803557B2 (en) | Comparator circuit and signal comparison method | |
US6661218B2 (en) | High voltage detector | |
US6812751B2 (en) | Low standby current power-on reset circuit | |
KR102521572B1 (en) | Electrostatic discharge circuit and electrostatic discharge control system | |
US7688121B2 (en) | Power supply voltage detection circuit | |
US7248085B2 (en) | Internal reset signal generator for use in semiconductor memory | |
US7170329B2 (en) | Current comparator with hysteresis | |
US7548098B2 (en) | Output buffer circuit and method with self-adaptive driving capability | |
JP2007234206A (en) | Semiconductor memory device, power supply detector, and semiconductor device | |
JP3909542B2 (en) | Voltage detector | |
WO2022157836A1 (en) | Charging/discharging control circuit, charging/discharging control method, and battery device | |
JP2002100973A (en) | Power-on reset circuit | |
US7126411B2 (en) | High voltage generator |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |