US20140051232A1 - Semiconductor die singulation method - Google Patents
Semiconductor die singulation method Download PDFInfo
- Publication number
- US20140051232A1 US20140051232A1 US13/589,985 US201213589985A US2014051232A1 US 20140051232 A1 US20140051232 A1 US 20140051232A1 US 201213589985 A US201213589985 A US 201213589985A US 2014051232 A1 US2014051232 A1 US 2014051232A1
- Authority
- US
- United States
- Prior art keywords
- layer
- semiconductor wafer
- portions
- substrate
- carrier tape
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10P54/00—
-
- H10P70/30—
-
- H10P72/0406—
-
- H10P95/00—
-
- H10W72/01904—
-
- H10W72/0198—
-
- H10W72/944—
Definitions
- the present invention relates, in general, to electronics and, more particularly, to methods of forming semiconductors.
- each scribe grid usually had a large width, generally about one hundred fifty (150) microns, which consumed a large portion of the semiconductor wafer. Additionally, the time required to scribe each singulation line on the semiconductor wafer could take over one hour or more. This time reduced the throughput and manufacturing capacity of a production facility.
- Plasma dicing is a promising process compared to scribing and other alternative processes because it supports narrower scribe lines, has increased throughput, and can singulate die in varied and flexible patterns.
- plasma dicing has had manufacturing implementation challenges. Such challenges have included non-compatibility with wafer backside layers, such as backmetal layers, because the etch process has been unable to effectively remove the backside layers from the singulation lines. Removing the backside layers from the scribe lines is necessary to facilitate subsequent processing, such as pick-and-place and assembly processes.
- FIG. 1 illustrates a reduced plan view of an embodiment of a semiconductor wafer in accordance with the present invention
- FIGS. 2-10 illustrate partial cross-sectional views of an embodiment of a the semiconductor wafer of FIG. 1 at various stages in a process of singulating die from the wafer in accordance with an embodiment of the present invention
- FIG. 11 illustrates a partial cross-sectional view of an embodiment of the semiconductor wafer of FIG. 10 or FIG. 15 at a later stage of processing in accordance with an embodiment of the present invention
- FIGS. 12-15 illustrate partial cross-sectional views of an embodiment of the semiconductor wafer of FIG. 1 at various stages of singulating die from the wafer in accordance with another embodiment of the present invention.
- FIG. 16 illustrates a partial cross-sectional view of another embodiment of the present invention.
- major surface when used in conjunction with a semiconductor region, wafer, or substrate means the surface of the semiconductor region, wafer, or substrate that forms an interface with another material, such as a dielectric, an insulator, a conductor, or a polycrystalline semiconductor.
- the major surface can have a topography that changes in the x, y and z directions.
- FIG. 1 is a reduced plan view that graphically illustrates a semiconductor wafer 10 at a later step in fabrication.
- Wafer 10 includes a plurality of semiconductor die, such as die 12 , 14 , 16 , and 18 , that are formed on or as part of semiconductor wafer 10 .
- Die 12 , 14 , 16 , and 18 are spaced apart from each other on wafer 10 by spaces in which singulation lines are to be formed or defined, such as scribe lines or singulation lines 13 , 15 , 17 , and 19 .
- all of the semiconductor die on wafer 10 generally are separated from each other on all sides by areas where scribe lines or singulation lines, such as singulation lines 13 , 15 , 17 , and 19 are to be formed.
- Die 12 , 14 , 16 , and 18 can be any kind of electronic device including semiconductor devices such as, diodes, transistors, discrete devices, sensor devices, optical devices, integrated circuits or other devices known to one of ordinary skill in the art.
- wafer 10 has completed wafer processing including the formation of a backside layer described hereinafter.
- FIG. 2 illustrates an enlarged cross-sectional view of wafer 10 at an early step in a die singulation method in accordance with a first embodiment.
- wafer 10 is attached to a carrier substrate, transfer tape, or carrier tape 30 that facilitates supporting the plurality of die after they are singulated.
- carrier tapes are well known to those of skill in the art.
- carrier tape 30 can be attached to a frame 40 , which can include frame portions or portions 401 and 402 . As illustrated, carrier tape 30 can be attached to surface 4010 of frame portion 401 and to surface 4020 of frame portion 402 .
- wafer 10 can include a bulk substrate 11 , such as a silicon substrate, which can include opposing major surfaces 21 and 22 .
- contact pads 24 can be formed along portions of major surface 21 to provide for electrical contact between structures formed within substrate 11 and next levels of assembly or external elements.
- contact pads 24 can be formed to receive bonding wires or clips that may be subsequently be attached to contact pads 24 , or contact pads 24 can be formed to receive a solder ball, bump or other type of attachment structure.
- Contact pads 24 generally can be a metal or other conductive material.
- a dielectric material 26 such as, a blanket deposited dielectric layer can be formed on or overlying major surface 21 to function as a passivation layer for wafer 10 .
- dielectric material 26 can be a material that etches at a slower rate than that of substrate 11 .
- dielectric material 26 can be a silicon oxide, silicon nitride, or polyimide when substrate 11 is silicon.
- wafer 10 further includes a layer of material 28 formed on or overlying major surface 22 of wafer 10 .
- layer 28 can be a conductive backmetal layer.
- layer 28 can be a multi-layer metal system such as, titanium/nickel/silver, titanium/nickel/silver/tungsten, chrome/nickel/gold, copper, copper alloys, gold, or other materials known to those skilled in the art.
- layer 28 can be a wafer backside coating (WBC) film, such as a die-attach coating.
- WBC wafer backside coating
- FIG. 3 illustrates an enlarged cross-sectional view of wafer 10 at a subsequent step during a plasma etch singulation process.
- wafer 10 can be mounted on carrier tape 30 and then can be placed within an etch apparatus 300 , such as a plasma etch apparatus.
- substrate 11 can be etched through the openings to form or define singulation lines or openings 13 , 15 , 17 , and 19 extending from major surface 21 .
- the etching process can be performed using a chemistry (generally represented as arrows 31 ) that selectively etches silicon at a much higher rate than that of dielectrics and/or metals.
- wafer 10 can be etched using a process commonly referred to as the Bosch process.
- wafer 10 can be etched using the Bosch process in an Alcatel deep reactive ion etch system.
- the width of singulation lines 13 , 15 , 17 , and 19 can be from about five microns to about fifteen microns. Such a width is sufficient to ensure that the openings that form singulation lines 13 , 15 , 17 , and 19 can be formed completely through substrate 11 stopping proximate to layer 28 because of the etch selectivity as generally illustrated in FIG. 4 .
- layer 28 can be used as a stop layer for the plasma etch singulation process.
- singulation lines 13 , 15 , 17 , and 19 can be formed in about fifteen to about thirty minutes using the Bosch process.
- FIG. 5 illustrates a cross-sectional view of wafer 10 at a subsequent process step.
- a pressurized fluid removal step, a fluid ablation step, or a fluid machining step is used to remove portions of layer 28 from within singulation lines 13 , 15 , 17 , and 19 in accordance with the present embodiment.
- frame 40 including wafer 10 on carrier tape 30 can be placed in a fluid spin rinse apparatus 60 .
- major surface 21 of wafer 10 can be facing upward or away from carrier tape 30 .
- apparatus 60 can be configured with a nozzle or dispense fixture 61 placed above wafer 10 as illustrated in FIG. 5 .
- Frame 40 and carrier tape 30 can be placed on a support structure 63 such as, a vacuum chuck.
- structure 63 can be configured to spin or rotate as generally represented by arrow 64 .
- structure 63 can be configured stretch or expand carrier tape 30 , as generally represented by arrow 69 , to contribute additional forces to layer 28 to assist in its removal or separation from within the singulation lines.
- Apparatus 60 can include a tub or basin structure 67 , which can function to contain and to collect process effluent through outlet 68 into a collection tub 71 .
- a tub or basin structure 67 can function to contain and to collect process effluent through outlet 68 into a collection tub 71 .
- One benefit of the present method and apparatus is that material from layer 28 removed during the machining process can be saved for reclaim or for an environmentally appropriate disposal technique.
- layer 28 can be removed or machined using the process described above in a Disco brand spin-rinse apparatus.
- a machining medium such as a fluid 72
- nozzle 61 can move or swing across wafer 10 as generally represented by arrows 74 .
- fluid 72 can be liquids, gases, mixtures thereof, or another material that removes layer 28 while minimizing damage to or causing unwanted contamination of die 12 , 14 , 16 , and 18 .
- fluid 72 can be water.
- fluid 72 can be air or nitrogen.
- a surfactant can be added to fluid 72 , such as a DiamaflowTM surfactant manufactured by KETECA of Phoenix, Ariz., U.S.A.
- an abrasive material can be added to fluid 72 .
- fluid 72 can be de-ionized water at a pressure from about 10,342 Kilopascal (Kpa) to about 20,684 Kpa (about 1500 pounds/square inch (psi) to about 3000 psi) as measured at the fluid pump.
- Wafer 10 can be spinning at a rate from about 700 rpm to 1500 rpm with fluid 72 flowing onto wafer 10 from about 2 minutes to about 5 minutes.
- the method described herein can also be used to remove other structures, such as alignment keys, test structures, and/or residual semiconductor material, from within singulation lines 13 , 15 , 17 , and/or 19 that may not be removed during the plasma etch process.
- the steps described hereinafter can be used in one embodiment to removing remaining portions 280 from the singulation lines.
- FIG. 6 illustrates a cross-sectional view of wafer 10 after portions of layer 28 within singulation lines 13 , 15 , 17 , and 19 have been removed.
- portions 280 of layer 28 can remain after the fluid machining process described previously. Portions 280 can remain because singulation lines 13 , 15 , 17 , and 19 are configured with narrower widths when singulation processes, such as plasma-singulation, are used instead of conventional dicing processes that require much wider singulation lines.
- FIG. 7 illustrates a cross-sectional view of wafer 10 at a subsequent process step.
- carrier tape 30 can be exposed to an ultra-violet (UV) light to source to reduce the adhesiveness of the tape.
- a carrier tape 301 can be applied or attached to conductive pads 24 along upper surfaces of wafer 10 (that is, overlying major surface 21 of wafer 10 ), surface 4011 of frame portion 401 , and surface 4021 of frame portion 402 .
- carrier tape 301 and carrier tape 30 can be similar materials.
- carrier tape 301 can be a different material or can have different characteristics, such as adhesive and/or stretch characteristics, compared to carrier tape 30 .
- carrier tape 30 can be removed from wafer 10 and frame 40 to expose layer 28 and portions 280 .
- FIG. 8 illustrates a cross-sectional view of wafer 10 during subsequent processing.
- wafer 10 is placed again within apparatus 60 with layer 28 facing upward (or towards nozzle 61 ), and portions 280 of layer 28 can be removed using the fluid machining process as described previously.
- fluid 72 can be de-ionized water at a pressure from about 10,342 Kpa to about 20,684 Kpa (about 1500 psi to about 3000 psi) as measured at the fluid pump.
- Wafer 10 can be spinning at a rate from about 700 rpm to 1500 rpm with fluid 72 flowing onto wafer 10 from about 2 minutes to about 5 minutes.
- wafer 10 can be removed from apparatus 60 to provide the intermediate structure illustrated in FIG. 9 .
- FIG. 10 illustrates a cross-sectional view of wafer 10 during subsequent processing.
- carrier tape 301 can be exposed to a UV light source to reduce the adhesiveness of the tape.
- a carrier tape 302 can be applied or attached to layer 28 of wafer 10 , surface 4010 of frame portion 401 , and surface 4020 of frame portion 402 .
- carrier tape 302 , carrier tape 301 , and carrier tape 30 can be similar materials.
- carrier tape 302 can be a different material or can have different characteristics, such as adhesive and/or stretch characteristics, compared to carrier tape 30 and/or carrier tape 301 .
- carrier tape 301 can be removed from wafer 10 and frame 40 to expose conductive pads 24 overlying upper surface 21 of wafer 10 .
- die 12 , 14 , 16 , and 18 can be removed from carrier tape 302 as part of a further assembly process using, for example, a pick-and-place apparatus 81 as generally illustrated in FIG. 11 .
- carrier tape 302 can be exposed to a UV light source prior to the pick-and-place step to reduce the adhesiveness of the tape.
- FIG. 12 illustrates a cross-sectional view of wafer 10 after a singulation process in accordance with an alternative embodiment.
- Wafer 10 can be attached to carrier tape 30 , which is further attached to frame 40 as described previously in conjunction with FIG. 2 .
- carrier tape 301 can be applied or attached to contact pads 24 overlying upper surfaces of wafer 10 (that is, overlying major surface 21 of wafer 10 ), surface 4011 of frame portion 401 , and surface 4021 of frame portion 402 .
- carrier tape 30 can be removed from layer 28 , wafer 10 , and frame 40 to expose layer 28 as illustrated in FIG. 13 .
- carrier tape 30 can be exposed to a UV light source to reduce the tackiness of the tape prior to the application of carrier tape 301 .
- wafer 10 having layer 28 exposed or facing upward is then placed within apparatus 60 , and portions of layer 28 can be removed from singulation lines 13 , 15 , 17 , and 19 as illustrated in FIG. 14 .
- the following process conditions can be used to remove portions of layer 28 .
- fluid 72 can be de-ionized water at a pressure from about 10,342 Kpa to about 20,684 Kpa (about 1500 psi to about 3000 psi) as measured at the fluid pump.
- Wafer 10 can be spinning at a rate from about 700 rpm to 1500 rpm with fluid 72 flowing onto wafer 10 from about 2 minutes to about 5 minutes.
- FIG. 15 illustrates a cross-sectional view of wafer 10 after further processing.
- carrier tape 301 can be exposed to a UV light source to reduce the adhesiveness of the tape.
- carrier tape 302 can be applied or attached to layer 28 of wafer 10 , surface 4010 of frame portion 401 , and surface 4020 of frame portion 402 .
- carrier tape 301 can be removed from wafer 10 and frame 40 to expose conductive pads 24 overlying upper surface 21 of wafer 10 .
- die 12 , 14 , 16 , and 18 can be removed from carrier tape 302 using, for example, a pick-and-place apparatus 81 as generally illustrated in FIG. 11 .
- carrier tape 30 , 301 , and/or 302 can be stretched or expanded during the fluid machining process to further assist in the removal of unwanted material from within the singulation lines.
- apparatus 60 can include a megasonic apparatus to generate controlled acoustic cavitations in fluid 72 .
- fluid 72 can be heated or cooled.
- FIG. 16 illustrates a cross-section view of another embodiment.
- Wafer 10 on carrier substrate 10 can be placed in an apparatus 601 , which can be similar to apparatus 60 .
- layer 28 can be a wafer backside coating (WBC) film, such as a die attach coating.
- WBC wafer backside coating
- wafer 10 on carrier substrate 30 can be stretched to increase the distance between adjacent die.
- a work piece 96 can be used to stretch carrier substrate 30 .
- Work piece 96 can be, for example, an arched bar or a domed structure. The stretching can enhance removal of layer 28 from singulation lines 13 , 15 , 17 , and 19 using fluid 72 .
- wafer 10 can be cooled to a lower temperature to increase the brittleness of layer 28 .
- either fluid 72 or wafer 10 or both can be heated to enhance the removal of layer 28 .
- work piece 96 can move across wafer 10 when fluid 72 is flowing.
- work piece 96 and wafer 10 can spin (as generally represented by arrow 64 ) when fluid 72 is flowing.
- a method of singulating semiconductor die from a semiconductor wafer comprises providing a semiconductor wafer having a plurality of semiconductor die (for example, elements 12 , 14 , 16 , 18 ) formed on the semiconductor wafer and separated from each other by spaces, wherein the semiconductor layer has first and second opposing major surfaces (for example, elements 21 , 22 ), and wherein a layer of material (for example, element 28 ) is formed along the second major surface.
- the method includes placing the semiconductor wafer onto a first carrier substrate (for example, element 30 ), wherein the layer of material is adjacent the first carrier substrate and singulating the semiconductor wafer through the spaces to form singulation lines (for example, elements 13 , 15 , 17 , 19 ), wherein singulating includes stopping in proximity to the layer of material; and removing portions of the layer of material from the singulation lines using a pressurized fluid (for example, element 72 ).
- a first carrier substrate for example, element 30
- singulating the semiconductor wafer through the spaces to form singulation lines for example, elements 13 , 15 , 17 , 19
- singulating includes stopping in proximity to the layer of material; and removing portions of the layer of material from the singulation lines using a pressurized fluid (for example, element 72 ).
- the step of removing portions of the layer of material can comprise removing first portions of the layer of material using a first pressurized fluid while the layer of material is attached to the first carrier substrate, attaching a second carrier substrate (for example, element 301 ) to the first major surface (for example, element 21 ) of the semiconductor wafer, removing the first carrier substrate; and removing second portions of the layer of material using a second pressurized fluid.
- a second carrier substrate for example, element 301
- the first major surface for example, element 21
- the step of removing portions of the layer of material can include attaching a second carrier substrate (for example, element 301 ) to the first major surface of the semiconductor wafer, removing the first carrier substrate, and removing the portions of the layer of material from the singulation lines using the pressurized fluid.
- a second carrier substrate for example, element 301
- a method of singulating a substrate comprises providing a substrate (for example, element 10 ) having a plurality of die (for example, elements 12 , 14 , 16 , 18 ) formed on the substrate and separated from each other by spaces, wherein the substrate has first and second opposing major surfaces (for example, elements 21 , 22 ), and wherein a layer of material (for example, element 28 ) is formed overlying the second major surface.
- a substrate for example, element 10
- a plurality of die for example, elements 12 , 14 , 16 , 18
- the method includes placing a first carrier tape (for example, element 30 ) onto the layer of material; plasma etching the substrate through the spaces to form singulation lines (for example, elements 13 , 15 , 17 , 19 ), wherein the singulation lines terminate in proximity to the layer of material and removing portions of the layer of material from the singulation lines using a pressurized fluid (for example, element 72 ).
- a first carrier tape for example, element 30
- singulation lines for example, elements 13 , 15 , 17 , 19
- the step of providing the substrate can include providing a semiconductor wafer having a conductive layer formed overlying the second major surface.
- a method of singulating semiconductor die from a semiconductor wafer comprises providing the semiconductor wafer (for example, element 10 ) having a plurality of semiconductor die (for example, elements 12 , 14 , 16 , 18 ) formed as part of the semiconductor wafer and separated from each other by spaces defining where singulation lines (for example, elements 13 , 15 , 17 , 19 ) will be formed, wherein the semiconductor wafer has first and second opposing major surfaces (for example, elements 21 , 22 ), and wherein a layer of material (for example, element 28 ) is formed overlying the second major surface.
- the method includes placing a first carrier tape (for example, element 30 ) onto the layer of material.
- the method includes plasma etching the semiconductor wafer through the spaces to form the singulation lines while the semiconductor wafer is attached to the first carrier tape, wherein the singulation lines terminate in proximity to the layer of material.
- the method includes removing portions of the layer of material from the singulation lines using a pressurized fluid (for example, element 72 ).
- the method described in paragraph [0028] can further comprise placing a second carrier tape (for example, element 301 ) overlying the first major surface to support the semiconductor wafer and removing the first carrier tape.
- the step of removing portions of the layer of material can include removing the portions using pressured water while the semiconductor wafer is spinning (for example, element 64 ).
- a novel method is disclosed. Included, among other features, is placing a substrate having a layer of material on a major surface of the substrate onto a carrier tape, and forming singulation lines through the substrate to expose portions of the layer of material within the singulation lines. A fluid machining process is then used to remove the exposed portions of the layer of material while the substrate is on a carrier tape.
- the method provides, among other things, an efficient, reliable, and cost effective process for singulating substrates that include back layers, such as backmetal layers or WBC layers.
- inventive aspects may lie in less than all features of a single foregoing disclosed embodiment.
- inventive aspects may lie in less than all features of a single foregoing disclosed embodiment.
- the hereinafter expressed claims are hereby expressly incorporated into this Detailed Description of the Drawings, with each claim standing on its own as a separate embodiment of the invention.
- some embodiments described herein include some but not other features included in other embodiments, combinations of features of different embodiments are meant to be within the scope of the invention and meant to form different embodiments as would be understood by those skilled in the art.
Landscapes
- Dicing (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
Abstract
Description
- The present invention relates, in general, to electronics and, more particularly, to methods of forming semiconductors.
- In the past, the semiconductor industry utilized various methods and equipment to singulate individual semiconductor die from a semiconductor wafer on which the die was manufactured. Typically, a technique called scribing or dicing was used to either partially or fully cut through the wafer with a diamond cutting wheel along scribe grids or singulation lines that were formed on the wafer between the individual die. To allow for the alignment and the width of the dicing wheel each scribe grid usually had a large width, generally about one hundred fifty (150) microns, which consumed a large portion of the semiconductor wafer. Additionally, the time required to scribe each singulation line on the semiconductor wafer could take over one hour or more. This time reduced the throughput and manufacturing capacity of a production facility.
- Other methods, which have included thermal laser separation (TLS), stealth dicing (laser dicing from the backside of the wafer), and plasma dicing, have been explored as alternatives to scribing. Plasma dicing is a promising process compared to scribing and other alternative processes because it supports narrower scribe lines, has increased throughput, and can singulate die in varied and flexible patterns. However, plasma dicing has had manufacturing implementation challenges. Such challenges have included non-compatibility with wafer backside layers, such as backmetal layers, because the etch process has been unable to effectively remove the backside layers from the singulation lines. Removing the backside layers from the scribe lines is necessary to facilitate subsequent processing, such as pick-and-place and assembly processes.
- Accordingly, it is desirable to have a method of singulating die from a semiconductor wafer that separates the backside layers from within the singulation lines. It would be beneficial for the method to be cost effective, to minimize any damage to or contamination of the separated die, and to support reclaim efforts.
-
FIG. 1 illustrates a reduced plan view of an embodiment of a semiconductor wafer in accordance with the present invention; -
FIGS. 2-10 illustrate partial cross-sectional views of an embodiment of a the semiconductor wafer ofFIG. 1 at various stages in a process of singulating die from the wafer in accordance with an embodiment of the present invention; -
FIG. 11 illustrates a partial cross-sectional view of an embodiment of the semiconductor wafer ofFIG. 10 orFIG. 15 at a later stage of processing in accordance with an embodiment of the present invention; -
FIGS. 12-15 illustrate partial cross-sectional views of an embodiment of the semiconductor wafer ofFIG. 1 at various stages of singulating die from the wafer in accordance with another embodiment of the present invention; and -
FIG. 16 illustrates a partial cross-sectional view of another embodiment of the present invention. - For simplicity and clarity of the illustration, elements in the figures are not necessarily drawn to scale, and the same reference numbers in different figures denote the same elements. Additionally, descriptions and details of well-known steps and elements are omitted for simplicity of the description. For clarity of the drawings, certain regions of device structures, such as doped regions or dielectric regions, may be illustrated as having generally straight line edges and precise angular corners. However, those skilled in the art understand that, due to the diffusion and activation of dopants or formation of layers, the edges of such regions generally may not be straight lines and that the corners may not be precise angles. Furthermore, the term “major surface” when used in conjunction with a semiconductor region, wafer, or substrate means the surface of the semiconductor region, wafer, or substrate that forms an interface with another material, such as a dielectric, an insulator, a conductor, or a polycrystalline semiconductor. The major surface can have a topography that changes in the x, y and z directions.
-
FIG. 1 is a reduced plan view that graphically illustrates asemiconductor wafer 10 at a later step in fabrication. Wafer 10 includes a plurality of semiconductor die, such as die 12, 14, 16, and 18, that are formed on or as part ofsemiconductor wafer 10. Die 12, 14, 16, and 18 are spaced apart from each other onwafer 10 by spaces in which singulation lines are to be formed or defined, such as scribe lines or 13, 15, 17, and 19. As is well known in the art, all of the semiconductor die onsingulation lines wafer 10 generally are separated from each other on all sides by areas where scribe lines or singulation lines, such as 13, 15, 17, and 19 are to be formed. Die 12, 14, 16, and 18 can be any kind of electronic device including semiconductor devices such as, diodes, transistors, discrete devices, sensor devices, optical devices, integrated circuits or other devices known to one of ordinary skill in the art. In one embodiment,singulation lines wafer 10 has completed wafer processing including the formation of a backside layer described hereinafter. -
FIG. 2 illustrates an enlarged cross-sectional view ofwafer 10 at an early step in a die singulation method in accordance with a first embodiment. In one embodiment,wafer 10 is attached to a carrier substrate, transfer tape, orcarrier tape 30 that facilitates supporting the plurality of die after they are singulated. Such carrier tapes are well known to those of skill in the art. In one embodiment,carrier tape 30 can be attached to aframe 40, which can include frame portions or 401 and 402. As illustrated,portions carrier tape 30 can be attached tosurface 4010 offrame portion 401 and tosurface 4020 offrame portion 402. - In the cross-section illustrated,
wafer 10 can include abulk substrate 11, such as a silicon substrate, which can include opposing 21 and 22. In one embodiment,major surfaces contact pads 24 can be formed along portions ofmajor surface 21 to provide for electrical contact between structures formed withinsubstrate 11 and next levels of assembly or external elements. For example,contact pads 24 can be formed to receive bonding wires or clips that may be subsequently be attached tocontact pads 24, orcontact pads 24 can be formed to receive a solder ball, bump or other type of attachment structure. Contactpads 24 generally can be a metal or other conductive material. Typically, adielectric material 26 such as, a blanket deposited dielectric layer can be formed on or overlyingmajor surface 21 to function as a passivation layer forwafer 10. In one embodiment,dielectric material 26 can be a material that etches at a slower rate than that ofsubstrate 11. In one embodiment,dielectric material 26 can be a silicon oxide, silicon nitride, or polyimide whensubstrate 11 is silicon. - In one embodiment, openings can be formed in dielectric material 26 (and other dielectric layers that can be formed underneath dielectric material 26) to expose underlying surfaces of
contact pads 24 and surfaces ofsubstrate 11 where 13, 15, 17, and 19 are to be formed. As illustrated and in accordance with the present embodiment,singulation lines wafer 10 further includes a layer ofmaterial 28 formed on or overlyingmajor surface 22 ofwafer 10. In one embodiment,layer 28 can be a conductive backmetal layer. In one embodiment,layer 28 can be a multi-layer metal system such as, titanium/nickel/silver, titanium/nickel/silver/tungsten, chrome/nickel/gold, copper, copper alloys, gold, or other materials known to those skilled in the art. In another embodiment,layer 28 can be a wafer backside coating (WBC) film, such as a die-attach coating. -
FIG. 3 illustrates an enlarged cross-sectional view ofwafer 10 at a subsequent step during a plasma etch singulation process. In one embodiment,wafer 10 can be mounted oncarrier tape 30 and then can be placed within anetch apparatus 300, such as a plasma etch apparatus. In one embodiment,substrate 11 can be etched through the openings to form or define singulation lines or 13, 15, 17, and 19 extending fromopenings major surface 21. The etching process can be performed using a chemistry (generally represented as arrows 31) that selectively etches silicon at a much higher rate than that of dielectrics and/or metals. In one embodiment,wafer 10 can be etched using a process commonly referred to as the Bosch process. In one embodiment,wafer 10 can be etched using the Bosch process in an Alcatel deep reactive ion etch system. In one embodiment, the width of 13, 15, 17, and 19 can be from about five microns to about fifteen microns. Such a width is sufficient to ensure that the openings that formsingulation lines 13, 15, 17, and 19 can be formed completely throughsingulation lines substrate 11 stopping proximate tolayer 28 because of the etch selectivity as generally illustrated inFIG. 4 . In one embodiment,layer 28 can be used as a stop layer for the plasma etch singulation process. In one embodiment, 13, 15, 17, and 19 can be formed in about fifteen to about thirty minutes using the Bosch process.singulation lines -
FIG. 5 illustrates a cross-sectional view ofwafer 10 at a subsequent process step. In one embodiment, a pressurized fluid removal step, a fluid ablation step, or a fluid machining step is used to remove portions oflayer 28 from within 13, 15, 17, and 19 in accordance with the present embodiment. In one embodiment,singulation lines frame 40 includingwafer 10 oncarrier tape 30 can be placed in a fluidspin rinse apparatus 60. In one embodiment,major surface 21 ofwafer 10 can be facing upward or away fromcarrier tape 30. In one embodiment,apparatus 60 can be configured with a nozzle ordispense fixture 61 placed abovewafer 10 as illustrated inFIG. 5 .Frame 40 andcarrier tape 30 can be placed on asupport structure 63 such as, a vacuum chuck. In one embodiment,structure 63 can be configured to spin or rotate as generally represented byarrow 64. In one embodiment,structure 63 can be configured stretch or expandcarrier tape 30, as generally represented byarrow 69, to contribute additional forces to layer 28 to assist in its removal or separation from within the singulation lines. -
Apparatus 60 can include a tub orbasin structure 67, which can function to contain and to collect process effluent throughoutlet 68 into acollection tub 71. One benefit of the present method and apparatus is that material fromlayer 28 removed during the machining process can be saved for reclaim or for an environmentally appropriate disposal technique. - In one embodiment,
layer 28 can be removed or machined using the process described above in a Disco brand spin-rinse apparatus. During the process, a machining medium, such as a fluid 72, can be dispensed fromnozzle 61 whilestructure 63 andwafer 10 rotate. In one embodiment,nozzle 61 can move or swing acrosswafer 10 as generally represented byarrows 74. In one embodiment, fluid 72 can be liquids, gases, mixtures thereof, or another material that removeslayer 28 while minimizing damage to or causing unwanted contamination of 12, 14, 16, and 18. In one embodiment, fluid 72 can be water. In another embodiment, fluid 72 can be air or nitrogen. In one embodiment, a surfactant can be added todie fluid 72, such as a Diamaflow™ surfactant manufactured by KETECA of Phoenix, Ariz., U.S.A. In one embodiment, an abrasive material can be added tofluid 72. - In one embodiment, the following process conditions can be used to remove
layer 28. For example, fluid 72 can be de-ionized water at a pressure from about 10,342 Kilopascal (Kpa) to about 20,684 Kpa (about 1500 pounds/square inch (psi) to about 3000 psi) as measured at the fluid pump.Wafer 10 can be spinning at a rate from about 700 rpm to 1500 rpm withfluid 72 flowing ontowafer 10 from about 2 minutes to about 5 minutes. - It is understood that the method described herein can also be used to remove other structures, such as alignment keys, test structures, and/or residual semiconductor material, from within
13, 15, 17, and/or 19 that may not be removed during the plasma etch process. The steps described hereinafter can be used in one embodiment to removing remainingsingulation lines portions 280 from the singulation lines. -
FIG. 6 illustrates a cross-sectional view ofwafer 10 after portions oflayer 28 within 13, 15, 17, and 19 have been removed. As illustrated in this embodiment,singulation lines portions 280 oflayer 28 can remain after the fluid machining process described previously.Portions 280 can remain because singulation lines 13, 15, 17, and 19 are configured with narrower widths when singulation processes, such as plasma-singulation, are used instead of conventional dicing processes that require much wider singulation lines. -
FIG. 7 illustrates a cross-sectional view ofwafer 10 at a subsequent process step. In one embodiment,carrier tape 30 can be exposed to an ultra-violet (UV) light to source to reduce the adhesiveness of the tape. Subsequently, acarrier tape 301 can be applied or attached toconductive pads 24 along upper surfaces of wafer 10 (that is, overlyingmajor surface 21 of wafer 10),surface 4011 offrame portion 401, andsurface 4021 offrame portion 402. In one embodiment,carrier tape 301 andcarrier tape 30 can be similar materials. In another embodiment,carrier tape 301 can be a different material or can have different characteristics, such as adhesive and/or stretch characteristics, compared tocarrier tape 30. In accordance with the present embodiment, aftercarrier tape 301 is applied,carrier tape 30 can be removed fromwafer 10 andframe 40 to exposelayer 28 andportions 280. -
FIG. 8 illustrates a cross-sectional view ofwafer 10 during subsequent processing. In one embodiment,wafer 10 is placed again withinapparatus 60 withlayer 28 facing upward (or towards nozzle 61), andportions 280 oflayer 28 can be removed using the fluid machining process as described previously. For example, fluid 72 can be de-ionized water at a pressure from about 10,342 Kpa to about 20,684 Kpa (about 1500 psi to about 3000 psi) as measured at the fluid pump.Wafer 10 can be spinning at a rate from about 700 rpm to 1500 rpm withfluid 72 flowing ontowafer 10 from about 2 minutes to about 5 minutes. In one embodiment, afterportions 280 oflayer 28 have been removed, as well as any other unwanted materials from 13, 15, 17, and/or 19,singulation lines wafer 10 can be removed fromapparatus 60 to provide the intermediate structure illustrated inFIG. 9 . -
FIG. 10 illustrates a cross-sectional view ofwafer 10 during subsequent processing. In one embodiment,carrier tape 301 can be exposed to a UV light source to reduce the adhesiveness of the tape. In one embodiment, acarrier tape 302 can be applied or attached to layer 28 ofwafer 10,surface 4010 offrame portion 401, andsurface 4020 offrame portion 402. In one embodiment,carrier tape 302,carrier tape 301, andcarrier tape 30 can be similar materials. In another embodiment,carrier tape 302 can be a different material or can have different characteristics, such as adhesive and/or stretch characteristics, compared tocarrier tape 30 and/orcarrier tape 301. In accordance with the present embodiment, aftercarrier tape 302 is applied,carrier tape 301 can be removed fromwafer 10 andframe 40 to exposeconductive pads 24 overlyingupper surface 21 ofwafer 10. In a subsequent step, die 12, 14, 16, and 18 can be removed fromcarrier tape 302 as part of a further assembly process using, for example, a pick-and-place apparatus 81 as generally illustrated inFIG. 11 . In one embodiment,carrier tape 302 can be exposed to a UV light source prior to the pick-and-place step to reduce the adhesiveness of the tape. -
FIG. 12 illustrates a cross-sectional view ofwafer 10 after a singulation process in accordance with an alternative embodiment.Wafer 10 can be attached tocarrier tape 30, which is further attached to frame 40 as described previously in conjunction withFIG. 2 . However, in this embodiment,carrier tape 301 can be applied or attached to contactpads 24 overlying upper surfaces of wafer 10 (that is, overlyingmajor surface 21 of wafer 10),surface 4011 offrame portion 401, andsurface 4021 offrame portion 402. In accordance with the present embodiment, aftercarrier tape 301 is applied,carrier tape 30 can be removed fromlayer 28,wafer 10, andframe 40 to exposelayer 28 as illustrated inFIG. 13 . In one embodiment,carrier tape 30 can be exposed to a UV light source to reduce the tackiness of the tape prior to the application ofcarrier tape 301. - In a subsequent step,
wafer 10 havinglayer 28 exposed or facing upward (or towards nozzle 61) is then placed withinapparatus 60, and portions oflayer 28 can be removed from 13, 15, 17, and 19 as illustrated insingulation lines FIG. 14 . In one embodiment, the following process conditions can be used to remove portions oflayer 28. For example, fluid 72 can be de-ionized water at a pressure from about 10,342 Kpa to about 20,684 Kpa (about 1500 psi to about 3000 psi) as measured at the fluid pump.Wafer 10 can be spinning at a rate from about 700 rpm to 1500 rpm withfluid 72 flowing ontowafer 10 from about 2 minutes to about 5 minutes. -
FIG. 15 illustrates a cross-sectional view ofwafer 10 after further processing. In one embodiment,carrier tape 301 can be exposed to a UV light source to reduce the adhesiveness of the tape. Subsequently,carrier tape 302 can be applied or attached to layer 28 ofwafer 10,surface 4010 offrame portion 401, andsurface 4020 offrame portion 402. In accordance with the present embodiment, aftercarrier tape 302 is applied,carrier tape 301 can be removed fromwafer 10 andframe 40 to exposeconductive pads 24 overlyingupper surface 21 ofwafer 10. In a subsequent step, die 12, 14, 16, and 18 can be removed fromcarrier tape 302 using, for example, a pick-and-place apparatus 81 as generally illustrated inFIG. 11 . - It is understood that
30, 301, and/or 302 can be stretched or expanded during the fluid machining process to further assist in the removal of unwanted material from within the singulation lines. Also,carrier tape apparatus 60 can include a megasonic apparatus to generate controlled acoustic cavitations influid 72. In addition, fluid 72 can be heated or cooled. -
FIG. 16 illustrates a cross-section view of another embodiment.Wafer 10 oncarrier substrate 10 can be placed in anapparatus 601, which can be similar toapparatus 60. In this embodiment,layer 28 can be a wafer backside coating (WBC) film, such as a die attach coating. In one embodiment,wafer 10 oncarrier substrate 30 can be stretched to increase the distance between adjacent die. In one embodiment awork piece 96 can be used to stretchcarrier substrate 30.Work piece 96 can be, for example, an arched bar or a domed structure. The stretching can enhance removal oflayer 28 from 13, 15, 17, and 19 usingsingulation lines fluid 72. In one embodiment,wafer 10 can be cooled to a lower temperature to increase the brittleness oflayer 28. In one embodiment, either fluid 72 orwafer 10 or both can be heated to enhance the removal oflayer 28. In one embodiment,work piece 96 can move acrosswafer 10 whenfluid 72 is flowing. In another embodiment,work piece 96 andwafer 10 can spin (as generally represented by arrow 64) whenfluid 72 is flowing. - From all of the foregoing, one skilled in the art can determine that, according to one embodiment, a method of singulating semiconductor die from a semiconductor wafer (for example, element 10) comprises providing a semiconductor wafer having a plurality of semiconductor die (for example,
12, 14, 16, 18) formed on the semiconductor wafer and separated from each other by spaces, wherein the semiconductor layer has first and second opposing major surfaces (for example,elements elements 21, 22), and wherein a layer of material (for example, element 28) is formed along the second major surface. The method includes placing the semiconductor wafer onto a first carrier substrate (for example, element 30), wherein the layer of material is adjacent the first carrier substrate and singulating the semiconductor wafer through the spaces to form singulation lines (for example, 13, 15, 17, 19), wherein singulating includes stopping in proximity to the layer of material; and removing portions of the layer of material from the singulation lines using a pressurized fluid (for example, element 72).elements - From all of the foregoing, one skilled in the art can determine that, according to another embodiment, in the method described in paragraph [0023], the step of removing portions of the layer of material can comprise removing first portions of the layer of material using a first pressurized fluid while the layer of material is attached to the first carrier substrate, attaching a second carrier substrate (for example, element 301) to the first major surface (for example, element 21) of the semiconductor wafer, removing the first carrier substrate; and removing second portions of the layer of material using a second pressurized fluid.
- From all of the foregoing, one skilled in the art can determine that, according to a further embodiment, in the method described in paragraph [0023], the step of removing portions of the layer of material can include attaching a second carrier substrate (for example, element 301) to the first major surface of the semiconductor wafer, removing the first carrier substrate, and removing the portions of the layer of material from the singulation lines using the pressurized fluid.
- From all of the foregoing, one skilled in the art can determine that according to a another embodiment, a method of singulating a substrate comprises providing a substrate (for example, element 10) having a plurality of die (for example,
12, 14, 16, 18) formed on the substrate and separated from each other by spaces, wherein the substrate has first and second opposing major surfaces (for example,elements elements 21, 22), and wherein a layer of material (for example, element 28) is formed overlying the second major surface. The method includes placing a first carrier tape (for example, element 30) onto the layer of material; plasma etching the substrate through the spaces to form singulation lines (for example, 13, 15, 17, 19), wherein the singulation lines terminate in proximity to the layer of material and removing portions of the layer of material from the singulation lines using a pressurized fluid (for example, element 72).elements - From all of the foregoing, one skilled in the art can determine that according to further embodiment, in the method described in paragraph [0026], the step of providing the substrate can include providing a semiconductor wafer having a conductive layer formed overlying the second major surface.
- From all of the foregoing, one skilled in the art can determine that according to another embodiment, a method of singulating semiconductor die from a semiconductor wafer comprises providing the semiconductor wafer (for example, element 10) having a plurality of semiconductor die (for example,
12, 14, 16, 18) formed as part of the semiconductor wafer and separated from each other by spaces defining where singulation lines (for example,elements 13, 15, 17, 19) will be formed, wherein the semiconductor wafer has first and second opposing major surfaces (for example,elements elements 21, 22), and wherein a layer of material (for example, element 28) is formed overlying the second major surface. The method includes placing a first carrier tape (for example, element 30) onto the layer of material. The method includes plasma etching the semiconductor wafer through the spaces to form the singulation lines while the semiconductor wafer is attached to the first carrier tape, wherein the singulation lines terminate in proximity to the layer of material. The method includes removing portions of the layer of material from the singulation lines using a pressurized fluid (for example, element 72). - From all of the foregoing, one skilled in the art can determine that according to further embodiment, the method described in paragraph [0028], can further comprise placing a second carrier tape (for example, element 301) overlying the first major surface to support the semiconductor wafer and removing the first carrier tape. Additionally, the step of removing portions of the layer of material can include removing the portions using pressured water while the semiconductor wafer is spinning (for example, element 64).
- In view of all of the above, it is evident that a novel method is disclosed. Included, among other features, is placing a substrate having a layer of material on a major surface of the substrate onto a carrier tape, and forming singulation lines through the substrate to expose portions of the layer of material within the singulation lines. A fluid machining process is then used to remove the exposed portions of the layer of material while the substrate is on a carrier tape. The method provides, among other things, an efficient, reliable, and cost effective process for singulating substrates that include back layers, such as backmetal layers or WBC layers.
- While the subject matter of the invention is described with specific preferred embodiments and example embodiments, the foregoing drawings and descriptions thereof depict only typical embodiments of the subject matter, and are not therefore to be considered limiting of its scope. It is evident that many alternatives and variations will be apparent to those skilled in the art. For example, other forms of removable support materials can be used instead of carrier tapes.
- As the claims hereinafter reflect, inventive aspects may lie in less than all features of a single foregoing disclosed embodiment. Thus, the hereinafter expressed claims are hereby expressly incorporated into this Detailed Description of the Drawings, with each claim standing on its own as a separate embodiment of the invention. Furthermore, while some embodiments described herein include some but not other features included in other embodiments, combinations of features of different embodiments are meant to be within the scope of the invention and meant to form different embodiments as would be understood by those skilled in the art.
Claims (20)
Priority Applications (10)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/589,985 US8664089B1 (en) | 2012-08-20 | 2012-08-20 | Semiconductor die singulation method |
| PH12013000169A PH12013000169A1 (en) | 2012-08-20 | 2013-06-11 | Semiconductor die singulation method |
| CN201310283250.6A CN103633022B (en) | 2012-08-20 | 2013-07-08 | semiconductor chip separation method |
| KR1020130095129A KR102096823B1 (en) | 2012-08-20 | 2013-08-12 | Semiconductor die singulation method |
| EP13181098.8A EP2701188B1 (en) | 2012-08-20 | 2013-08-20 | A method of singulating semiconductor die from a semiconductor wafer |
| US14/159,648 US9034733B2 (en) | 2012-08-20 | 2014-01-21 | Semiconductor die singulation method |
| US14/690,972 US9484210B2 (en) | 2012-08-20 | 2015-04-20 | Semiconductor die singulation method |
| PH1/2016/000209A PH12016000209B1 (en) | 2012-08-20 | 2016-05-26 | Semiconductor die singulation method |
| US15/267,488 US9847219B2 (en) | 2012-08-20 | 2016-09-16 | Semiconductor die singulation method |
| PH1/2023/050502A PH12023050502A1 (en) | 2012-08-20 | 2023-09-12 | Semiconductor die singulation method |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/589,985 US8664089B1 (en) | 2012-08-20 | 2012-08-20 | Semiconductor die singulation method |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/159,648 Continuation-In-Part US9034733B2 (en) | 2012-08-20 | 2014-01-21 | Semiconductor die singulation method |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20140051232A1 true US20140051232A1 (en) | 2014-02-20 |
| US8664089B1 US8664089B1 (en) | 2014-03-04 |
Family
ID=48986060
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/589,985 Active US8664089B1 (en) | 2012-08-20 | 2012-08-20 | Semiconductor die singulation method |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US8664089B1 (en) |
| EP (1) | EP2701188B1 (en) |
| KR (1) | KR102096823B1 (en) |
| CN (1) | CN103633022B (en) |
| PH (3) | PH12013000169A1 (en) |
Cited By (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140094018A1 (en) * | 2012-09-28 | 2014-04-03 | Plasma-Therm, Llc | Method for Dicing a Substrate with Back Metal |
| US20150255349A1 (en) * | 2014-03-07 | 2015-09-10 | JAMES Matthew HOLDEN | Approaches for cleaning a wafer during hybrid laser scribing and plasma etching wafer dicing processes |
| US9165832B1 (en) * | 2014-06-30 | 2015-10-20 | Applied Materials, Inc. | Method of die singulation using laser ablation and induction of internal defects with a laser |
| US20150357241A1 (en) * | 2014-06-04 | 2015-12-10 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| JP2016096266A (en) * | 2014-11-14 | 2016-05-26 | 株式会社東芝 | Device manufacturing method |
| JP2016103622A (en) * | 2014-11-14 | 2016-06-02 | 株式会社東芝 | Manufacturing method of device and device |
| JP2016134433A (en) * | 2015-01-16 | 2016-07-25 | 株式会社東芝 | Dicing machine |
| JP2016146413A (en) * | 2015-02-06 | 2016-08-12 | リンテック株式会社 | Semiconductor device manufacturing method |
| US9514988B1 (en) * | 2015-07-20 | 2016-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and packaging methods thereof |
| JP2017098452A (en) * | 2015-11-26 | 2017-06-01 | 株式会社ディスコ | Washing method |
| CN108987342A (en) * | 2017-06-05 | 2018-12-11 | Spts科技有限公司 | The method of plasma etching and plasma-torch cutting |
| PH12017000152A1 (en) * | 2016-06-02 | 2019-01-21 | Semiconductor Components Ind Llc | Method of separating electronic devices having a back layer and apparatus |
| JP2019204867A (en) * | 2018-05-23 | 2019-11-28 | 株式会社ディスコ | Method for processing workpiece |
| JP2019204868A (en) * | 2018-05-23 | 2019-11-28 | 株式会社ディスコ | Method for processing workpiece |
| JP2020038871A (en) * | 2018-09-03 | 2020-03-12 | 株式会社ディスコ | Processing method for workpiece |
| US20200185564A1 (en) * | 2017-05-19 | 2020-06-11 | Total Sa | Apparatus and method for patterned processing |
| JP2020126960A (en) * | 2019-02-06 | 2020-08-20 | 株式会社ディスコ | Expanded device |
| US10916474B2 (en) | 2018-06-25 | 2021-02-09 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| EP4300543A1 (en) * | 2022-06-30 | 2024-01-03 | Commissariat À L'Énergie Atomique Et Aux Énergies Alternatives | Method for manufacturing a paved structure |
| US12100622B2 (en) | 2018-06-25 | 2024-09-24 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
Families Citing this family (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7798703B2 (en) * | 2007-05-09 | 2010-09-21 | Infineon Technologies Ag | Apparatus and method for measuring local surface temperature of semiconductor device |
| US10186458B2 (en) * | 2012-07-05 | 2019-01-22 | Infineon Technologies Ag | Component and method of manufacturing a component using an ultrathin carrier |
| US9034733B2 (en) | 2012-08-20 | 2015-05-19 | Semiconductor Components Industries, Llc | Semiconductor die singulation method |
| US8906745B1 (en) | 2013-09-12 | 2014-12-09 | Micro Processing Technology, Inc. | Method using fluid pressure to remove back metal from semiconductor wafer scribe streets |
| US9418894B2 (en) * | 2014-03-21 | 2016-08-16 | Semiconductor Components Industries, Llc | Electronic die singulation method |
| US9385041B2 (en) | 2014-08-26 | 2016-07-05 | Semiconductor Components Industries, Llc | Method for insulating singulated electronic die |
| JP6502874B2 (en) * | 2015-04-07 | 2019-04-17 | 東芝メモリ株式会社 | Semiconductor device manufacturing method |
| US10056297B1 (en) | 2016-06-20 | 2018-08-21 | Paul C. Lindsey, Jr. | Modified plasma dicing process to improve back metal cleaving |
| US10373869B2 (en) | 2017-05-24 | 2019-08-06 | Semiconductor Components Industries, Llc | Method of separating a back layer on a substrate using exposure to reduced temperature and related apparatus |
| TWI776026B (en) * | 2018-06-04 | 2022-09-01 | 美商帕斯馬舍門有限責任公司 | Method for dicing die attach film |
| US11664276B2 (en) * | 2018-11-30 | 2023-05-30 | Texas Instruments Incorporated | Front side laser-based wafer dicing |
| EP4345872A1 (en) * | 2022-09-28 | 2024-04-03 | Nexperia B.V. | A method of singulation of dies from a wafer |
Family Cites Families (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5401690A (en) * | 1993-07-08 | 1995-03-28 | Goodark Electronic Corp. | Method for making circular diode chips through glass passivation |
| JP3156896B2 (en) * | 1994-01-28 | 2001-04-16 | 富士通株式会社 | Semiconductor device manufacturing method and semiconductor device manufactured by such manufacturing method |
| EP1873824B1 (en) * | 2002-09-13 | 2009-03-11 | Towa-Intercon Technology, Inc. | Jet singulation of a substrate |
| WO2004025724A1 (en) * | 2002-09-13 | 2004-03-25 | Towa-Intercon Technology, Inc. | Jet singulation of a substrate |
| US6982211B2 (en) * | 2003-12-02 | 2006-01-03 | Disco Corporation | Water jet processing method |
| GB2420443B (en) * | 2004-11-01 | 2009-09-16 | Xsil Technology Ltd | Increasing die strength by etching during or after dicing |
| US7989319B2 (en) | 2007-08-07 | 2011-08-02 | Semiconductor Components Industries, Llc | Semiconductor die singulation method |
| US7781310B2 (en) | 2007-08-07 | 2010-08-24 | Semiconductor Components Industries, Llc | Semiconductor die singulation method |
| US8012857B2 (en) | 2007-08-07 | 2011-09-06 | Semiconductor Components Industries, Llc | Semiconductor die singulation method |
| US8859396B2 (en) | 2007-08-07 | 2014-10-14 | Semiconductor Components Industries, Llc | Semiconductor die singulation method |
| DE102007041885B4 (en) * | 2007-09-04 | 2009-12-24 | Infineon Technologies Ag | Method for producing a semiconductor circuit arrangement |
| US9165833B2 (en) | 2010-01-18 | 2015-10-20 | Semiconductor Components Industries, Llc | Method of forming a semiconductor die |
| US8384231B2 (en) | 2010-01-18 | 2013-02-26 | Semiconductor Components Industries, Llc | Method of forming a semiconductor die |
| TWI512897B (en) * | 2010-01-18 | 2015-12-11 | 半導體組件工業公司 | Semiconductor wafer segmentation method |
| US9368404B2 (en) * | 2012-09-28 | 2016-06-14 | Plasma-Therm Llc | Method for dicing a substrate with back metal |
-
2012
- 2012-08-20 US US13/589,985 patent/US8664089B1/en active Active
-
2013
- 2013-06-11 PH PH12013000169A patent/PH12013000169A1/en unknown
- 2013-07-08 CN CN201310283250.6A patent/CN103633022B/en active Active
- 2013-08-12 KR KR1020130095129A patent/KR102096823B1/en active Active
- 2013-08-20 EP EP13181098.8A patent/EP2701188B1/en active Active
-
2016
- 2016-05-26 PH PH1/2016/000209A patent/PH12016000209B1/en unknown
-
2023
- 2023-09-12 PH PH1/2023/050502A patent/PH12023050502A1/en unknown
Cited By (37)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160254189A1 (en) * | 2012-09-28 | 2016-09-01 | Plasma-Therm, Llc | Method for Dicing a Substrate with Back Metal |
| US20140094018A1 (en) * | 2012-09-28 | 2014-04-03 | Plasma-Therm, Llc | Method for Dicing a Substrate with Back Metal |
| US10497621B2 (en) * | 2012-09-28 | 2019-12-03 | Plasma-Therm Llc | Method for dicing a substrate with back metal |
| JP2018037689A (en) * | 2012-09-28 | 2018-03-08 | プラズマ − サーム、エルエルシー | Method for dicing substrate including back metal |
| US9368404B2 (en) * | 2012-09-28 | 2016-06-14 | Plasma-Therm Llc | Method for dicing a substrate with back metal |
| US20150255349A1 (en) * | 2014-03-07 | 2015-09-10 | JAMES Matthew HOLDEN | Approaches for cleaning a wafer during hybrid laser scribing and plasma etching wafer dicing processes |
| WO2015134227A1 (en) * | 2014-03-07 | 2015-09-11 | Applied Materials, Inc. | Approaches for cleaning a wafer during hybrid laser scribing and plasma etching wafer dicing processes |
| TWI638398B (en) * | 2014-03-07 | 2018-10-11 | 美商應用材料股份有限公司 | Method for cleaning wafers during a wafer dicing process for hybrid laser scribing and plasma etching |
| US10026605B2 (en) | 2014-06-04 | 2018-07-17 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| US9472458B2 (en) * | 2014-06-04 | 2016-10-18 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| US20150357241A1 (en) * | 2014-06-04 | 2015-12-10 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| US9165832B1 (en) * | 2014-06-30 | 2015-10-20 | Applied Materials, Inc. | Method of die singulation using laser ablation and induction of internal defects with a laser |
| JP2016103622A (en) * | 2014-11-14 | 2016-06-02 | 株式会社東芝 | Manufacturing method of device and device |
| JP2016096266A (en) * | 2014-11-14 | 2016-05-26 | 株式会社東芝 | Device manufacturing method |
| JP2016134433A (en) * | 2015-01-16 | 2016-07-25 | 株式会社東芝 | Dicing machine |
| JP2016146413A (en) * | 2015-02-06 | 2016-08-12 | リンテック株式会社 | Semiconductor device manufacturing method |
| US9514988B1 (en) * | 2015-07-20 | 2016-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and packaging methods thereof |
| JP2017098452A (en) * | 2015-11-26 | 2017-06-01 | 株式会社ディスコ | Washing method |
| PH12017000152A1 (en) * | 2016-06-02 | 2019-01-21 | Semiconductor Components Ind Llc | Method of separating electronic devices having a back layer and apparatus |
| US11600739B2 (en) * | 2017-05-19 | 2023-03-07 | Total Sa | Apparatus and method for patterned processing |
| US20200185564A1 (en) * | 2017-05-19 | 2020-06-11 | Total Sa | Apparatus and method for patterned processing |
| EP3413341A1 (en) * | 2017-06-05 | 2018-12-12 | SPTS Technologies Limited | Methods of plasma etching and plasma dicing |
| TWI791531B (en) * | 2017-06-05 | 2023-02-11 | 英商Spts科技公司 | Methods of plasma etching and plasma dicing |
| CN108987342A (en) * | 2017-06-05 | 2018-12-11 | Spts科技有限公司 | The method of plasma etching and plasma-torch cutting |
| JP7104558B2 (en) | 2018-05-23 | 2022-07-21 | 株式会社ディスコ | Processing method of work piece |
| JP7104559B2 (en) | 2018-05-23 | 2022-07-21 | 株式会社ディスコ | Processing method of work piece |
| JP2019204868A (en) * | 2018-05-23 | 2019-11-28 | 株式会社ディスコ | Method for processing workpiece |
| JP2019204867A (en) * | 2018-05-23 | 2019-11-28 | 株式会社ディスコ | Method for processing workpiece |
| US10916474B2 (en) | 2018-06-25 | 2021-02-09 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| US11784093B2 (en) | 2018-06-25 | 2023-10-10 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| US12100622B2 (en) | 2018-06-25 | 2024-09-24 | Semiconductor Components Industries, Llc | Method of reducing residual contamination in singulated semiconductor die |
| JP7128064B2 (en) | 2018-09-03 | 2022-08-30 | 株式会社ディスコ | Workpiece processing method |
| JP2020038871A (en) * | 2018-09-03 | 2020-03-12 | 株式会社ディスコ | Processing method for workpiece |
| JP2020126960A (en) * | 2019-02-06 | 2020-08-20 | 株式会社ディスコ | Expanded device |
| JP7242130B2 (en) | 2019-02-06 | 2023-03-20 | 株式会社ディスコ | Expanding device |
| EP4300543A1 (en) * | 2022-06-30 | 2024-01-03 | Commissariat À L'Énergie Atomique Et Aux Énergies Alternatives | Method for manufacturing a paved structure |
| FR3137491A1 (en) * | 2022-06-30 | 2024-01-05 | Commissariat à l'Energie Atomique et aux Energies Alternatives | Process for manufacturing a paved structure |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20140024219A (en) | 2014-02-28 |
| PH12016000209A1 (en) | 2018-01-08 |
| PH12023050502A1 (en) | 2024-04-22 |
| PH12016000209B1 (en) | 2024-02-07 |
| KR102096823B1 (en) | 2020-04-06 |
| PH12013000169B1 (en) | 2015-01-21 |
| CN103633022A (en) | 2014-03-12 |
| US8664089B1 (en) | 2014-03-04 |
| EP2701188A3 (en) | 2014-12-10 |
| PH12013000169A1 (en) | 2015-01-21 |
| CN103633022B (en) | 2018-04-24 |
| EP2701188A2 (en) | 2014-02-26 |
| EP2701188B1 (en) | 2019-05-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8664089B1 (en) | Semiconductor die singulation method | |
| US10026605B2 (en) | Method of reducing residual contamination in singulated semiconductor die | |
| US9847219B2 (en) | Semiconductor die singulation method | |
| US10770350B2 (en) | Method of separating a back layer on a singulated semiconductor wafer attached to carrier substrate | |
| US9337098B1 (en) | Semiconductor die back layer separation method | |
| US10950503B2 (en) | Method of separating electronic devices having a back layer and apparatus | |
| US20160379850A1 (en) | Semiconductor die singulation method | |
| HK1194527A (en) | Semiconductor die singulation method | |
| HK1194527B (en) | Semiconductor die singulation method |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BURGHOUT, WILLIAM F.;CONNER, DENNIS LEE;SEDDON, MICHAEL J.;AND OTHERS;REEL/FRAME:028815/0760 Effective date: 20120820 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:038620/0087 Effective date: 20160415 |
|
| AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT, NEW YORK Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:039853/0001 Effective date: 20160415 Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE INCORRECT PATENT NUMBER 5859768 AND TO RECITE COLLATERAL AGENT ROLE OF RECEIVING PARTY IN THE SECURITY INTEREST PREVIOUSLY RECORDED ON REEL 038620 FRAME 0087. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:039853/0001 Effective date: 20160415 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0001 Effective date: 20230622 Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 038620, FRAME 0087;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0001 Effective date: 20230622 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |