US20130336143A1 - I-q mismatch calibration and method - Google Patents
I-q mismatch calibration and method Download PDFInfo
- Publication number
- US20130336143A1 US20130336143A1 US13/968,763 US201313968763A US2013336143A1 US 20130336143 A1 US20130336143 A1 US 20130336143A1 US 201313968763 A US201313968763 A US 201313968763A US 2013336143 A1 US2013336143 A1 US 2013336143A1
- Authority
- US
- United States
- Prior art keywords
- processor
- mixer
- offset
- applying
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D3/00—Demodulation of angle-, frequency- or phase- modulated oscillations
- H03D3/007—Demodulation of angle-, frequency- or phase- modulated oscillations by converting the oscillations into two quadrature related signals
- H03D3/009—Compensating quadrature phase or amplitude imbalances
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L5/00—Arrangements affording multiple use of the transmission path
- H04L5/14—Two-way operation using the same type of signal, i.e. duplex
- H04L5/1461—Suppression of signals in the return path, i.e. bidirectional control circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/66—Digital/analogue converters
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/0014—Carrier regulation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/10—Calibration or testing
- H03M1/1009—Calibration
- H03M1/1014—Calibration at one point of the transfer characteristic, i.e. by adjusting a single reference value, e.g. bias or gain error
- H03M1/1019—Calibration at one point of the transfer characteristic, i.e. by adjusting a single reference value, e.g. bias or gain error by storing a corrected or correction value in a digital look-up table
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/0014—Carrier regulation
- H04L2027/0016—Stabilisation of local oscillators
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/0014—Carrier regulation
- H04L2027/0018—Arrangements at the transmitter end
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L27/00—Modulated-carrier systems
- H04L27/0014—Carrier regulation
- H04L2027/0024—Carrier regulation at the receiver end
Definitions
- the disclosure relates to communications transceivers and, more particularly, to techniques for correcting mismatch between in-phase (I) and quadrature (Q) mixers in communications transceivers.
- information may be modulated onto orthogonal signals known as in-phase (I) and quadrature (Q) carriers to form I and Q channels.
- I and Q channels may be demodulated to recover the information of interest.
- a mixer is provided to modulate or demodulate each channel, i.e., an I mixer for the I channel, and a Q mixer for the Q channel.
- I and Q channels remain orthogonal to each other over the communications link.
- mismatch between the I and Q channels e.g., the mixers of the I and Q channels at either the transmitter or the receiver, introduces correlation between the I and Q channels, causing information from the I channel to “bleed” into the Q channel, and vice versa. This leads to corruption of the information signals.
- An aspect of the present disclosure provides an apparatus comprising an in-phase (I) signal path and a quadrature (Q) signal path, and means for applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path.
- I in-phase
- Q quadrature
- Another aspect of the present disclosure provides a computer program product for specifying an offset to be applied between an element of an I signal path and an element of a corresponding Q signal path in a communications apparatus, the product comprising computer-readable medium comprising code for causing a computer to measure I and Q input signals coupled to outputs of the I and Q signal paths, respectively, and code for causing a computer to adjust the applied offset based on the measured I and Q input signals.
- Yet another aspect of the present disclosure provides an apparatus for converting two digitally specified voltages into two analog voltages, the two digitally specified voltages comprising a first digital signal and a second digital signal, the two analog voltages being generated at a first output node and a second output node
- the conversion module comprising a voltage digital-to-analog converter for converting the first digital signal to a first analog voltage, a unidirectional current digital-to-analog converter for converting the second digital signal to a second analog current at a current node, a first set of switches coupling, when the switches are turned on, the first analog voltage to the current node via the first output node and a resistance, and a second set of switches coupling, when the switches are turned on, the first analog voltage to the current node via the second output node and a resistance.
- Yet another aspect of the present disclosure provides a non-transitory processor-readable medium having stored thereon processor executable instructions configured to cause a processor within a communication apparatus to perform operations for reducing mismatch between in-phase (I) and quadrature (Q) signal paths in a communications apparatus comprising applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path, applying at least one I local oscillator signal to the I signal path, and applying at least one Q local oscillator signal to the Q signal path.
- processor executable instructions configured to cause a processor within a communication apparatus to perform operations for reducing mismatch between in-phase (I) and quadrature (Q) signal paths in a communications apparatus comprising applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path, applying at least one I local oscillator signal to the I signal path, and applying at least one Q local oscillator signal to the Q signal path.
- Yet another aspect of the present disclosure provides a communications apparatus for reducing mismatch between in-phase (I) and quadrature (Q) signal paths comprising means for applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path, means for applying at least one I local oscillator signal to the I signal path, and means for applying at least one Q local oscillator signal to the Q signal path.
- I in-phase
- Q quadrature
- Yet another aspect of the present disclosure provides a method for reducing mismatch between in-phase (I) and quadrature (Q) signal paths in a communications system, the method comprising applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path, applying at least one I local oscillator signal to the I signal path, and applying at least one Q local oscillator signal to the Q signal path.
- I in-phase
- Q quadrature
- FIG. 1 depicts an exemplary embodiment of a prior art receiver for a communications system.
- FIG. 2 depicts an exemplary embodiment of the receiver shown in FIG. 1 , wherein an additional offset calibration control 200 generates one control voltage or set of control voltages VI to bias the I mixer 110 , and one control voltage or set of control voltages VQ to bias the Q mixer 120 .
- FIG. 3A depicts an exemplary embodiment of the I mixer 110 shown in FIG. 2 , wherein the control voltage VI is applied to bias the gates of transistors M 1 , M 2 , M 3 , M 4 .
- FIG. 3C depicts an alternative exemplary embodiment of the I mixer 110 shown in FIG. 2 , wherein the control voltage VI is applied to bias the substrates (or bulks) of transistors M 1 , M 2 , M 3 , M 4 .
- FIG. 4 depicts an exemplary embodiment of an active mixer for the I channel configurable according to the techniques of the present disclosure.
- FIG. 5A depicts a direct conversion receiver wherein fully differential transimpedance amplifiers (TIA's) ITIA 510 and QTIA 520 are coupled to the I and Q mixers 110 and 120 , respectively.
- TIA's fully differential transimpedance amplifiers
- FIG. 5B depicts a voltage-based architecture for a direct conversion receiver wherein a transconductance (Gm) stage precedes each mixer, followed by a voltage amplification (Av) stage.
- Gm transconductance
- Av voltage amplification
- FIG. 5C depicts a portion of exemplary circuitry for the architecture of FIG. 5B , wherein Gm stage 550 of FIG. 5B is implemented as a simple differential pair with a resistive load RL.
- FIG. 5D depicts a scheme wherein a common-mode bias voltage of the Gm stage output may be directly controlled.
- FIG. 6 depicts an exemplary embodiment wherein separate gate bias voltages VgateI 1 and VgateI 2 are provided to the I mixer, and separate gate bias voltages VgateQ 1 and VgateQ 2 are provided to the Q mixer.
- FIG. 6A depicts a generalized mixer calibration control 600 that can adjust both the net offset between the I and the Q mixers, and the offset between transistors M 1 , M 4 and M 2 , M 3 in the differential pairs of each mixer.
- FIG. 7 depicts an exemplary embodiment of a direct conversion receiver wherein the gate bias voltage, the substrate bias voltage, and the common mode reference voltage of each mixer are all made adjustable by offset calibration control 200 .
- FIG. 8 depicts an exemplary embodiment of a transceiver apparatus according to the present disclosure, wherein the digital output signals I and Q of ADC_I 150 and ADC_Q 160 are supplied to a baseband processor 800 .
- FIG. 9 depicts an exemplary embodiment of an algorithm implemented by offset calibration control 200 for calibrating bias voltages VI and VQ to minimize RSB as measured by the baseband processor 800 .
- FIG. 10 depicts an exemplary embodiment wherein the techniques disclosed herein are applied to correct for I-Q mismatch in a transmitter apparatus.
- FIG. 11 shows an exemplary embodiment of a voltage and voltage offset generator utilizing a bidirectional current digital-to-analog converter (DAC) to generate the voltages VI and VQ.
- DAC digital-to-analog converter
- FIG. 12 depicts an exemplary embodiment of a voltage and voltage offset generator utilizing a unidirectional current DAC.
- FIG. 1 depicts an exemplary embodiment of a prior art receiver for a communications system.
- differential RF input signal RF_INp/RF_INn is provided to a low-noise amplifier (LNA) 100 , which amplifies the input signal to produce a differential RF signal RFp/RFn.
- RFp/RFn is provided to an I mixer 110 and a Q mixer 120 .
- I mixer 110 mixes RFp/RFn with a differential in-phase local oscillator signal LO_Ip/LO_In
- Q mixer 120 mixes RFp/RFn with a differential quadrature local oscillator signal LO_Qp/LO_Qn.
- the outputs of the mixers 110 , 120 are provided to low-pass filters 130 , 140 , respectively, and subsequently digitized by analog-to-digital converters 150 , 160 to produce digital outputs I and Q.
- the receiver depicted in FIG. 1 is a direct conversion receiver, i.e., the received RF signal is converted directly to baseband by the mixers 110 , 120 .
- IF intermediate frequency
- FIG. 1 may be considered as having two signal paths: an I signal path including I mixer 110 , LPF_I 130 , ADC_I 150 , and a Q signal path including Q mixer 120 , LPF_Q 140 , ADC_Q 160 .
- I signal path including I mixer 110 , LPF_I 130 , ADC_I 150
- Q signal path including Q mixer 120 , LPF_Q 140 , ADC_Q 160 .
- an I signal path or a Q signal path may include fewer or more elements than shown in the representative architecture of FIG. 1 .
- an I or Q signal path may also include filters, amplifiers, transimpedance (Gm) blocks in addition to the elements shown.
- Gm transimpedance
- I and Q signal paths may be present in transmitter architectures as well as receiver architectures, and that the techniques of the present disclosure may be correspondingly applied to transmitter architectures as well.
- the I local oscillator signal LO_I and the Q local oscillator signal LO_Q are designed to be 90 degrees out of phase with each other, while the I mixer 110 and Q mixer 120 are designed to have identical gain responses.
- the phase difference between LO_I and LO_Q may deviate from 90 degrees, and the gains of the I mixer 110 and Q mixer 120 may be mismatched.
- I-Q mismatch may lead to undesirable corruption of the demodulated information signals.
- techniques are provided to reduce I-Q mismatch by applying an offset between the corresponding voltages used to bias the I and Q signal paths.
- FIG. 2 depicts an exemplary embodiment of the receiver shown in FIG. 1 , wherein an additional offset calibration control 200 generates one control voltage or set of control voltages VI to bias the I mixer 110 , and one control voltage or set of control voltages VQ to bias the Q mixer 120 .
- an additional offset calibration control 200 generates one control voltage or set of control voltages VI to bias the I mixer 110 , and one control voltage or set of control voltages VQ to bias the Q mixer 120 .
- One of ordinary skill in the art will realize that the techniques disclosed herein may readily be modified to accommodate, equivalently, a fixed (non-adjustable) bias voltage or set of bias voltages for either the I or the Q mixer, and a variable (adjustable) bias voltage for the other mixer.
- Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
- bias voltages may be applied to other elements such as a Gm blocks and/or trans-impedance amplifier blocks, in accordance with the principles described later herein.
- offsets in the bias voltages may be applied to any element in either signal path that contributes to the net gain (e.g., amplitude or phase) of that signal path. Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
- FIG. 3A depicts an exemplary embodiment of the I mixer 110 shown in FIG. 2 , wherein the control voltage VI is applied to bias the gates of transistors M 1 , M 2 , M 3 , M 4 .
- the differential in-phase local oscillator signal LO_Ip/LO_In is AC coupled to the gates of transistors M 1 , M 2 , M 3 , M 4 through coupling capacitors C 1 and C 2 .
- the control voltage VI is set to the gate bias voltage Vgate, which is applied to the gates of transistors M 1 , M 2 , M 3 , M 4 through resistors R 1 and R 2 .
- RFp and RFn of differential signal RFp/RFn are AC coupled to the sources of the differential pairs M 1 /M 2 and M 3 /M 4 , respectively.
- the differential output current Ioutp/Ioutn contains a signal component proportional to the mixed product of the LO signal and the RF signal.
- FIG. 3A may be similarly applied to bias the corresponding gates of transistors in a Q mixer (not shown) using the control voltage VQ.
- FIG. 3C depicts an alternative exemplary embodiment of the I mixer 110 shown in FIG. 2 , wherein the control voltage VI is applied to bias the substrates (or bulks) of transistors M 1 , M 2 , M 3 , M 4 .
- the gate biasing of transistors M 1 , M 2 , M 3 , M 4 may be fixed, or it may also be made variable in accordance with the principles disclosed previously herein. Note for simplicity, the gate biasing details of the transistors have been omitted from FIG. 3C .
- FIG. 3C may be similarly applied to bias the corresponding bulks of transistors in a Q mixer (not shown) using the control voltage VQ.
- the technique depicted in FIG. 3D requires the transistors (M 1 , M 2 , M 3 , M 4 ) of the I channel mixer to be located in a different well from the corresponding transistors of the Q channel mixer, since the bulk voltage of the I channel mixer should be different from that of the Q channel mixer. This may be possible in RF process technologies having a deep N-well option.
- FIG. 4 depicts an exemplary embodiment of an active mixer for the I channel configurable according to the techniques of the present disclosure.
- transistors M 5 and M 6 provide bias current to differential pairs M 1 , M 2 and M 3 , M 4 , respectively, of the active mixer.
- the gate bias VI applied to the transistors M 1 , M 2 , M 3 , M 4 of FIG. 4 may be offset relative to the gate bias VQ applied to a Q mixer (not shown) to correct for I-Q imbalance, as described with reference to FIG. 3A .
- the bulk bias (not shown) of the transistors may also be made adjustable, as described with reference to FIG. 3C .
- the offset calibration control 200 may generate a gate bias VBIASI applied to the bias transistors M 5 , M 6 that is offset relative to a corresponding gate bias VBIASQ applied to corresponding bias transistors of a Q mixer (not shown) to correct for I-Q imbalance.
- the RF signal RF_p/RF_n may be AC coupled to the gates of transistors M 5 , M 6 , rather than to the drains of M 5 , M 6 as shown in FIG. 4 . Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
- FIG. 5A depicts a direct conversion receiver wherein fully differential transimpedance amplifiers (TIA's) ITIA 510 and QTIA 520 are coupled to the I and Q mixers 110 and 120 , respectively, in case the mixers have current outputs.
- the TIA's convert the differential output currents of such mixers into differential voltages.
- Each TIA is provided with an input for receiving a voltage VCM 1 or VCM 2 for setting a reference voltage for a common-mode feedback (CMFB) circuit of the fully differential TIA.
- CMFB common-mode feedback
- an offset is introduced between the common mode voltage VCM 1 applied to the ITIA 510 and the common mode voltage VCM 2 applied to the QTIA 520 by offset calibration control 200 .
- the voltages VI and VQ generated by offset calibration control 200 may correspond to the voltages VCM 1 and VCM 2 .
- FIG. 5B depicts a voltage-based architecture for a direct conversion receiver wherein a transconductance (Gm) stage precedes each mixer, followed by a voltage amplification (Av) stage.
- FIG. 5C depicts a portion of exemplary circuitry for the architecture of FIG. 5B , wherein Gm stage 550 , 560 of FIG. 5B is implemented as a simple differential pair with a resistive load RL.
- Gm stage 550 , 560 of FIG. 5B is implemented as a simple differential pair with a resistive load RL.
- 5C may be controlled by any of several factors, including the resistance value RL, the size of the transistors M 1 , M 2 , and/or the value of the bias current I B .
- An offset may be introduced in any of these factors between the I and Q channels of a receiver to correct for mixer imbalance according to the present disclosure.
- a common-mode bias voltage for either channel may be directly controlled using a scheme such as depicted in FIG. 5D for the Gm stage.
- a reference voltage VREFI may set the common-mode voltage of the Gm stage output for the I mixer via feedback amplifier ACM.
- a reference voltage VREFQ may set the common-mode voltage of a corresponding Gm stage output for a Q mixer (not shown).
- the techniques for applying a bias offset between the gates and substrates of the I and the Q mixers according to the present disclosure may be combined with the techniques for applying a bias offset between the individual transistors of a differential pair of each mixer, according to the disclosure of U.S. patent application Ser. No. 11/864,310, entitled “Offset correction for passive mixers,” filed Sep. 28, 2007, assigned to the assignee of the present application, the contents of which are hereby incorporated by reference in their entirety.
- FIG. 6 depicts an exemplary embodiment wherein separate gate bias voltages VgateI 1 and VgateI 2 are provided to the I mixer, and separate gate bias voltages VgateQ 1 and VgateQ 2 are provided to the Q mixer.
- FIG. 6A depicts a generalized calibration control 600 that can adjust both the common-mode offset between the I and the Q mixers, and the differential offset between transistors M 1 , M 4 and M 2 , M 3 in the differential pairs of each mixer.
- FIG. 7 depicts an exemplary embodiment of a direct conversion receiver wherein the gate bias voltage, the substrate bias voltage, and the common mode reference voltage of each channel are all made adjustable by offset calibration control 200 .
- the signals VI and VQ are composite signals, each comprising more than one control voltage per channel.
- each signal VI and/or VQ may be a composite signal that contains some or all of the bias voltages disclosed hereinabove for adjusting bias for a channel.
- any or all of the bias voltages for one of the channels may be fixed, i.e., non-adjustable, while the corresponding bias voltages for the other channel may be made adjustable via offset calibration control 200 .
- Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
- FIG. 8 depicts an exemplary embodiment of a transceiver apparatus according to the present disclosure, wherein the digital output signals I and Q of ADC_I 150 and ADC_Q 160 are supplied to a baseband processor 800 .
- the baseband processor 800 measures one or more characteristics of the digital signals I and Q, and is coupled to the offset calibration control 200 . Based on characteristics of the I and Q signals measured by the baseband processor 800 , the offset calibration control 200 generates control voltages VI and VQ.
- offset calibration control 200 may set voltages VI and VQ to minimize a residual sideband (RSB) of the receiver as measured by the baseband processor 800 from the signals I and Q.
- RSB residual sideband
- a general offset calibration control 600 may jointly optimize the RSB and the second-order input intercept point (IIP 2 ) of the receiver.
- IIP 2 the second-order input intercept point
- an antenna 820 is coupled to an antenna connector 840 .
- the antenna 820 generates a differential signal p/n, which is coupled to a duplexer 830 .
- the duplexer 830 may be configured to couple the antenna connector 840 to either the receive chain (RX) 850 or the transmit chain (TX) 810 .
- a controlled input signal may be supplied to the receiver via antenna connector 840 .
- the transmitter (TX) 810 may generate a controlled signal, and the duplexer 830 may couple the TX output to the RX input through residual coupling.
- the controlled signal generated by the TX 810 may be coupled directly to the RX input, i.e., bypassing the duplexer 830 , during a calibration phase.
- the controlled input signal may comprise a single reference tone.
- FIG. 9 depicts an exemplary embodiment of an algorithm implemented by offset calibration control 200 for calibrating bias voltages VI and VQ to minimize RSB as measured by the baseband processor 800 .
- a calibration phase begins at step 900 by selecting initial values for voltages VI, VQ.
- an input signal RF_INp and RF_INn are provided to the receiver, via one of the techniques discussed above.
- one or more parameters of signals I and Q corresponding to the selected VI, VQ may be measured and recorded by the baseband processor 800 .
- the parameter of interest may be a measured residual sideband (RSB) in the signals I and Q.
- the parameter(s) of interest may be any parameter(s) that may be affected by voltages VI, VQ generated by offset calibration control 200 .
- step 920 the algorithm determines whether a final bias setting for VI, VQ has been reached. If not, then VI, VQ may be advanced to a next candidate VI, VQ setting in step 930 . The algorithm then returns to step 910 , wherein the parameter(s) of interest corresponding to the new VI, VQ may be measured. Once the final VI, VQ setting has been reached in step 920 , the algorithm proceeds to step 940 .
- the parameter(s) of interest measured in step 910 may be “sweeped” over a suitable range of VI, VQ settings.
- the VI, VQ setting corresponding to the optimum value of the parameter(s) of interest is identified at step 940 .
- the setting or settings corresponding to the lowest RSB in the signals I, Q may be identified.
- the VI, VQ settings identified in step 940 are selected by offset calibration control 200 and applied to the I and Q channels of the receiver in FIG. 8 .
- the calibration phase described in FIG. 9 may be performed when the signal input to the LNA RFp/RFn is known.
- calibration can be done at the factory, when a chip is tested prior to shipping.
- calibration can be done during normal operation as follows.
- TX 810 in FIG. 8 may transmit a signal, which is coupled to RX 850 through the residual coupling of the duplexer 830 .
- TX 810 may transmit at a suitably high power level to overcome any attenuation between the transmit path and receive path introduced by, for example, the duplexer 830 and/or TX/RX filters (not shown).
- the offset calibration control 200 may comprise a processor for implementing the steps described in FIG. 9 . Code instructing the processor to perform the steps may be stored in any medium such as RAM or ROM accessible by the processor. Offset calibration control 200 may also comprise circuitry, including digital-to-analog conversion circuitry, for generating voltages VI, VQ based on the results of processing the steps of FIG. 9 . Such conversion circuitry is later described herein with reference to FIGS. 11 and 12 .
- FIG. 10 depicts an exemplary embodiment wherein the techniques disclosed herein are applied to correct for I-Q mismatch in a transmitter apparatus.
- I mixer 110 and Q mixer 120 accept baseband input signals BB_I (in-phase) and BB_Q (quadrature-phase) filtered by low-pass filters 1000 and 1010 .
- the mixers 110 , 120 modulate the baseband signals to a higher frequency by multiplying with local oscillator signals LO_I and LO_Q.
- the converted signals are input to a variable-gain amplifier (VGA) 1020 , whose output is coupled to a power amplifier (PA) 1030 .
- VGA variable-gain amplifier
- PA power amplifier
- offset calibration control 200 may generate bias voltages VI and VQ according to the techniques of the present disclosure to calibrate the mixers 110 , 120 for I-Q mismatch. Note all of the techniques described herein with respect to biasing an I or Q mixer in a receiver may be applied to bias an I or Q mixer in a transmitter. Also, one of ordinary skill in the art will realize that some exemplary embodiments may partition the functionality of the circuit blocks differently than shown in FIG. 10 , for example, the LPF's 1000 , 1010 may be incorporated into the functionality of the mixers 110 , 120 . Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
- the RSB of the PA output may be measured by a “sense loop” (not shown) to downconvert the residual sideband from RF to baseband.
- the downconverted RSB may be digitized using an ADC, and processed using a baseband processor to adjust the offset calibration control.
- the TX calibration may be done using the architecture shown in FIG. 8 during a “loopback mode” wherein the TX output is coupled directly to the RX input rather than to the antenna.
- FIG. 11 shows an exemplary embodiment of a voltage and voltage offset generator utilizing a bidirectional current digital-to-analog converter (DAC) to generate the voltages VI and VQ.
- DAC digital-to-analog converter
- a digital base voltage VI DIGITAL
- the voltage DAC 1100 outputs a corresponding analog voltage VI (ANALOG).
- the voltage DAC 1100 may be a simple resistor chain selectively tapped by one of a plurality of switches.
- the output of voltage DAC 1100 is coupled to a buffer 1110 .
- the output of the buffer 1110 may be supplied by the offset calibration control 200 in FIG. 2 as the control voltage VI.
- a digital offset voltage Offset (DIGITAL) is provided to a bidirectional current digital-to-analog converter (DAC) 1140 .
- Current DAC 1140 outputs an analog current I DAC having an amplitude Offset (ANALOG).
- ANALOG amplitude Offset
- R is a variable resistance adjustable by the range control 1120 .
- R is selectable among four different values by specifying a 2-bit digital control signal (not shown).
- current DAC 1140 is a bidirectional current DAC which can both supply current and sink current. For values of Offset (DIGITAL) corresponding to a positive value, DAC 1140 can supply current, while for values of Offset (DIGITAL) corresponding to a negative value, DAC 1140 can sink current, or vice versa. In this way, a voltage VA can be generated that is either higher or lower than the base voltage VI, depending on the programmed sign of Offset (DIGITAL).
- the voltage VA may be supplied by the offset calibration control 200 in FIG. 2 as the control voltage VQ (ANALOG).
- VQ may be taken as the base voltage, and an offset applied to VQ to generate VI.
- either VI or VQ may comprise a plurality of control voltages, any or all of which may be generated using the techniques shown in FIG. 11 . Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
- FIG. 12 depicts an exemplary embodiment of a voltage and voltage offset generator utilizing a unidirectional current DAC 1240 to generate the voltages VI and VQ.
- the unidirectional current DAC 1240 sources a current I DAC having an amplitude Offset (ANALOG).
- ANALOG amplitude Offset
- the current DAC 1240 may sink rather than source current.
- base voltage Vbase (DIGITAL) is supplied to a voltage DAC 1100 .
- the output voltage Vbase (ANALOG) of the voltage DAC 1100 is coupled to either buffer 1200 or buffer 1210 , depending on the configuration of switches 51 , S 2 , S 3 , S 4 , S 5 , S 6 .
- VD V base(ANALOG)+Offset(ANALOG)* R;
- R is a variable resistance configurable by range control 1120 , as previously described.
- VD is coupled to the input of buffer 1210 through switch S 2 , and the output voltage VB of the buffer 1210 is equal to VD.
- VD VB +Offset(ANALOG)* R.
- VD is coupled to the input of buffer 1200 through switch S 4 , and the output voltage VA of the buffer 1200 is equal to VD.
- VA VB +Offset(ANALOG)* R . (second configuration)
- the voltages VI and VQ generated by offset calibration control 200 in FIG. 2 may correspond to the voltages VA and VB in FIG. 12 .
- the voltages VI and VQ may be specified by Vbase (DIGITAL), Offset (DIGITAL), variable resistance R, and the configuration of the switches via control voltages VX and VXB.
- DSP Digital Signal Processor
- ASIC Application Specific Integrated Circuit
- FPGA Field Programmable Gate Array
- a general purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine.
- a processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
- a software module may reside in Random Access Memory (RAM), flash memory, Read Only Memory (ROM), Electrically Programmable ROM (EPROM), Electrically Erasable Programmable ROM (EEPROM), registers, hard disk, a removable disk, a CD-ROM, or any other form of storage medium known in the art.
- An exemplary storage medium is coupled to the processor such that the processor can read information from, and write information to, the storage medium.
- the storage medium may be integral to the processor.
- the processor and the storage medium may reside in an ASIC.
- the ASIC may reside in a user terminal.
- the processor and the storage medium may reside as discrete components in a user terminal.
- the functions described may be implemented in hardware, software, firmware, or any combination thereof. If implemented in software, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium.
- Computer-readable media includes both computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another.
- a storage media may be any available media that can be accessed by a computer.
- such computer-readable media can comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer.
- any connection is properly termed a computer-readable medium.
- the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave
- the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium.
- Disk and disc includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
Landscapes
- Engineering & Computer Science (AREA)
- Signal Processing (AREA)
- Computer Networks & Wireless Communication (AREA)
- Theoretical Computer Science (AREA)
- Power Engineering (AREA)
- Amplifiers (AREA)
- Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
- Superheterodyne Receivers (AREA)
- Circuits Of Receivers In General (AREA)
Abstract
Techniques are provided for reducing mismatch between the in-phase (I) and quadrature (Q) channels of a communications transmitter or receiver. In an exemplary embodiment, separate voltages are applied to bias the gates or bulks of the transistors in a mixer of the I channel versus a mixer of the Q channel. In another exemplary embodiment, separate voltages are applied to bias the common-mode reference voltage of a transimpedance amplifier associated with each channel. Techniques are further provided for deriving bias voltages to minimize a measured residual sideband in a received or transmitted signal, or to optimize other parameters of the received or transmitted signal. Techniques for generating separate bias voltages using a bidirectional and unidirectional current digital-to-analog converter (DAC) are also disclosed.
Description
- The present Application for Patent is a divisional of U.S. patent application Ser. No. 12/259,178, entitled “I-Q Mismatch Calibration and Method,” inventors Ojas M. Choski, et al., filed Oct. 27, 2008, which claims priority to U.S. Provisional Application Ser. No. 61/014,662, filed Dec. 18, 2007, entitled “I-Q Mismatch Calibration,” both assigned to the assignee hereof, the contents of both of which are hereby expressly incorporated by reference herein.
- The disclosure relates to communications transceivers and, more particularly, to techniques for correcting mismatch between in-phase (I) and quadrature (Q) mixers in communications transceivers.
- In a communications transmitter, information may be modulated onto orthogonal signals known as in-phase (I) and quadrature (Q) carriers to form I and Q channels. At the receiver, the I and Q channels may be demodulated to recover the information of interest. Typically, a mixer is provided to modulate or demodulate each channel, i.e., an I mixer for the I channel, and a Q mixer for the Q channel.
- Accurate transmission and reception of information requires that the I and Q channels remain orthogonal to each other over the communications link. In practice, mismatch between the I and Q channels, e.g., the mixers of the I and Q channels at either the transmitter or the receiver, introduces correlation between the I and Q channels, causing information from the I channel to “bleed” into the Q channel, and vice versa. This leads to corruption of the information signals.
- It would be desirable to provide techniques for reducing mismatch between the I and Q channels.
- An aspect of the present disclosure provides an apparatus comprising an in-phase (I) signal path and a quadrature (Q) signal path, and means for applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path.
- Another aspect of the present disclosure provides a computer program product for specifying an offset to be applied between an element of an I signal path and an element of a corresponding Q signal path in a communications apparatus, the product comprising computer-readable medium comprising code for causing a computer to measure I and Q input signals coupled to outputs of the I and Q signal paths, respectively, and code for causing a computer to adjust the applied offset based on the measured I and Q input signals.
- Yet another aspect of the present disclosure provides an apparatus for converting two digitally specified voltages into two analog voltages, the two digitally specified voltages comprising a first digital signal and a second digital signal, the two analog voltages being generated at a first output node and a second output node, the conversion module comprising a voltage digital-to-analog converter for converting the first digital signal to a first analog voltage, a unidirectional current digital-to-analog converter for converting the second digital signal to a second analog current at a current node, a first set of switches coupling, when the switches are turned on, the first analog voltage to the current node via the first output node and a resistance, and a second set of switches coupling, when the switches are turned on, the first analog voltage to the current node via the second output node and a resistance.
- Yet another aspect of the present disclosure provides a non-transitory processor-readable medium having stored thereon processor executable instructions configured to cause a processor within a communication apparatus to perform operations for reducing mismatch between in-phase (I) and quadrature (Q) signal paths in a communications apparatus comprising applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path, applying at least one I local oscillator signal to the I signal path, and applying at least one Q local oscillator signal to the Q signal path.
- Yet another aspect of the present disclosure provides a communications apparatus for reducing mismatch between in-phase (I) and quadrature (Q) signal paths comprising means for applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path, means for applying at least one I local oscillator signal to the I signal path, and means for applying at least one Q local oscillator signal to the Q signal path.
- Yet another aspect of the present disclosure provides a method for reducing mismatch between in-phase (I) and quadrature (Q) signal paths in a communications system, the method comprising applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path, applying at least one I local oscillator signal to the I signal path, and applying at least one Q local oscillator signal to the Q signal path.
-
FIG. 1 depicts an exemplary embodiment of a prior art receiver for a communications system. -
FIG. 2 depicts an exemplary embodiment of the receiver shown inFIG. 1 , wherein an additionaloffset calibration control 200 generates one control voltage or set of control voltages VI to bias theI mixer 110, and one control voltage or set of control voltages VQ to bias theQ mixer 120. -
FIG. 3A depicts an exemplary embodiment of the Imixer 110 shown inFIG. 2 , wherein the control voltage VI is applied to bias the gates of transistors M1, M2, M3, M4. -
FIG. 3B depicts an exemplary embodiment of the receiver ofFIG. 2 wherein theoffset calibration control 200 generates a voltage VI=Vgate1, which is supplied as Vgate to the gates of the transistors of the Imixer 110 as described with reference toFIG. 3A . -
FIG. 3C depicts an alternative exemplary embodiment of the Imixer 110 shown inFIG. 2 , wherein the control voltage VI is applied to bias the substrates (or bulks) of transistors M1, M2, M3, M4. -
FIG. 3D depicts an exemplary embodiment of the receiver ofFIG. 2 wherein theoffset calibration control 200 generates a voltage VI=Vbulk1 to bias the bulks of the transistors of the Imixer 110 as described with reference toFIG. 3C . -
FIG. 4 depicts an exemplary embodiment of an active mixer for the I channel configurable according to the techniques of the present disclosure. -
FIG. 5A depicts a direct conversion receiver wherein fully differential transimpedance amplifiers (TIA's) ITIA 510 and QTIA 520 are coupled to the I andQ mixers -
FIG. 5B depicts a voltage-based architecture for a direct conversion receiver wherein a transconductance (Gm) stage precedes each mixer, followed by a voltage amplification (Av) stage. -
FIG. 5C depicts a portion of exemplary circuitry for the architecture ofFIG. 5B , whereinGm stage 550 ofFIG. 5B is implemented as a simple differential pair with a resistive load RL. -
FIG. 5D depicts a scheme wherein a common-mode bias voltage of the Gm stage output may be directly controlled. -
FIG. 6 depicts an exemplary embodiment wherein separate gate bias voltages VgateI1 and VgateI2 are provided to the I mixer, and separate gate bias voltages VgateQ1 and VgateQ2 are provided to the Q mixer. -
FIG. 6A depicts a generalizedmixer calibration control 600 that can adjust both the net offset between the I and the Q mixers, and the offset between transistors M1, M4 and M2, M3 in the differential pairs of each mixer. -
FIG. 7 depicts an exemplary embodiment of a direct conversion receiver wherein the gate bias voltage, the substrate bias voltage, and the common mode reference voltage of each mixer are all made adjustable byoffset calibration control 200. -
FIG. 8 depicts an exemplary embodiment of a transceiver apparatus according to the present disclosure, wherein the digital output signals I and Q ofADC_I 150 andADC_Q 160 are supplied to abaseband processor 800. -
FIG. 9 depicts an exemplary embodiment of an algorithm implemented byoffset calibration control 200 for calibrating bias voltages VI and VQ to minimize RSB as measured by thebaseband processor 800. -
FIG. 10 depicts an exemplary embodiment wherein the techniques disclosed herein are applied to correct for I-Q mismatch in a transmitter apparatus. -
FIG. 11 shows an exemplary embodiment of a voltage and voltage offset generator utilizing a bidirectional current digital-to-analog converter (DAC) to generate the voltages VI and VQ. -
FIG. 12 depicts an exemplary embodiment of a voltage and voltage offset generator utilizing a unidirectional current DAC. - The detailed description set forth below in connection with the appended drawings is intended as a description of exemplary embodiments of the present invention and is not intended to represent the only exemplary embodiments in which the present invention can be practiced. The term “exemplary” used throughout this description means “serving as an example, instance, or illustration,” and should not necessarily be construed as preferred or advantageous over other exemplary embodiments. The detailed description includes specific details for the purpose of providing a thorough understanding of the exemplary embodiments of the invention. It will be apparent to those skilled in the art that the exemplary embodiments of the invention may be practiced without these specific details. In some instances, well known structures and devices are shown in block diagram form in order to avoid obscuring the novelty of the exemplary embodiments presented herein.
- In this specification and in the claims, it will be understood that when an element is referred to as being “connected to” or “coupled to” another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected to” or “directly coupled to” another element, there are no intervening elements present.
-
FIG. 1 depicts an exemplary embodiment of a prior art receiver for a communications system. InFIG. 1 , differential RF input signal RF_INp/RF_INn is provided to a low-noise amplifier (LNA) 100, which amplifies the input signal to produce a differential RF signal RFp/RFn. RFp/RFn is provided to anI mixer 110 and aQ mixer 120. Imixer 110 mixes RFp/RFn with a differential in-phase local oscillator signal LO_Ip/LO_In, whileQ mixer 120 mixes RFp/RFn with a differential quadrature local oscillator signal LO_Qp/LO_Qn. The outputs of themixers pass filters digital converters - Note the receiver depicted in
FIG. 1 is a direct conversion receiver, i.e., the received RF signal is converted directly to baseband by themixers - Note the particular receiver architecture depicted in
FIG. 1 may be considered as having two signal paths: an I signal path includingI mixer 110,LPF_I 130,ADC_I 150, and a Q signal path includingQ mixer 120,LPF_Q 140,ADC_Q 160. Unless otherwise noted, one of ordinary skill in the art will realize that comments made with reference to one of the (I or Q) signal paths or channels may generally be applied to the other signal path or channel. - One of ordinary skill in the art will realize that an I signal path or a Q signal path may include fewer or more elements than shown in the representative architecture of
FIG. 1 . For example, an I or Q signal path may also include filters, amplifiers, transimpedance (Gm) blocks in addition to the elements shown. It is contemplated that the techniques disclosed herein may be analogously applied by one of ordinary skill in the art to other such elements not explicitly described. One of ordinary skill in the art will also realize that I and Q signal paths may be present in transmitter architectures as well as receiver architectures, and that the techniques of the present disclosure may be correspondingly applied to transmitter architectures as well. - In
FIG. 1 , the I local oscillator signal LO_I and the Q local oscillator signal LO_Q are designed to be 90 degrees out of phase with each other, while theI mixer 110 andQ mixer 120 are designed to have identical gain responses. In practice, the phase difference between LO_I and LO_Q may deviate from 90 degrees, and the gains of theI mixer 110 andQ mixer 120 may be mismatched. These factors, as well as other imbalances between the I and Q signal paths, may be collectively referred to as “I-Q mismatch.” I-Q mismatch may lead to undesirable corruption of the demodulated information signals. - According to an aspect the present disclosure, techniques are provided to reduce I-Q mismatch by applying an offset between the corresponding voltages used to bias the I and Q signal paths.
-
FIG. 2 depicts an exemplary embodiment of the receiver shown inFIG. 1 , wherein an additional offsetcalibration control 200 generates one control voltage or set of control voltages VI to bias theI mixer 110, and one control voltage or set of control voltages VQ to bias theQ mixer 120. One of ordinary skill in the art will realize that the techniques disclosed herein may readily be modified to accommodate, equivalently, a fixed (non-adjustable) bias voltage or set of bias voltages for either the I or the Q mixer, and a variable (adjustable) bias voltage for the other mixer. Such exemplary embodiments are contemplated to be within the scope of the present disclosure. - While VI and VQ are shown as being applied to the I and Q mixers in
FIG. 2 , one of ordinary skill in the art will realize that the bias voltages may be applied to other elements such as a Gm blocks and/or trans-impedance amplifier blocks, in accordance with the principles described later herein. One of ordinary skill in the art will realize that offsets in the bias voltages may be applied to any element in either signal path that contributes to the net gain (e.g., amplitude or phase) of that signal path. Such exemplary embodiments are contemplated to be within the scope of the present disclosure. -
FIG. 3A depicts an exemplary embodiment of theI mixer 110 shown inFIG. 2 , wherein the control voltage VI is applied to bias the gates of transistors M1, M2, M3, M4. InFIG. 3A , the differential in-phase local oscillator signal LO_Ip/LO_In is AC coupled to the gates of transistors M1, M2, M3, M4 through coupling capacitors C1 and C2. The control voltage VI is set to the gate bias voltage Vgate, which is applied to the gates of transistors M1, M2, M3, M4 through resistors R1 and R2. RFp and RFn of differential signal RFp/RFn are AC coupled to the sources of the differential pairs M1/M2 and M3/M4, respectively. During operation, the differential output current Ioutp/Ioutn contains a signal component proportional to the mixed product of the LO signal and the RF signal. - Note one of ordinary skill in the art will realize that the exemplary embodiment depicted in
FIG. 3A may be similarly applied to bias the corresponding gates of transistors in a Q mixer (not shown) using the control voltage VQ. -
FIG. 3B depicts an exemplary embodiment of the receiver ofFIG. 2 wherein the offsetcalibration control 200 generates a voltage VI=Vgate1, which is supplied as Vgate to the gates of the transistors of theI mixer 110 as described with reference toFIG. 3A . The offsetcalibration control 200 also generates a voltage VQ=Vgate2 supplied to theQ mixer 120, which is used to bias the corresponding gates of transistors in a Q mixer implemented analogously to the I mixer shown inFIG. 3A . By introducing an intentional offset between the voltages VI and VQ, mismatch between the I and Q signal paths may be corrected. -
FIG. 3C depicts an alternative exemplary embodiment of theI mixer 110 shown inFIG. 2 , wherein the control voltage VI is applied to bias the substrates (or bulks) of transistors M1, M2, M3, M4. InFIG. 3C , the gate biasing of transistors M1, M2, M3, M4 may be fixed, or it may also be made variable in accordance with the principles disclosed previously herein. Note for simplicity, the gate biasing details of the transistors have been omitted fromFIG. 3C . - Note one of ordinary skill in the art will realize that the exemplary embodiment depicted in
FIG. 3C may be similarly applied to bias the corresponding bulks of transistors in a Q mixer (not shown) using the control voltage VQ. -
FIG. 3D depicts an exemplary embodiment of the receiver ofFIG. 2 wherein the offsetcalibration control 200 generates a voltage VI=Vbulk1 to bias the bulks of the transistors ofI mixer 110 as described with reference toFIG. 3C . The offsetcalibration control 200 also generates a voltage VQ=Vbulk2 supplied to theQ mixer 120, which is used to bias the corresponding bulks of transistors in a Q mixer implemented analogously to the mixer shown inFIG. 3C . By introducing an intentional offset between the voltages Vbulk1 and Vbulk2, mismatch between the I and Q signal paths may be corrected. - One of ordinary skill in the art will appreciate that the technique depicted in
FIG. 3D requires the transistors (M1, M2, M3, M4) of the I channel mixer to be located in a different well from the corresponding transistors of the Q channel mixer, since the bulk voltage of the I channel mixer should be different from that of the Q channel mixer. This may be possible in RF process technologies having a deep N-well option. - One of ordinary skill in the art will also realize that the techniques described with reference to the passive mixer shown in
FIGS. 3A and 3C may also be applied to active mixer topologies. Such exemplary embodiments are contemplated to be within the scope of the disclosure. - For example,
FIG. 4 depicts an exemplary embodiment of an active mixer for the I channel configurable according to the techniques of the present disclosure. InFIG. 4 , transistors M5 and M6 provide bias current to differential pairs M1, M2 and M3, M4, respectively, of the active mixer. The gate bias VI applied to the transistors M1, M2, M3, M4 ofFIG. 4 may be offset relative to the gate bias VQ applied to a Q mixer (not shown) to correct for I-Q imbalance, as described with reference toFIG. 3A . The bulk bias (not shown) of the transistors may also be made adjustable, as described with reference toFIG. 3C . - In an exemplary embodiment, the offset
calibration control 200 may generate a gate bias VBIASI applied to the bias transistors M5, M6 that is offset relative to a corresponding gate bias VBIASQ applied to corresponding bias transistors of a Q mixer (not shown) to correct for I-Q imbalance. In yet another exemplary embodiment, the RF signal RF_p/RF_n may be AC coupled to the gates of transistors M5, M6, rather than to the drains of M5, M6 as shown inFIG. 4 . Such exemplary embodiments are contemplated to be within the scope of the present disclosure. - One of ordinary skill in the art may readily derive alternative circuit topologies for active or passive mixers, and apply the principles of the present disclosure to bias an I mixer element with an offset relative to a Q mixer element. Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
-
FIG. 5A depicts a direct conversion receiver wherein fully differential transimpedance amplifiers (TIA's)ITIA 510 andQTIA 520 are coupled to the I andQ mixers - In an exemplary embodiment, an offset is introduced between the common mode voltage VCM1 applied to the
ITIA 510 and the common mode voltage VCM2 applied to theQTIA 520 by offsetcalibration control 200. The voltages VI and VQ generated by offsetcalibration control 200 may correspond to the voltages VCM1 and VCM2. By introducing an intentional offset between the voltages VCM1 and VCM2, mismatch between the I and Q channels may be corrected. - One of ordinary skill in the art will realize that according to the present disclosure, an offset may generally be introduced between any corresponding common-mode bias voltages existing in the I and Q channels. For example,
FIG. 5B depicts a voltage-based architecture for a direct conversion receiver wherein a transconductance (Gm) stage precedes each mixer, followed by a voltage amplification (Av) stage.FIG. 5C depicts a portion of exemplary circuitry for the architecture ofFIG. 5B , whereinGm stage FIG. 5B is implemented as a simple differential pair with a resistive load RL. One of ordinary skill in the art will realize that the common-mode voltage of the differential output of theGm stage FIG. 5C may be controlled by any of several factors, including the resistance value RL, the size of the transistors M1, M2, and/or the value of the bias current IB. An offset may be introduced in any of these factors between the I and Q channels of a receiver to correct for mixer imbalance according to the present disclosure. - Alternatively, a common-mode bias voltage for either channel may be directly controlled using a scheme such as depicted in
FIG. 5D for the Gm stage. InFIG. 5D , a reference voltage VREFI may set the common-mode voltage of the Gm stage output for the I mixer via feedback amplifier ACM. Similarly, a reference voltage VREFQ may set the common-mode voltage of a corresponding Gm stage output for a Q mixer (not shown). By introducing an offset between VREFI and VREFQ, the principles of the present disclosure may be applied. - In an exemplary embodiment, the techniques for applying a bias offset between the gates and substrates of the I and the Q mixers according to the present disclosure may be combined with the techniques for applying a bias offset between the individual transistors of a differential pair of each mixer, according to the disclosure of U.S. patent application Ser. No. 11/864,310, entitled “Offset correction for passive mixers,” filed Sep. 28, 2007, assigned to the assignee of the present application, the contents of which are hereby incorporated by reference in their entirety. For example,
FIG. 6 depicts an exemplary embodiment wherein separate gate bias voltages VgateI1 and VgateI2 are provided to the I mixer, and separate gate bias voltages VgateQ1 and VgateQ2 are provided to the Q mixer.FIG. 6A then depicts ageneralized calibration control 600 that can adjust both the common-mode offset between the I and the Q mixers, and the differential offset between transistors M1, M4 and M2, M3 in the differential pairs of each mixer. - One of ordinary skill in the art will realize that further gate voltages (not shown) may be applied to separately bias each of the transistors M1-M4 in each mixer in
FIG. 6 . -
FIG. 7 depicts an exemplary embodiment of a direct conversion receiver wherein the gate bias voltage, the substrate bias voltage, and the common mode reference voltage of each channel are all made adjustable by offsetcalibration control 200. In this exemplary embodiment, the signals VI and VQ are composite signals, each comprising more than one control voltage per channel. - One of ordinary skill in the art will realize that, in general, each signal VI and/or VQ may be a composite signal that contains some or all of the bias voltages disclosed hereinabove for adjusting bias for a channel. In an exemplary embodiment, any or all of the bias voltages for one of the channels may be fixed, i.e., non-adjustable, while the corresponding bias voltages for the other channel may be made adjustable via offset
calibration control 200. Such exemplary embodiments are contemplated to be within the scope of the present disclosure. - Techniques for providing bias offsets to elements in the I-Q signal paths have been disclosed hereinabove. Techniques for adjusting the bias offsets to reduce I-Q mismatch in the channels are further disclosed hereinbelow.
-
FIG. 8 depicts an exemplary embodiment of a transceiver apparatus according to the present disclosure, wherein the digital output signals I and Q ofADC_I 150 andADC_Q 160 are supplied to abaseband processor 800. Thebaseband processor 800 measures one or more characteristics of the digital signals I and Q, and is coupled to the offsetcalibration control 200. Based on characteristics of the I and Q signals measured by thebaseband processor 800, the offsetcalibration control 200 generates control voltages VI and VQ. - In an exemplary embodiment, offset
calibration control 200 may set voltages VI and VQ to minimize a residual sideband (RSB) of the receiver as measured by thebaseband processor 800 from the signals I and Q. - In an exemplary embodiment such as the one depicted in
FIG. 6A , a general offsetcalibration control 600 may jointly optimize the RSB and the second-order input intercept point (IIP2) of the receiver. One of ordinary skill in the art will be able to derive such optimization schemes based on the disclosure of the present application and that of U.S. patent application Ser. No. 11/864,310, entitled “Offset correction for passive mixers,” previously referenced herein. - In
FIG. 8 , anantenna 820 is coupled to anantenna connector 840. Theantenna 820 generates a differential signal p/n, which is coupled to aduplexer 830. Theduplexer 830 may be configured to couple theantenna connector 840 to either the receive chain (RX) 850 or the transmit chain (TX) 810. - To control an input signal RF_INp/RF_INn reaching the receiver for calibration purposes, a controlled input signal may be supplied to the receiver via
antenna connector 840. Alternatively, the transmitter (TX) 810 may generate a controlled signal, and theduplexer 830 may couple the TX output to the RX input through residual coupling. Alternatively, in an architecture (not shown), the controlled signal generated by theTX 810 may be coupled directly to the RX input, i.e., bypassing theduplexer 830, during a calibration phase. In an exemplary embodiment, the controlled input signal may comprise a single reference tone. -
FIG. 9 depicts an exemplary embodiment of an algorithm implemented by offsetcalibration control 200 for calibrating bias voltages VI and VQ to minimize RSB as measured by thebaseband processor 800. InFIG. 9 , a calibration phase begins atstep 900 by selecting initial values for voltages VI, VQ. Also atstep 900, an input signal RF_INp and RF_INn are provided to the receiver, via one of the techniques discussed above. - At
step 910, one or more parameters of signals I and Q corresponding to the selected VI, VQ may be measured and recorded by thebaseband processor 800. In an exemplary embodiment, the parameter of interest may be a measured residual sideband (RSB) in the signals I and Q. In alternative exemplary embodiments, the parameter(s) of interest may be any parameter(s) that may be affected by voltages VI, VQ generated by offsetcalibration control 200. - At
step 920, the algorithm determines whether a final bias setting for VI, VQ has been reached. If not, then VI, VQ may be advanced to a next candidate VI, VQ setting instep 930. The algorithm then returns to step 910, wherein the parameter(s) of interest corresponding to the new VI, VQ may be measured. Once the final VI, VQ setting has been reached instep 920, the algorithm proceeds to step 940. - In this way, by stepping through candidate VI, VQ settings, the parameter(s) of interest measured in
step 910 may be “sweeped” over a suitable range of VI, VQ settings. After a suitable range has been sweeped, the VI, VQ setting corresponding to the optimum value of the parameter(s) of interest is identified atstep 940. In an exemplary embodiment, the setting or settings corresponding to the lowest RSB in the signals I, Q may be identified. - At
step 950, the VI, VQ settings identified instep 940 are selected by offsetcalibration control 200 and applied to the I and Q channels of the receiver inFIG. 8 . - While a specific algorithm for determining an optimal VI, VB setting has been described hereinabove, one of ordinary skill in the art will realize that other algorithms for sweeping through calibration settings to determine an optimal setting may be applied. For example, one may employ calibration algorithms disclosed in U.S. patent application Ser. No. 11/864,310, entitled “Offset correction for passive mixers,” previously referenced herein.
- Note the calibration techniques disclosed herein may also be applied to optimize any other parameters of interest besides those explicitly described, such as the amplitude or phase gain of either mixer. Such exemplary embodiments are also contemplated to be within the scope of the present disclosure.
- In an exemplary embodiment, the calibration phase described in
FIG. 9 may be performed when the signal input to the LNA RFp/RFn is known. For example, calibration can be done at the factory, when a chip is tested prior to shipping. Alternatively, calibration can be done during normal operation as follows. Where full duplexing is supported (i.e., simultaneous transmission and reception by a single radio),TX 810 inFIG. 8 may transmit a signal, which is coupled toRX 850 through the residual coupling of theduplexer 830. NoteTX 810 may transmit at a suitably high power level to overcome any attenuation between the transmit path and receive path introduced by, for example, theduplexer 830 and/or TX/RX filters (not shown). - In an exemplary embodiment, the offset
calibration control 200 may comprise a processor for implementing the steps described inFIG. 9 . Code instructing the processor to perform the steps may be stored in any medium such as RAM or ROM accessible by the processor. Offsetcalibration control 200 may also comprise circuitry, including digital-to-analog conversion circuitry, for generating voltages VI, VQ based on the results of processing the steps ofFIG. 9 . Such conversion circuitry is later described herein with reference toFIGS. 11 and 12 . -
FIG. 10 depicts an exemplary embodiment wherein the techniques disclosed herein are applied to correct for I-Q mismatch in a transmitter apparatus. InFIG. 10 , Imixer 110 andQ mixer 120 accept baseband input signals BB_I (in-phase) and BB_Q (quadrature-phase) filtered by low-pass filters mixers - In an exemplary embodiment, offset
calibration control 200 may generate bias voltages VI and VQ according to the techniques of the present disclosure to calibrate themixers FIG. 10 , for example, the LPF's 1000, 1010 may be incorporated into the functionality of themixers - In an exemplary embodiment, to perform calibration of VI and VQ, the RSB of the PA output may be measured by a “sense loop” (not shown) to downconvert the residual sideband from RF to baseband. The downconverted RSB may be digitized using an ADC, and processed using a baseband processor to adjust the offset calibration control. In an exemplary embodiment, the TX calibration may be done using the architecture shown in
FIG. 8 during a “loopback mode” wherein the TX output is coupled directly to the RX input rather than to the antenna. - One of ordinary skill in the art will realize that the techniques disclosed herein need not be applied to the transmitter and receiver configurations explicitly described herein. Rather, the techniques may be applied to any communications apparatus employing I and Q mixers, TIA's, and/or Gm modules. Such exemplary embodiments are contemplated to be within the scope of the present disclosure.
- In a further aspect of the present disclosure, techniques are provided for offset
calibration control 200 to generate the voltages VI and VQ given a single base voltage and an offset.FIG. 11 shows an exemplary embodiment of a voltage and voltage offset generator utilizing a bidirectional current digital-to-analog converter (DAC) to generate the voltages VI and VQ. InFIG. 11 , a digital base voltage VI (DIGITAL) is provided to avoltage DAC 1100. Thevoltage DAC 1100 outputs a corresponding analog voltage VI (ANALOG). In an exemplary embodiment, thevoltage DAC 1100 may be a simple resistor chain selectively tapped by one of a plurality of switches. The output ofvoltage DAC 1100 is coupled to abuffer 1110. In an exemplary embodiment, the output of thebuffer 1110 may be supplied by the offsetcalibration control 200 inFIG. 2 as the control voltage VI. - Also in
FIG. 11 , a digital offset voltage Offset (DIGITAL) is provided to a bidirectional current digital-to-analog converter (DAC) 1140. Current DAC 1140 outputs an analog current IDAC having an amplitude Offset (ANALOG). At node A, corresponding to the output of current DAC 1140, the voltage is as follows: -
VA=VI(ANALOG)+Offset(ANALOG)*R; - wherein R is a variable resistance adjustable by the
range control 1120. In an exemplary embodiment, R is selectable among four different values by specifying a 2-bit digital control signal (not shown). - In the exemplary embodiment shown, current DAC 1140 is a bidirectional current DAC which can both supply current and sink current. For values of Offset (DIGITAL) corresponding to a positive value, DAC 1140 can supply current, while for values of Offset (DIGITAL) corresponding to a negative value, DAC 1140 can sink current, or vice versa. In this way, a voltage VA can be generated that is either higher or lower than the base voltage VI, depending on the programmed sign of Offset (DIGITAL).
- In an exemplary embodiment, the voltage VA may be supplied by the offset
calibration control 200 inFIG. 2 as the control voltage VQ (ANALOG). - One of ordinary skill in the art will realize that in alternative exemplary embodiments, VQ may be taken as the base voltage, and an offset applied to VQ to generate VI. In other exemplary embodiments, as disclosed hereinbefore, either VI or VQ may comprise a plurality of control voltages, any or all of which may be generated using the techniques shown in
FIG. 11 . Such exemplary embodiments are contemplated to be within the scope of the present disclosure. -
FIG. 12 depicts an exemplary embodiment of a voltage and voltage offset generator utilizing a unidirectionalcurrent DAC 1240 to generate the voltages VI and VQ. InFIG. 12 , the unidirectionalcurrent DAC 1240 sources a current IDAC having an amplitude Offset (ANALOG). One of ordinary skill in the art will realize that in an alternative exemplary embodiment (not shown), with appropriate modifications to the circuitry ofFIG. 12 , thecurrent DAC 1240 may sink rather than source current. - In
FIG. 12 , base voltage Vbase (DIGITAL) is supplied to avoltage DAC 1100. The output voltage Vbase (ANALOG) of thevoltage DAC 1100 is coupled to eitherbuffer 1200 orbuffer 1210, depending on the configuration of switches 51, S2, S3, S4, S5, S6. - In a first configuration, wherein VX is high and VXB is low, 51, S2, S5 are closed, and S3, S4, S6 are open. In this configuration, the output of the
voltage DAC 1100 is coupled to the input ofbuffer 1200, and VA is equal to Vbase (ANALOG). The current IDAC sourced by thecurrent DAC 1240 flows from node D through switch S5 to the output ofbuffer 1200. The voltage VD at node D is thus given by: -
VD=Vbase(ANALOG)+Offset(ANALOG)*R; - wherein R is a variable resistance configurable by
range control 1120, as previously described. VD is coupled to the input ofbuffer 1210 through switch S2, and the output voltage VB of thebuffer 1210 is equal to VD. Thus: -
VB=VA+Offset(ANALOG)*R. (first configuration) - In a second configuration, wherein VXB is high and VX is low, 51, S2, S5 are open, and S3, S4, S6 are closed. In this configuration, the output of the
voltage DAC 1100 is coupled to the input ofbuffer 1210, and VB is equal to Vbase (ANALOG). The current IDAC sourced by thecurrent DAC 1240 flows from node D through switch S6 to the output ofbuffer 1210. The voltage VD at node D is given by: -
VD=VB+Offset(ANALOG)*R. - VD is coupled to the input of
buffer 1200 through switch S4, and the output voltage VA of thebuffer 1200 is equal to VD. In this case: -
VA=VB+Offset(ANALOG)*R. (second configuration) - Thus it is seen that in the first configuration, VB is higher than VA by a value Offset (ANALOG)*R, while in the second configuration, VA is higher than VB by Offset (ANALOG)*R.
- In an exemplary embodiment, the voltages VI and VQ generated by offset
calibration control 200 inFIG. 2 may correspond to the voltages VA and VB inFIG. 12 . In this exemplary embodiment, the voltages VI and VQ may be specified by Vbase (DIGITAL), Offset (DIGITAL), variable resistance R, and the configuration of the switches via control voltages VX and VXB. - Those of skill in the art would understand that information and signals may be represented using any of a variety of different technologies and techniques. For example, data, instructions, commands, information, signals, bits, symbols, and chips that may be referenced throughout the above description may be represented by voltages, currents, electromagnetic waves, magnetic fields or particles, optical fields or particles, or any combination thereof.
- Those of skill would further appreciate that the various illustrative logical blocks, modules, circuits, and algorithm steps described in connection with the exemplary embodiments disclosed herein may be implemented as electronic hardware, computer software, or combinations of both. To clearly illustrate this interchangeability of hardware and software, various illustrative components, blocks, modules, circuits, and steps have been described above generally in terms of their functionality. Whether such functionality is implemented as hardware or software depends upon the particular application and design constraints imposed on the overall system. Skilled artisans may implement the described functionality in varying ways for each particular application, but such implementation decisions should not be interpreted as causing a departure from the scope of the exemplary embodiments of the invention.
- The various illustrative logical blocks, modules, and circuits described in connection with the exemplary embodiments disclosed herein may be implemented or performed with a general purpose processor, a Digital Signal Processor (DSP), an Application Specific Integrated Circuit (ASIC), a Field Programmable Gate Array (FPGA) or other programmable logic device, discrete gate or transistor logic, discrete hardware components, or any combination thereof designed to perform the functions described herein. A general purpose processor may be a microprocessor, but in the alternative, the processor may be any conventional processor, controller, microcontroller, or state machine. A processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
- The steps of a method or algorithm described in connection with the exemplary embodiments disclosed herein may be embodied directly in hardware, in a software module executed by a processor, or in a combination of the two. A software module may reside in Random Access Memory (RAM), flash memory, Read Only Memory (ROM), Electrically Programmable ROM (EPROM), Electrically Erasable Programmable ROM (EEPROM), registers, hard disk, a removable disk, a CD-ROM, or any other form of storage medium known in the art. An exemplary storage medium is coupled to the processor such that the processor can read information from, and write information to, the storage medium. In the alternative, the storage medium may be integral to the processor. The processor and the storage medium may reside in an ASIC. The ASIC may reside in a user terminal. In the alternative, the processor and the storage medium may reside as discrete components in a user terminal.
- In one or more exemplary embodiments, the functions described may be implemented in hardware, software, firmware, or any combination thereof. If implemented in software, the functions may be stored on or transmitted over as one or more instructions or code on a computer-readable medium. Computer-readable media includes both computer storage media and communication media including any medium that facilitates transfer of a computer program from one place to another. A storage media may be any available media that can be accessed by a computer. By way of example, and not limitation, such computer-readable media can comprise RAM, ROM, EEPROM, CD-ROM or other optical disk storage, magnetic disk storage or other magnetic storage devices, or any other medium that can be used to carry or store desired program code in the form of instructions or data structures and that can be accessed by a computer. Also, any connection is properly termed a computer-readable medium. For example, if the software is transmitted from a website, server, or other remote source using a coaxial cable, fiber optic cable, twisted pair, digital subscriber line (DSL), or wireless technologies such as infrared, radio, and microwave, then the coaxial cable, fiber optic cable, twisted pair, DSL, or wireless technologies such as infrared, radio, and microwave are included in the definition of medium. Disk and disc, as used herein, includes compact disc (CD), laser disc, optical disc, digital versatile disc (DVD), floppy disk and Blu-ray disc where disks usually reproduce data magnetically, while discs reproduce data optically with lasers. Combinations of the above should also be included within the scope of computer-readable media.
- The previous description of the disclosed exemplary embodiments is provided to enable any person skilled in the art to make or use the present invention. Various modifications to these exemplary embodiments will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other exemplary embodiments without departing from the spirit or scope of the invention. Thus, the present invention is not intended to be limited to the exemplary embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.
Claims (58)
1. An apparatus comprising:
an in-phase (I) signal path and a quadrature (Q) signal path; and
means for applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path.
2. The apparatus of claim 1 , further comprising:
means for determining an optimal offset to be applied.
3. The apparatus of claim 2 , further comprising means for generating a bias voltage for an element of the I signal path and a bias voltage for an element of the Q signal path.
4. A computer program product for specifying an offset to be applied between an element of an I signal path and an element of a corresponding Q signal path in a communications apparatus, the product comprising:
computer-readable medium comprising:
code for causing a computer to measure I and Q input signals coupled to outputs of the I and Q signal paths, respectively; and
code for causing a computer to adjust the applied offset based on the measured I and Q input signals.
5. The computer program product of claim 4 , the code for causing a computer to adjust the applied offset based on the measured I and Q input signals comprising:
code for causing a computer to adjust the applied offset based on a residual sideband measured from the I and Q input signals.
6. The computer program product of claim 5 , the communications apparatus comprising a transmitter, a duplexer, and a receiver, the product further comprising:
code for causing a computer to transmit a controlled input signal to the input of the receiver via the duplexer using the transmitter.
7. The computer program product of claim 6 , further comprising code for applying a plurality of candidate offsets between a bias for an element of the I signal path and a bias for an element of the Q signal path; and code for measuring I and Q input signals coupled to the outputs of the I and Q mixers for each of the plurality of candidate offsets applied.
8. An apparatus for converting two digitally specified voltages into two analog voltages, the two digitally specified voltages comprising a first digital signal and a second digital signal, the two analog voltages being generated at a first output node and a second output node, the conversion module comprising:
a voltage digital-to-analog converter for converting the first digital signal to a first analog voltage;
a unidirectional current digital-to-analog converter for converting the second digital signal to a second analog current at a current node;
a first set of switches coupling, when the switches are turned on, the first analog voltage to the current node via the first output node and a resistance; and
a second set of switches coupling, when the switches are turned on, the first analog voltage to the current node via the second output node and a resistance.
9. The apparatus of claim 8 , further comprising:
a first buffer coupling the first analog voltage to the first output node when the first switches are turned on; and
a second buffer coupling the first analog voltage to the second output node when the second switches are turned on.
10. The apparatus of claim 8 , the resistance being adjustable in response to a control signal.
11. The apparatus of claim 8 , the voltage digital-to-analog converter comprising a resistor chain.
12. A non-transitory processor-readable medium having stored thereon processor executable instructions configured to cause a processor within a communication apparatus to perform operations for reducing mismatch between in-phase (I) and quadrature (Q) signal paths in a communications apparatus comprising:
applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path;
applying at least one I local oscillator signal to the I signal path; and
applying at least one Q local oscillator signal to the Q signal path.
13. The non-transitory processor-readable medium of claim 12 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communication apparatus that comprises a receiver.
14. The non-transitory processor-readable medium of claim 12 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communication apparatus that comprises a transmitter, the transmitter comprising the I and Q signal paths.
15. The non-transitory processor-readable medium of claim 12 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communication apparatus in which the I and Q signal paths comprise corresponding I and Q mixers, and wherein the stored processor-executable instructions are configured to cause a processor within a communication apparatus to perform operations such that applying an offset further comprises applying an offset between a transistor in the I mixer and a corresponding transistor in the Q mixer.
16. The non-transitory processor-readable medium of claim 15 , wherein the stored processor-executable instructions are configured to cause a processor within a communication apparatus to perform operations such that applying an offset further comprises applying an offset between the gate of the transistor in the I mixer and the gate of the corresponding transistor in the Q mixer.
17. The non-transitory processor-readable medium of claim 15 , wherein the stored processor-executable instructions are configured to cause a processor within a communication apparatus to perform operations further comprising:
applying a bias offset between a first transistor in the I mixer and a second transistor in the I mixer, the first and second transistors forming a differential pair.
18. The non-transitory processor-readable medium of claim 15 , wherein the stored processor-executable instructions are configured to cause a processor within a communication apparatus to perform operations such that applying an offset further comprises applying an offset between the bulk of the transistor in the I mixer and the bulk of the corresponding transistor in the Q mixer.
19. The non-transitory processor-readable medium of claim 16 , wherein the stored processor-executable instructions are configured to cause a processor within a communication apparatus to perform operations such that applying an offset further comprises applying an offset between the bulk of the transistor in the I mixer and the bulk of the corresponding transistor in the Q mixer.
20. The non-transitory processor-readable medium of claim 15 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communication apparatus in which each mixer is an active mixer and each active mixer comprises at least one biasing transistor,
wherein the stored processor-executable instructions are configured to cause a processor in a communication apparatus to perform operations such that applying an offset further comprises applying an offset between the bias current associated with the at least one biasing transistor in the I mixer and the at least one biasing transistor in the Q mixer.
21. The non-transitory processor-readable medium of claim 15 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communication apparatus in which the I and Q signal paths comprise corresponding I and Q mixers and corresponding I and Q transimpedance amplifiers (TIA's) coupled to the outputs of the I and Q mixers, respectively, and
wherein the stored processor-executable instructions are configured to cause a processor in a communication apparatus to perform operations such that applying an offset further comprises applying an offset between a bias voltage of the I TIA and a corresponding bias voltage of the Q TIA.
22. The non-transitory processor-readable medium of claim 21 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communication apparatus in which the bias voltage of the I TIA comprises a common-mode output voltage of the I TIA, and the bias voltage of the Q TIA comprises a common-mode output voltage of the Q TIA.
23. The non-transitory processor-readable medium of claim 12 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communication apparatus in which the I and Q signal paths comprise corresponding I and Q mixers and corresponding I and Q Gm amplifiers coupled to the inputs of the I and Q mixers, respectively, and
wherein the stored processor-executable instructions are configured to cause a processor in a communication apparatus to perform operations such that applying an offset further comprises applying an offset between a bias voltage of the I Gm amplifier and a corresponding bias voltage of the Q Gm amplifier.
24. The non-transitory processor-readable medium of claim 23 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communication apparatus in which the bias voltage of the I Gm amplifier comprises a common mode output voltage of the I Gm amplifier, and the bias voltage of the Q Gm amplifier comprises a common-mode output voltage of the Q Gm amplifier.
25. The non-transitory processor-readable medium of claim 15 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communications apparatus that comprises a receiver comprising the I and Q signal paths, and
wherein the stored processor-executable instructions are configured to cause a processor to perform operations further comprising:
measuring I and Q input signals coupled to the outputs of the I and Q mixers, respectively; and
adjusting the applied offset based on the measured I and Q input signals.
26. The non-transitory processor-readable medium of claim 25 , wherein adjusting the applied offset further comprises adjusting the applied offset based on a residual sideband measured from the I and Q input signals.
27. The non-transitory processor-readable medium of claim 25 , wherein the stored processor-executable instructions are configured to cause a processor to perform operations further comprising supplying a controlled input signal to the input of the receiver.
28. The non-transitory processor-readable medium of claim 27 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communications apparatus that further comprises a transmitter and a duplexer, and
wherein the stored processor-executable instructions are configured to cause a processor in a communication apparatus to perform operations such that supplying a controlled input signal further comprises:
transmitting a controlled input signal using the transmitter; and
coupling the transmitted controlled input signal to the input of the receiver via the duplexer.
29. The non-transitory processor-readable medium of claim 28 , wherein the stored processor-executable instructions are configured to cause a processor in a communication apparatus to perform operations further comprising:
applying a plurality of candidate offsets between a bias for an element of the I signal path and a bias for an element of the Q signal path; and
measuring I and Q input signals coupled to the outputs of the I and Q mixers for each of the plurality of candidate offsets applied.
30. The non-transitory processor-readable medium of claim 29 , wherein the stored processor-executable instructions are configured to cause a processor in a communication apparatus to perform operations such that adjusting the applied offset based on the measured I and Q input signals further comprises applying the candidate offset associated with a lowest residual sideband computed from the measured I and Q input signals.
31. The non-transitory processor-readable medium of claim 12 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communications apparatus that comprises a transmitter comprising the I and Q signal paths,
wherein the I signal path comprises an I mixer and the Q signal path comprises a Q mixer, and
wherein the stored processor-executable instructions are configured to cause a processor to perform operations further comprising:
applying a reference I signal to an input of the I mixer;
applying a reference Q signal to an input of the Q mixer;
measuring a parameter of the signal transmitted by the transmitter; and
adjusting the applied offset based on the measuring the parameter of the signal transmitted by the transmitter.
32. The non-transitory processor-readable medium of claim 31 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communications apparatus in which the parameter of the signal transmitted by the transmitter is a residual sideband.
33. The non-transitory processor-readable medium of claim 32 , wherein the stored processor-executable instructions are configured to be executed by a processor of a communications apparatus that further comprises a duplexer and a receiver,
wherein the stored processor-executable instructions are configured to cause a processor in a communication apparatus to perform operations such that measuring the parameter of the signal transmitter by the transmitter further comprises coupling the signal transmitted by the transmitter to the input of the receiver via the duplexer, and wherein adjusting the applied offset further comprises applying an offset associated with a lowest residual sideband of the measured transmitted signal between a bias element for the I mixer and a bias element for the Q mixer.
34. A communications apparatus for reducing mismatch between in-phase (I) and quadrature (Q) signal paths comprising:
means for applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path;
means for applying at least one I local oscillator signal to the I signal path; and
means for applying at least one Q local oscillator signal to the Q signal path.
35. The communications apparatus of claim 34 , further comprising means for receiving communication signals.
36. The communications apparatus of claim 34 , further comprising transmitter means for transmitting communication signals, the transmitter means comprising the I and Q signal paths.
37. The communications apparatus of claim 34 , wherein the I and Q signal paths comprise corresponding I and Q mixers, and wherein means for applying an offset further comprises means for applying an offset between a transistor in the I mixer means and a corresponding transistor in the Q mixer.
38. The communications apparatus of claim 37 , wherein means for applying an offset further comprises means for applying an offset between the gate of the transistor in the mixer means and the gate of the corresponding transistor in the Q mixer.
39. The communications apparatus of claim 37 , further comprising:
means for applying a bias offset between a first transistor in the I mixer and a second transistor in the I mixer, the first and second transistors forming a differential pair.
40. The communications apparatus of claim 37 , wherein means for applying an offset further comprises means for applying an offset between the bulk of the transistor in the I mixer and the bulk of the corresponding transistor in the Q mixer.
41. The communications apparatus of claim 38 , wherein means for applying an offset further comprises means for applying an offset between the bulk of the transistor in the I mixer and the bulk of the corresponding transistor in the Q mixer.
42. The communications apparatus of claim 37 , wherein each mixer is a passive mixer means.
43. The communications apparatus of claim 37 , wherein each mixer is an active mixer means.
44. The communications apparatus of claim 37 , wherein each mixer is an active mixer, each active mixer comprising at least one biasing transistor, wherein means for applying an offset further comprises means for applying an offset between the bias current associated with the at least one biasing transistor in the I mixer and the at least one biasing transistor in the Q mixer.
45. The communications apparatus of claim 37 , wherein the I and Q signal paths comprise corresponding I and Q mixers and corresponding I and Q transimpedance amplifiers (TIA) coupled to the outputs of the I and Q mixers, respectively, and wherein means for applying an offset further comprises means for applying an offset between a bias voltage of the I TIAs and a corresponding bias voltage of the Q TIAs.
46. The communications apparatus of claim 45 , wherein the bias voltage of the I TIA comprises a common-mode output voltage of the I TIA, and wherein the bias voltage of the Q TIA comprises a common-mode output voltage of the Q TIA.
47. The communications apparatus of claim 34 , wherein the I and Q signal paths comprise corresponding I and Q mixers and corresponding I and Q Gm amplifiers coupled to the inputs of the I and Q mixers, respectively, and wherein means for applying an offset further comprises means for applying an offset between a bias voltage of the I Gm amplifier and a corresponding bias voltage of the Q Gm amplifier.
48. The communications apparatus of claim 47 , wherein the bias voltage of the I Gm amplifier means comprises a common-mode output voltage of the I Gm amplifier means, and
wherein the bias voltage of the Q Gm amplifier means comprises a common-mode output voltage of the Q Gm amplifier means.
49. The communications apparatus of claim 37 , further comprising:
a receiver comprising the I and Q signal paths;
means for measuring I and Q input signals coupled to the outputs of the I and Q mixer means, respectively; and
means for adjusting the applied offset based on the measured I and Q input signals.
50. The communications apparatus of claim 49 , wherein means for adjusting the applied offset further comprises means for adjusting the applied offset based on a residual sideband measured from the I and Q input signals.
51. The communications apparatus of claim 49 , further comprising means for supplying a controlled input signal to the input of the receiver means.
52. The communications apparatus of claim 51 , further comprising:
a transmitter; and
a duplexer,
wherein means for supplying a controlled input signal further comprises:
means for transmitting a controlled input signal using the transmitter; and
means for coupling the transmitted controlled input signal to the input of the receiver means via the duplexer.
53. The communications apparatus of claim 49 , further comprising:
means for applying a plurality of candidate offsets between a bias for an element of the I signal path and a bias for an element of the Q signal path; and
means for measuring I and Q input signals coupled to the outputs of the I and Q mixer means for each of the plurality of candidate offsets applied.
54. The communications apparatus of claim 53 , wherein means for adjusting the applied offset based on the measured I and Q input signals further comprises means for applying the candidate offset associated with a lowest residual sideband computed from the measured I and Q input signals.
55. The communications apparatus of claim 34 , further comprising:
a transmitter comprising the I and Q signal paths, wherein the I signal path comprises an I mixer and the Q signal path comprises a Q mixer;
means for applying a reference I signal to an input of the I mixer;
means for applying a reference Q signal to an input of the Q mixer;
means for measuring a parameter of the signal transmitted by the transmitter; and
means for adjusting the applied offset based on the measured parameter of the signal transmitted by the transmitter.
56. The communications apparatus of claim 55 , wherein the parameter of the signal transmitted by the transmitter is a residual sideband.
57. The communications apparatus of claim 56 , further comprising:
a duplexer; and
a receiver,
wherein means for measuring the parameter of the signal transmitted by the transmitter means further comprises means for coupling the signal transmitted by the transmitter to the input of the receiver via the duplexer, and
wherein means for adjusting the applied offset further comprises means for applying an offset associated with a lowest residual sideband of the measured transmitted signal between a bias element for the I mixer and a bias element for the Q mixer.
58. A method for reducing mismatch between in-phase (I) and quadrature (Q) signal paths in a communications system, the method comprising:
applying an offset between a bias for an element of the I signal path and a bias for an element of the Q signal path;
applying at least one I local oscillator signal to the I signal path; and
applying at least one Q local oscillator signal to the Q signal path.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/968,763 US20130336143A1 (en) | 2007-12-18 | 2013-08-16 | I-q mismatch calibration and method |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US1466207P | 2007-12-18 | 2007-12-18 | |
US12/259,178 US8615205B2 (en) | 2007-12-18 | 2008-10-27 | I-Q mismatch calibration and method |
US13/968,763 US20130336143A1 (en) | 2007-12-18 | 2013-08-16 | I-q mismatch calibration and method |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/259,178 Division US8615205B2 (en) | 2007-12-18 | 2008-10-27 | I-Q mismatch calibration and method |
Publications (1)
Publication Number | Publication Date |
---|---|
US20130336143A1 true US20130336143A1 (en) | 2013-12-19 |
Family
ID=40753242
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/259,178 Expired - Fee Related US8615205B2 (en) | 2007-12-18 | 2008-10-27 | I-Q mismatch calibration and method |
US13/969,231 Abandoned US20130328707A1 (en) | 2007-12-18 | 2013-08-16 | I-q mismatch calibration and method |
US13/968,763 Abandoned US20130336143A1 (en) | 2007-12-18 | 2013-08-16 | I-q mismatch calibration and method |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/259,178 Expired - Fee Related US8615205B2 (en) | 2007-12-18 | 2008-10-27 | I-Q mismatch calibration and method |
US13/969,231 Abandoned US20130328707A1 (en) | 2007-12-18 | 2013-08-16 | I-q mismatch calibration and method |
Country Status (7)
Country | Link |
---|---|
US (3) | US8615205B2 (en) |
EP (2) | EP2605464A1 (en) |
JP (2) | JP2011507456A (en) |
KR (1) | KR101147891B1 (en) |
CN (2) | CN103209149A (en) |
TW (1) | TW200950433A (en) |
WO (1) | WO2009079441A2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110012648A1 (en) * | 2009-07-16 | 2011-01-20 | Qualcomm Incorporated | Systems and methods for reducing average current consumption in a local oscillator path |
US8847638B2 (en) | 2009-07-02 | 2014-09-30 | Qualcomm Incorporated | High speed divide-by-two circuit |
US8854098B2 (en) | 2011-01-21 | 2014-10-07 | Qualcomm Incorporated | System for I-Q phase mismatch detection and correction |
US8970272B2 (en) | 2008-05-15 | 2015-03-03 | Qualcomm Incorporated | High-speed low-power latches |
US9088471B1 (en) * | 2014-02-19 | 2015-07-21 | Qualcomm Incorporated | Quadrature combining and adjusting |
US9154077B2 (en) | 2012-04-12 | 2015-10-06 | Qualcomm Incorporated | Compact high frequency divider |
CN109494204A (en) * | 2018-10-19 | 2019-03-19 | 隔空微电子(广州)有限公司 | The low noise amplifier chip encapsulating structure and satellite low noise block circuit |
TWI677184B (en) * | 2019-01-02 | 2019-11-11 | 瑞昱半導體股份有限公司 | Mixer bias circuit |
Families Citing this family (44)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8615205B2 (en) | 2007-12-18 | 2013-12-24 | Qualcomm Incorporated | I-Q mismatch calibration and method |
US8712357B2 (en) * | 2008-11-13 | 2014-04-29 | Qualcomm Incorporated | LO generation with deskewed input oscillator signal |
US8606193B2 (en) * | 2008-11-13 | 2013-12-10 | Qualcomm Incorporated | RF transceiver IC having internal loopback conductor for IP2 self test |
US8718574B2 (en) | 2008-11-25 | 2014-05-06 | Qualcomm Incorporated | Duty cycle adjustment for a local oscillator signal |
US20100329157A1 (en) * | 2009-06-25 | 2010-12-30 | Nanoamp Solutions Inc. (Cayman) | Even-Order Harmonics Calibration |
US8412143B2 (en) | 2009-10-16 | 2013-04-02 | Qualcomm, Incorporated | Doubled balanced mixer with improved component matching |
JP5334318B2 (en) * | 2009-11-30 | 2013-11-06 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit for communication and operation method thereof |
US8599726B2 (en) * | 2010-06-03 | 2013-12-03 | Broadcom Corporation | Front end module with a tunable balancing network |
TWI416899B (en) * | 2011-02-17 | 2013-11-21 | Realtek Semiconductor Corp | Method and apparatus of calibrating i/q mismatch in communication circuit |
CN102647373B (en) * | 2011-02-18 | 2015-01-28 | 瑞昱半导体股份有限公司 | Method and device for correcting unmatching of same phase/orthogonal signals in communication circuit |
JP5551663B2 (en) * | 2011-08-30 | 2014-07-16 | 旭化成エレクトロニクス株式会社 | Direct RF modulation transmitter |
US8705605B1 (en) * | 2011-11-03 | 2014-04-22 | Altera Corporation | Technique for providing loopback testing with single stage equalizer |
WO2013157177A1 (en) * | 2012-04-16 | 2013-10-24 | パナソニック株式会社 | Low-distortion mixer and wireless receiver comprising same |
US8868007B2 (en) * | 2012-08-31 | 2014-10-21 | Broadcom Corporation | DC offset cancellation |
US8787864B2 (en) | 2012-11-30 | 2014-07-22 | Qualcomm Incorporated | Receiver IIP2 analog calibration |
US9065491B2 (en) * | 2012-12-21 | 2015-06-23 | Qualcomm Incorporated | Adjusting phase imbalance between in-phase (I) and quadrature-phase (Q) signals |
EP2779562B1 (en) * | 2013-03-15 | 2018-12-26 | BlackBerry Limited | Reduction of second order distortion in real time |
US8942656B2 (en) | 2013-03-15 | 2015-01-27 | Blackberry Limited | Reduction of second order distortion in real time |
TWI481234B (en) * | 2013-04-16 | 2015-04-11 | Inst Information Industry | Receiver with inphase-quadrature imbalance compensation and inphase-quadrature imbalance compensation method thereof |
DE102013104485B4 (en) * | 2013-05-02 | 2025-02-13 | Infineon Technologies Ag | A DEVICE AND A METHOD FOR PROCESSING A RECEIVED SIGNAL AND A MIXER UNIT |
US9136889B2 (en) * | 2013-09-09 | 2015-09-15 | Mstar Semiconductor, Inc. | Mixer biasing for intermodulation distortion compensation |
JP6230417B2 (en) * | 2013-12-27 | 2017-11-15 | ルネサスエレクトロニクス株式会社 | A / D conversion circuit and semiconductor integrated circuit |
CN105187338B (en) * | 2014-05-30 | 2019-03-01 | 瑞昱半导体股份有限公司 | Communication system calibration method and calibration device |
US9484900B2 (en) * | 2014-11-07 | 2016-11-01 | Qualcomm Incorporated | Digital-to-phase converter |
US9577576B1 (en) * | 2016-06-22 | 2017-02-21 | Qualcomm Incorporated | Biased passive mixer |
TWI619355B (en) * | 2016-06-28 | 2018-03-21 | 瑞昱半導體股份有限公司 | Receiving circuit capable of performing i/q mismatch calibration based on external oscillating signal |
US10694405B2 (en) | 2016-11-03 | 2020-06-23 | Futurewei Technologies, Inc. | Apparatus and method for setting a local oscillator duty ratio based on an image distortion level |
US10063318B2 (en) | 2016-12-01 | 2018-08-28 | Corning Optical Communications Wireless Ltd | Combining uplink radio frequency (RF) communications signals in a remote unit in a wireless distribution system (WDS) using a differential mixer |
US10469036B2 (en) * | 2016-12-22 | 2019-11-05 | Intel IP Corporation | Receiver calibration using power amplifier noise |
US10075174B1 (en) * | 2017-06-22 | 2018-09-11 | Globalfoundries Inc. | Phase rotator apparatus |
KR102055192B1 (en) * | 2017-08-25 | 2019-12-12 | 한밭대학교 산학협력단 | Apparatus and method for calibrating i/q imbalance of direct-conversion transmitter |
US10958217B2 (en) * | 2017-12-14 | 2021-03-23 | U-Blox Ag | Methods, circuits, and apparatus for calibrating an in-phase and quadrature imbalance |
WO2019244271A1 (en) * | 2018-06-20 | 2019-12-26 | 三菱電機株式会社 | Frequency converter |
US10608853B1 (en) * | 2018-09-13 | 2020-03-31 | Texas Instruments Incorporated | Phase error reduction in a receiver |
FR3107796B1 (en) * | 2020-02-27 | 2022-03-25 | St Microelectronics Alps Sas | Device for generating radiofrequency signals in phase quadrature, usable in particular in 5G technology |
CN113572484B (en) * | 2020-04-28 | 2022-06-21 | 瑞昱半导体股份有限公司 | Emitter device and correction method |
CN112051447B (en) * | 2020-07-24 | 2024-02-13 | 山东浪潮科学研究院有限公司 | Method, equipment and medium for calibrating direct current bias of mixer |
CN112083370B (en) * | 2020-08-25 | 2024-02-09 | 山东浪潮科学研究院有限公司 | Method, equipment and medium for calibrating direct current bias of mixer |
KR20220099412A (en) * | 2021-01-06 | 2022-07-13 | 삼성전자주식회사 | Wireless network apparatus and operating method thereof |
KR20220125102A (en) | 2021-03-04 | 2022-09-14 | 삼성전자주식회사 | Interface circuit including variable impedence circuit and operating method thereof |
WO2022258138A1 (en) * | 2021-06-07 | 2022-12-15 | Proceq Sa | Method for operating a gpr device |
US12228952B2 (en) | 2022-05-02 | 2025-02-18 | Apple Inc. | Electronic devices having complementary current mirror circuitry |
TWI813496B (en) * | 2022-11-07 | 2023-08-21 | 瑞昱半導體股份有限公司 | Radio frequency circuit and calibration method therefor |
WO2024232883A1 (en) * | 2023-05-10 | 2024-11-14 | Zeku, Inc. | Apparatus and method for coherent residual sideband calibration of a radio frequency chip |
Family Cites Families (179)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4061882A (en) | 1976-08-13 | 1977-12-06 | Quadracast Systems, Inc. | Quadrature multiplying four-channel demodulator |
US4333020A (en) | 1979-05-23 | 1982-06-01 | Motorola, Inc. | MOS Latch circuit |
FR2548487B1 (en) | 1983-06-29 | 1985-10-25 | Labo Electronique Physique | FREQUENCY DIVIDER BY TWO |
US4555777A (en) | 1984-08-14 | 1985-11-26 | Texas Instruments Incorporated | Sense amplifier circuit for dynamic read/write memory |
US4716320A (en) | 1986-06-20 | 1987-12-29 | Texas Instruments Incorporated | CMOS sense amplifier with isolated sensing nodes |
JPH0194723A (en) | 1987-10-06 | 1989-04-13 | Nec Corp | Frequency-dividing device for digital signal |
JPH0258951A (en) * | 1988-08-24 | 1990-02-28 | Mitsubishi Electric Corp | Phase detecting device |
US4959557A (en) | 1989-05-18 | 1990-09-25 | Compaq Computer Corporation | Negative feedback circuit to control the duty cycle of a logic system clock |
US4995589A (en) | 1990-01-29 | 1991-02-26 | Sequioa Controls Company, Ltd. | Bellows valve |
JP2687655B2 (en) | 1990-03-13 | 1997-12-08 | 日本電気株式会社 | Flip-flop circuit |
US5103114A (en) | 1990-03-19 | 1992-04-07 | Apple Computer, Inc. | Circuit technique for creating predetermined duty cycle |
US5103144A (en) | 1990-10-01 | 1992-04-07 | Raytheon Company | Brightness control for flat panel display |
US5097157A (en) | 1990-11-01 | 1992-03-17 | Hewlett-Packard Company | Fast cmos bus receiver for detecting low voltage swings |
AU9179691A (en) | 1990-12-21 | 1992-07-22 | Motorola, Inc. | Apparatus and method for generating quadrature signals |
US5103116A (en) | 1991-04-15 | 1992-04-07 | California Institute Of Technology | CMOS single phase registers |
US5192875A (en) | 1991-11-04 | 1993-03-09 | Motorola, Inc. | Analog frequency divider utilizing two amplifiers and a LC resonant circuit |
US5314243A (en) * | 1992-12-04 | 1994-05-24 | Automated Healthcare, Inc. | Portable nursing center |
US5375258A (en) | 1992-12-07 | 1994-12-20 | Motorola, Inc. | Circuit for generating signals in phase quadrature and associated method therefor |
US8089323B2 (en) | 2006-08-05 | 2012-01-03 | Min Ming Tarng | Green technology: green circuit and device designs of green chip |
EP0637134B1 (en) | 1993-07-30 | 1998-09-23 | STMicroelectronics, Inc. | Inverter with variable impedance delay element |
US5477180A (en) | 1994-10-11 | 1995-12-19 | At&T Global Information Solutions Company | Circuit and method for generating a clock signal |
CN1146259A (en) | 1994-12-30 | 1997-03-26 | 菲利浦电子有限公司 | Circuit and method for generating accurate quadrature signals |
JP3642079B2 (en) | 1995-02-13 | 2005-04-27 | 直 柴田 | Semiconductor integrated circuit |
US5534803A (en) | 1995-04-12 | 1996-07-09 | International Business Machines Corporation | Process insensitive off-chip driver |
JPH09153741A (en) | 1995-09-13 | 1997-06-10 | Fujitsu Ltd | Modulator, indirect modulation type modulator, and frequency multiplier |
KR100466457B1 (en) | 1995-11-08 | 2005-06-16 | 마츠시타 덴끼 산교 가부시키가이샤 | Signal transmission circuit, signal reception circuit and signal transmission / reception circuit, signal transmission method, signal reception method, signal transmission / reception method, semiconductor integrated circuit and control method thereof |
TW325608B (en) | 1996-04-17 | 1998-01-21 | Toshiba Co Ltd | Timing signal generation circuit and a display device using such a circuit |
CA2224767A1 (en) | 1996-12-31 | 1998-06-30 | Huang Chaogang | Variable cmos vernier delay |
JP3856892B2 (en) | 1997-03-03 | 2006-12-13 | 日本電信電話株式会社 | Self-synchronous pipeline data path circuit and asynchronous signal control circuit |
JP3114649B2 (en) | 1997-04-18 | 2000-12-04 | 日本電気株式会社 | Latch circuit |
US6247138B1 (en) | 1997-06-12 | 2001-06-12 | Fujitsu Limited | Timing signal generating circuit, semiconductor integrated circuit device and semiconductor integrated circuit system to which the timing signal generating circuit is applied, and signal transmission system |
US6169434B1 (en) | 1997-09-05 | 2001-01-02 | Rambus Inc. | Conversion circuit with duty cycle correction for small swing signals, and associated method |
US5983082A (en) | 1997-10-31 | 1999-11-09 | Motorola, Inc. | Phase quadrature signal generator having a variable phase shift network |
US6014047A (en) | 1998-01-07 | 2000-01-11 | International Business Machines Corporation | Method and apparatus for phase rotation in a phase locked loop |
JP3653170B2 (en) | 1998-01-27 | 2005-05-25 | 三菱電機株式会社 | Latch circuit and flip-flop circuit |
JPH11298077A (en) * | 1998-04-15 | 1999-10-29 | Ricoh Co Ltd | Semiconductor laser controller |
JP3510507B2 (en) | 1998-11-27 | 2004-03-29 | Necマイクロシステム株式会社 | Latch circuit |
JP4030213B2 (en) | 1999-02-22 | 2008-01-09 | 株式会社ルネサステクノロジ | Semiconductor circuit device |
TW420452U (en) | 1999-02-23 | 2001-01-21 | Silicon Integrated Sys Corp | Bi-directional edge triggered flip-flop |
US7693230B2 (en) | 1999-04-16 | 2010-04-06 | Parkervision, Inc. | Apparatus and method of differential IQ frequency up-conversion |
JP4146965B2 (en) | 1999-05-17 | 2008-09-10 | 株式会社アドバンテスト | Delay signal generation apparatus and semiconductor test apparatus |
US6188291B1 (en) | 1999-06-30 | 2001-02-13 | Lucent Technologies, Inc. | Injection locked multi-phase signal generator |
US6166571A (en) | 1999-08-03 | 2000-12-26 | Lucent Technologies Inc. | High speed frequency divider circuit |
US6191629B1 (en) | 1999-09-27 | 2001-02-20 | Conexant Systems, Inc. | Interlaced master-slave ECL D flip-flop |
US6417711B2 (en) | 1999-10-19 | 2002-07-09 | Honeywell Inc. | High speed latch and flip-flop |
US6316987B1 (en) | 1999-10-22 | 2001-11-13 | Velio Communications, Inc. | Low-power low-jitter variable delay timing circuit |
US6674772B1 (en) | 1999-10-28 | 2004-01-06 | Velio Communicaitons, Inc. | Data communications circuit with multi-stage multiplexing |
JP2001245007A (en) | 2000-02-29 | 2001-09-07 | Matsushita Electric Ind Co Ltd | Receiver with direct current offset correction function and method for correcting direct current offset in receiver |
JP2001313228A (en) | 2000-04-28 | 2001-11-09 | Matsushita Electric Ind Co Ltd | Method and device for manufacturing laminate |
JP2001312328A (en) | 2000-04-28 | 2001-11-09 | Mitsubishi Electric Corp | Clock signal generating circuit |
JP2002043900A (en) | 2000-07-24 | 2002-02-08 | Kenwood Corp | Slicing circuit |
JP3641782B2 (en) | 2000-08-16 | 2005-04-27 | 日本電信電話株式会社 | Clock multiplier circuit |
US6320438B1 (en) | 2000-08-17 | 2001-11-20 | Pericom Semiconductor Corp. | Duty-cycle correction driver with dual-filter feedback loop |
US6674998B2 (en) | 2000-10-02 | 2004-01-06 | Intersil Americas Inc. | System and method for detecting and correcting phase error between differential signals |
JP3636657B2 (en) | 2000-12-21 | 2005-04-06 | Necエレクトロニクス株式会社 | Clock and data recovery circuit and clock control method thereof |
FI111489B (en) | 2000-12-22 | 2003-07-31 | Iws Int Oy | With intelligent output voltage, intelligent power distribution system works |
US6462585B1 (en) | 2001-02-20 | 2002-10-08 | International Business Machines Corporation | High performance CPL double-gate latch |
US6661269B2 (en) | 2001-02-23 | 2003-12-09 | Intel Corporation | Selectively combining signals to produce desired output signal |
US6542015B2 (en) | 2001-03-28 | 2003-04-01 | Texas Instruments Incorporated | Duty cycle correction circuit and apparatus and method employing same |
US6535725B2 (en) | 2001-03-30 | 2003-03-18 | Skyworks Solutions, Inc. | Interference reduction for direct conversion receivers |
US6433589B1 (en) | 2001-04-12 | 2002-08-13 | International Business Machines Corporation | Sense amplifier and method for sensing signals in a silicon-on-insulator integrated circuit |
US6426660B1 (en) | 2001-08-30 | 2002-07-30 | International Business Machines Corporation | Duty-cycle correction circuit |
JP2003101397A (en) | 2001-09-25 | 2003-04-04 | Toshiba Corp | Semiconductor cell |
US6904538B2 (en) | 2001-11-20 | 2005-06-07 | Agere Systems Inc. | System and method for differential data detection |
US6737927B2 (en) | 2001-12-04 | 2004-05-18 | Via Technologies, Inc. | Duty cycle correction circuit for use with frequency synthesizer |
US6593789B2 (en) | 2001-12-14 | 2003-07-15 | International Business Machines Corporation | Precise and programmable duty cycle generator |
KR100441463B1 (en) | 2001-12-26 | 2004-07-23 | 한국전자통신연구원 | Active quadrature signal generator using low-pass and high-pass load |
US7110469B2 (en) * | 2002-03-08 | 2006-09-19 | Broadcom Corporation | Self-calibrating direct conversion transmitter |
JP3649194B2 (en) | 2002-01-31 | 2005-05-18 | ソニー株式会社 | PLL circuit and optical communication receiver |
CA2375291C (en) | 2002-03-08 | 2005-05-17 | Sirific Wireless Corporation | Generation of virtual local oscillator inputs for use in direct conversion radio systems |
US7116729B2 (en) | 2002-04-29 | 2006-10-03 | Broadcom Corporation | Trimming of local oscillation in an integrated circuit radio |
US6867656B2 (en) | 2002-06-17 | 2005-03-15 | California Institute Of Technology | Self-dividing oscillators |
KR100475736B1 (en) | 2002-08-09 | 2005-03-10 | 삼성전자주식회사 | Temperature sensor having shifting temperature detection circuit for use in high speed test and method for detecting shifting temperature |
US20040036541A1 (en) | 2002-08-26 | 2004-02-26 | Fang Sher Jiun | Differential CMOS latch and digital quadrature LO generator using same |
US6667703B1 (en) | 2002-08-30 | 2003-12-23 | Lsi Logic Corporation | Matching calibration for digital-to-analog converters |
US7715836B2 (en) * | 2002-09-03 | 2010-05-11 | Broadcom Corporation | Direct-conversion transceiver enabling digital calibration |
TWI283515B (en) | 2002-10-02 | 2007-07-01 | Via Tech Inc | Method and device for adjusting reference level |
US6967514B2 (en) | 2002-10-21 | 2005-11-22 | Rambus, Inc. | Method and apparatus for digital duty cycle adjustment |
CN1209875C (en) | 2002-10-30 | 2005-07-06 | 威盛电子股份有限公司 | Buffer with adjustable duty cycle and method of operation thereof |
DE60209983T2 (en) | 2002-11-04 | 2006-12-21 | Sony Deutschland Gmbh | Correction of I / Q inequalities in a quadrature transceiver |
TW586263B (en) * | 2003-01-29 | 2004-05-01 | Mediatek Inc | Analog demodulator in a low-IF receiver |
JP3906173B2 (en) | 2003-03-17 | 2007-04-18 | 松下電器産業株式会社 | Variable gain amplifier circuit |
WO2004100271A1 (en) | 2003-04-11 | 2004-11-18 | International Business Machines Corporation | Programmable semiconductor device |
US6836240B1 (en) | 2003-05-13 | 2004-12-28 | Sandia Corporation | Waveform synthesis for imaging and ranging applications |
US7099643B2 (en) | 2003-05-27 | 2006-08-29 | Broadcom Corporation | Analog open-loop VCO calibration method |
US7307461B2 (en) | 2003-09-12 | 2007-12-11 | Rambus Inc. | System and method for adaptive duty cycle optimization |
JP4319502B2 (en) | 2003-10-01 | 2009-08-26 | 株式会社ルネサステクノロジ | Semiconductor integrated circuit for communication and wireless communication system |
KR100545148B1 (en) | 2003-12-09 | 2006-01-26 | 삼성전자주식회사 | Duty cycle correction circuit, delayed synchronous loop circuit and duty cycle correction method using the same |
US6933759B1 (en) | 2004-02-05 | 2005-08-23 | Texas Instruments Incorporated | Systems and methods of performing duty cycle control |
ITVA20040005A1 (en) | 2004-02-06 | 2004-05-06 | St Microelectronics Sa | VARIABLE ATTENUATION NETWORK |
TWI288531B (en) | 2004-02-26 | 2007-10-11 | Mediatek Inc | Phase locked loop for generating an output signal |
US7474715B1 (en) | 2004-05-27 | 2009-01-06 | Rf Micro Devices, Inc. | Variable load circuit for reducing quadrature phase error |
US7075377B2 (en) | 2004-06-10 | 2006-07-11 | Theta Microeletronics, Inc. | Quadrature voltage controlled oscillators with phase shift detector |
EP1784913B1 (en) | 2004-07-06 | 2008-05-07 | Acp Advanced Circuit Pursuit Ag | Balanced mixer using fits |
JP2004336822A (en) | 2004-08-06 | 2004-11-25 | Toshiba Corp | Radio equipment |
KR100551478B1 (en) | 2004-08-13 | 2006-02-14 | 삼성전자주식회사 | Down-converting device and method for image rejection of intermediate frequency receiver |
US7616938B2 (en) | 2004-09-10 | 2009-11-10 | Broadcom Corporation | Mixer offset cancellation without generating I/Q imbalance |
US7457605B2 (en) | 2004-09-10 | 2008-11-25 | Silicon Laboratories, Inc. | Low noise image reject mixer and method therefor |
US7266707B2 (en) | 2004-09-16 | 2007-09-04 | International Business Machines Corporation | Dynamic leakage control circuit |
JP4642417B2 (en) | 2004-09-16 | 2011-03-02 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit device |
GB0420842D0 (en) | 2004-09-20 | 2004-10-20 | Frontier Silicon Ltd | Low intermediate frequency (if) radio receiver circuits |
US20090184741A1 (en) | 2004-09-21 | 2009-07-23 | Masakatsu Suda | Delay lock loop circuit, phase lock loop circuit, timing generator, semiconductor tester and semiconductor integrated circuit |
US8144806B2 (en) | 2004-09-27 | 2012-03-27 | Marvell International Ltd. | Device, system and method of I/Q mismatch correction |
JP4335113B2 (en) | 2004-10-14 | 2009-09-30 | パナソニック株式会社 | DC offset calibration system |
JP3954059B2 (en) | 2004-10-21 | 2007-08-08 | シャープ株式会社 | Oscillator, communication device |
US7102417B2 (en) | 2004-11-05 | 2006-09-05 | International Business Machines Corporation | Integrated circuit die including a temperature detection circuit, and system and methods for calibrating the temperature detection circuit |
DE102004058300B4 (en) | 2004-12-02 | 2016-09-15 | Austriamicrosystems Ag | Circuit arrangement for generating a complex signal and use in a radio-frequency transmitter or receiver |
US7233211B2 (en) | 2004-12-06 | 2007-06-19 | Broadcom Corporation | Method to improve high frequency divider bandwidth coverage |
US7521976B1 (en) | 2004-12-08 | 2009-04-21 | Nanoamp Solutions, Inc. | Low power high speed latch for a prescaler divider |
JP2006173897A (en) | 2004-12-14 | 2006-06-29 | Matsushita Electric Ind Co Ltd | Direct orthogonal demodulator and radio communication device |
JP4152969B2 (en) | 2005-01-07 | 2008-09-17 | 富士通株式会社 | Latch circuit and four-phase clock generator |
JP4587842B2 (en) * | 2005-02-28 | 2010-11-24 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit for communication |
US7123103B1 (en) | 2005-03-31 | 2006-10-17 | Conexant Systems, Inc. | Systems and method for automatic quadrature phase imbalance compensation using a delay locked loop |
JP4492415B2 (en) | 2005-04-04 | 2010-06-30 | 株式会社豊田自動織機 | Offset adjustment circuit |
US7323944B2 (en) | 2005-04-11 | 2008-01-29 | Qualcomm Incorporated | PLL lock management system |
JP2006314029A (en) | 2005-05-09 | 2006-11-16 | Renesas Technology Corp | Semiconductor integrated circuit device for radio communication |
JP4696701B2 (en) | 2005-06-07 | 2011-06-08 | ソニー株式会社 | Resistance circuit |
EP1900099A2 (en) | 2005-06-30 | 2008-03-19 | Koninklijke Philips Electronics N.V. | Multi-bit programmable frequency divider |
FI20055401A0 (en) | 2005-07-11 | 2005-07-11 | Nokia Corp | Improvements in integrated RF circuits |
GB2429351B (en) | 2005-08-17 | 2009-07-08 | Wolfson Microelectronics Plc | Feedback controller for PWM amplifier |
JP2007102483A (en) | 2005-10-04 | 2007-04-19 | Toshiba Corp | Semiconductor integrated circuit |
GB0522477D0 (en) | 2005-11-03 | 2005-12-14 | Analog Devices Inc | Modulator |
US7554380B2 (en) | 2005-12-12 | 2009-06-30 | Icera Canada ULC | System for reducing second order intermodulation products from differential circuits |
KR100701704B1 (en) | 2006-01-12 | 2007-03-29 | 주식회사 하이닉스반도체 | Duty cycle correction circuit |
US7315220B1 (en) | 2006-01-27 | 2008-01-01 | Xilinx, Inc. | Voltage controlled oscillator |
KR100889742B1 (en) | 2006-02-08 | 2009-03-24 | 한국전자통신연구원 | Apparatus and method for I/Q modulation |
JP2007281139A (en) | 2006-04-05 | 2007-10-25 | Toshiba Corp | Temperature-control system |
US7336114B2 (en) | 2006-04-05 | 2008-02-26 | Wionics Research | High-speed latching technique and application to frequency dividers |
US7587190B2 (en) | 2006-05-08 | 2009-09-08 | Texas Instruments Incorporated | Systems and methods for low power clock generation |
US7501851B2 (en) | 2006-05-26 | 2009-03-10 | Pmc Sierra Inc. | Configurable voltage mode transmitted architecture with common-mode adjustment and novel pre-emphasis |
US7603094B2 (en) * | 2006-06-14 | 2009-10-13 | Freescale Semiconductor Inc. | DC offset correction for direct conversion receivers |
FI125577B (en) | 2006-06-22 | 2015-11-30 | Wärtsilä Finland Oy | Method of treating a crankshaft |
JP2008011132A (en) | 2006-06-29 | 2008-01-17 | Nec Electronics Corp | 90-degree phase shifter |
US7352229B1 (en) | 2006-07-10 | 2008-04-01 | Altera Corporation | Reference clock receiver compliant with LVPECL, LVDS and PCI-Express supporting both AC coupling and DC coupling |
KR100861919B1 (en) | 2006-07-18 | 2008-10-09 | 삼성전자주식회사 | Multiphase signal generator and its method |
KR100791934B1 (en) | 2006-07-24 | 2008-01-04 | 삼성전자주식회사 | High voltage output buffer circuit of high speed signal transmission system |
EP1901430B1 (en) | 2006-08-23 | 2013-06-05 | STMicroelectronics International N.V. | High speed level shifter |
JP2008054134A (en) | 2006-08-25 | 2008-03-06 | Matsushita Electric Ind Co Ltd | Ring oscillator, semiconductor integrated circuit provided with the same, and electronic equipment |
US8058918B2 (en) | 2006-11-02 | 2011-11-15 | Redmere Technology Ltd. | Programmable high-speed cable with boost device |
JP4773318B2 (en) | 2006-11-13 | 2011-09-14 | 日本無線株式会社 | Local frequency signal detection circuit for direct conversion demodulator |
KR100824785B1 (en) | 2006-11-22 | 2008-04-24 | 삼성전자주식회사 | IP-to-Calibrator and IP-to-Calibration Method |
US7773968B2 (en) | 2006-11-30 | 2010-08-10 | Silicon Laboratories, Inc. | Interface/synchronization circuits for radio frequency receivers with mixing DAC architectures |
US20080180139A1 (en) | 2007-01-29 | 2008-07-31 | International Business Machines Corporation | Cmos differential rail-to-rail latch circuits |
JP5086660B2 (en) | 2007-02-27 | 2012-11-28 | 株式会社日立製作所 | Logic circuit |
JP4241847B2 (en) | 2007-03-15 | 2009-03-18 | セイコーエプソン株式会社 | Television connection detection device and image display device |
TW200840226A (en) | 2007-03-22 | 2008-10-01 | Univ Nat Taiwan Science Tech | Injection locked frequency divider |
CN101743730B (en) | 2007-07-10 | 2014-02-12 | 日本电气株式会社 | Signal processor and signal processing method |
TWI339505B (en) | 2007-08-01 | 2011-03-21 | Univ Nat Taiwan Science Tech | Injection-locked frequency divider |
WO2009036399A1 (en) | 2007-09-14 | 2009-03-19 | Qualcomm Incorporated | Local oscillator buffer and mixer having adjustable size |
US7941115B2 (en) | 2007-09-14 | 2011-05-10 | Qualcomm Incorporated | Mixer with high output power accuracy and low local oscillator leakage |
TWI348281B (en) | 2007-10-18 | 2011-09-01 | Univ Nat Taiwan | Direct injection locked frequency divider circuit with inductive-coupling feedback |
US20090108885A1 (en) | 2007-10-31 | 2009-04-30 | International Business Machines Corporation | Design structure for CMOS differential rail-to-rail latch circuits |
US7821315B2 (en) | 2007-11-08 | 2010-10-26 | Qualcomm Incorporated | Adjustable duty cycle circuit |
US20090131006A1 (en) | 2007-11-20 | 2009-05-21 | Mediatek Inc. | Apparatus, integrated circuit, and method of compensating iq phase mismatch |
JP4982350B2 (en) | 2007-12-17 | 2012-07-25 | ルネサスエレクトロニクス株式会社 | Transceiver |
US8615205B2 (en) | 2007-12-18 | 2013-12-24 | Qualcomm Incorporated | I-Q mismatch calibration and method |
TWI348280B (en) | 2008-01-21 | 2011-09-01 | Univ Nat Taiwan | Dual injection locked frequency dividing circuit |
EP2086269B1 (en) * | 2008-01-31 | 2017-03-15 | Mediatek Inc. | A transmit power controller |
KR101533679B1 (en) | 2008-03-11 | 2015-07-03 | 삼성전자주식회사 | Flip-flop with improved structure, frequency divider using it and Alf |
US7965111B2 (en) | 2008-04-29 | 2011-06-21 | Qualcomm Incorporated | Method and apparatus for divider unit synchronization |
US8970272B2 (en) | 2008-05-15 | 2015-03-03 | Qualcomm Incorporated | High-speed low-power latches |
TWI369878B (en) | 2008-06-16 | 2012-08-01 | Realtek Semiconductor Corp | Transmitter, receiver and adjusting method for reducing i/q mismatch |
JP5515240B2 (en) | 2008-06-20 | 2014-06-11 | 凸版印刷株式会社 | Semiconductor device |
US8095103B2 (en) | 2008-08-01 | 2012-01-10 | Qualcomm Incorporated | Upconverter and downconverter with switched transconductance and LO masking |
US7808329B2 (en) | 2008-08-07 | 2010-10-05 | Agere Systems Inc. | Methods and apparatus for improved phase linearity in a multi-phase based clock/timing recovery system |
US7932844B1 (en) | 2008-08-19 | 2011-04-26 | Marvell International Ltd. | Circuits and methods for calibrating a frequency response of a filter |
US7683682B1 (en) | 2008-08-28 | 2010-03-23 | Korea Electronics Technology Institute | Frequency divider for wireless communication system and driving method thereof |
US8175549B2 (en) * | 2008-10-17 | 2012-05-08 | Texas Instruments Incorporated | Closed loop transmitter IQ calibration |
US8712357B2 (en) | 2008-11-13 | 2014-04-29 | Qualcomm Incorporated | LO generation with deskewed input oscillator signal |
US8718574B2 (en) | 2008-11-25 | 2014-05-06 | Qualcomm Incorporated | Duty cycle adjustment for a local oscillator signal |
US8031019B2 (en) | 2009-02-02 | 2011-10-04 | Qualcomm Incorporated | Integrated voltage-controlled oscillator circuits |
US8166084B2 (en) * | 2009-03-27 | 2012-04-24 | Intersil Americas Inc. | Calibration of adjustable filters |
US8847638B2 (en) | 2009-07-02 | 2014-09-30 | Qualcomm Incorporated | High speed divide-by-two circuit |
US8791740B2 (en) | 2009-07-16 | 2014-07-29 | Qualcomm Incorporated | Systems and methods for reducing average current consumption in a local oscillator path |
US8212592B2 (en) | 2009-08-20 | 2012-07-03 | Qualcomm, Incorporated | Dynamic limiters for frequency dividers |
US8487670B2 (en) | 2009-09-03 | 2013-07-16 | Qualcomm, Incorporated | Divide-by-two injection-locked ring oscillator circuit |
KR20110034433A (en) | 2009-09-28 | 2011-04-05 | 삼성전자주식회사 | Oscillation signal generator for compensating I / IX mismatch and communication system including the same |
US8164361B2 (en) | 2009-12-08 | 2012-04-24 | Qualcomm Incorporated | Low power complementary logic latch and RF divider |
US8854098B2 (en) | 2011-01-21 | 2014-10-07 | Qualcomm Incorporated | System for I-Q phase mismatch detection and correction |
-
2008
- 2008-10-27 US US12/259,178 patent/US8615205B2/en not_active Expired - Fee Related
- 2008-12-15 EP EP13159605.8A patent/EP2605464A1/en not_active Withdrawn
- 2008-12-15 EP EP08862284.0A patent/EP2223485B1/en not_active Not-in-force
- 2008-12-15 CN CN201310086223XA patent/CN103209149A/en active Pending
- 2008-12-15 JP JP2010539673A patent/JP2011507456A/en active Pending
- 2008-12-15 WO PCT/US2008/086793 patent/WO2009079441A2/en active Application Filing
- 2008-12-15 CN CN200880121005.2A patent/CN101904145A/en active Pending
- 2008-12-15 KR KR1020107015958A patent/KR101147891B1/en active Active
- 2008-12-18 TW TW097149468A patent/TW200950433A/en unknown
-
2013
- 2013-04-16 JP JP2013085854A patent/JP2013211850A/en active Pending
- 2013-08-16 US US13/969,231 patent/US20130328707A1/en not_active Abandoned
- 2013-08-16 US US13/968,763 patent/US20130336143A1/en not_active Abandoned
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8970272B2 (en) | 2008-05-15 | 2015-03-03 | Qualcomm Incorporated | High-speed low-power latches |
US8847638B2 (en) | 2009-07-02 | 2014-09-30 | Qualcomm Incorporated | High speed divide-by-two circuit |
US20110012648A1 (en) * | 2009-07-16 | 2011-01-20 | Qualcomm Incorporated | Systems and methods for reducing average current consumption in a local oscillator path |
US8791740B2 (en) | 2009-07-16 | 2014-07-29 | Qualcomm Incorporated | Systems and methods for reducing average current consumption in a local oscillator path |
US8854098B2 (en) | 2011-01-21 | 2014-10-07 | Qualcomm Incorporated | System for I-Q phase mismatch detection and correction |
US9154077B2 (en) | 2012-04-12 | 2015-10-06 | Qualcomm Incorporated | Compact high frequency divider |
US9088471B1 (en) * | 2014-02-19 | 2015-07-21 | Qualcomm Incorporated | Quadrature combining and adjusting |
CN109494204A (en) * | 2018-10-19 | 2019-03-19 | 隔空微电子(广州)有限公司 | The low noise amplifier chip encapsulating structure and satellite low noise block circuit |
TWI677184B (en) * | 2019-01-02 | 2019-11-11 | 瑞昱半導體股份有限公司 | Mixer bias circuit |
Also Published As
Publication number | Publication date |
---|---|
JP2011507456A (en) | 2011-03-03 |
TW200950433A (en) | 2009-12-01 |
CN103209149A (en) | 2013-07-17 |
EP2223485B1 (en) | 2013-06-12 |
JP2013211850A (en) | 2013-10-10 |
KR20100093128A (en) | 2010-08-24 |
EP2223485A2 (en) | 2010-09-01 |
EP2605464A1 (en) | 2013-06-19 |
US8615205B2 (en) | 2013-12-24 |
KR101147891B1 (en) | 2012-05-18 |
WO2009079441A2 (en) | 2009-06-25 |
WO2009079441A3 (en) | 2009-11-26 |
US20130328707A1 (en) | 2013-12-12 |
US20090154595A1 (en) | 2009-06-18 |
CN101904145A (en) | 2010-12-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8615205B2 (en) | I-Q mismatch calibration and method | |
US7715836B2 (en) | Direct-conversion transceiver enabling digital calibration | |
US7869777B2 (en) | Method and system for a second order input intercept point (IIP2) correction | |
US8478222B2 (en) | I/Q calibration for walking-IF architectures | |
JP4845437B2 (en) | LO leakage and sideband image calibration system and method | |
US9128502B2 (en) | Analog switch for RF front end | |
US7859270B2 (en) | Method for correcting differential output mismatch in a passive CMOS mixer circuit | |
US8060038B2 (en) | Radio transmitter using Cartesian loop | |
US8010074B2 (en) | Mixer circuits for second order intercept point calibration | |
US20060178165A1 (en) | Modified dual band direct conversion architecture that allows extensive digital calibration | |
US20060014512A1 (en) | Programmable mixer for reducing local oscillator feedthrough and radio applications thereof | |
KR101135411B1 (en) | Offset correction for passive mixers | |
WO2003005562A2 (en) | Radio receiver using a feedback loop to compensate i/q amplitude errors, and method | |
US8532577B2 (en) | Method and system for compensating for estimated distortion in a transmitter by utilizing a digital predistortion scheme with a quadrature feedback mixer configuration | |
US8019309B2 (en) | Method and system for a second order input intercept point (IIP2) calibration scheme | |
US20070190959A1 (en) | Apparatus and method for frequency conversion with minimized intermodulation distortion | |
JP7249210B2 (en) | direct conversion transmitter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: QUALCOMM INCORPORATED, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHOKSI, OJAS M.;BOSSU, FREDERIC;REEL/FRAME:031552/0691 Effective date: 20081006 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |