US20110139243A1 - Solar cell and method for manufacturing the same - Google Patents
Solar cell and method for manufacturing the same Download PDFInfo
- Publication number
- US20110139243A1 US20110139243A1 US12/917,122 US91712210A US2011139243A1 US 20110139243 A1 US20110139243 A1 US 20110139243A1 US 91712210 A US91712210 A US 91712210A US 2011139243 A1 US2011139243 A1 US 2011139243A1
- Authority
- US
- United States
- Prior art keywords
- layer
- forming
- electrode
- solar cell
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F71/00—Manufacture or treatment of devices covered by this subclass
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/20—Electrodes
- H10F77/206—Electrodes for devices having potential barriers
- H10F77/211—Electrodes for devices having potential barriers for photovoltaic cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F10/00—Individual photovoltaic cells, e.g. solar cells
- H10F10/10—Individual photovoltaic cells, e.g. solar cells having potential barriers
- H10F10/14—Photovoltaic cells having only PN homojunction potential barriers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F10/00—Individual photovoltaic cells, e.g. solar cells
- H10F10/10—Individual photovoltaic cells, e.g. solar cells having potential barriers
- H10F10/14—Photovoltaic cells having only PN homojunction potential barriers
- H10F10/148—Double-emitter photovoltaic cells, e.g. bifacial photovoltaic cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
- H10F77/16—Material structures, e.g. crystalline structures, film structures or crystal plane orientations
- H10F77/169—Thin semiconductor films on metallic or insulating substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/30—Coatings
- H10F77/306—Coatings for devices having potential barriers
- H10F77/311—Coatings for devices having potential barriers for photovoltaic cells
- H10F77/315—Coatings for devices having potential barriers for photovoltaic cells the coatings being antireflective or having enhancing optical properties
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/547—Monocrystalline silicon PV cells
Definitions
- Exemplary embodiments of the invention relate to a solar cell and a method for manufacturing the same.
- the solar power generation of converting light energy into electric energy using a photoelectric transformation effect has been widely used as a method for obtaining eco-friendly energy.
- a solar power generation system using a plurality of solar cell panels has been installed in houses due to improvement of photoelectric transformation efficiency of solar cells.
- the solar cell generally includes a substrate and an emitter layer that forms a p-n junction along with the substrate, thereby generating a current from light incident on the solar cell through one surface of the substrate.
- a solar cell including a substrate including a uniform first surface, an emitter layer positioned at a first surface of the substrate, a first anti-reflection layer positioned on a surface of the emitter layer, the first anti-reflection layer including a plurality of first contact lines exposing a portion of the emitter layer, a first electrode electrically connected to the emitter layer exposed through the plurality of first contact lines, the first electrode including a plating layer directly contacting the emitter layer, and a second electrode positioned on a second surface of the substrate.
- Each of the plurality of first contact lines has a width of about 20 ⁇ m to 60 ⁇ m, and a plane area of each of the plurality of first contact lines is about 2% to 6% of a plane area of the emitter layer.
- the first electrode has a thickness of about 20 ⁇ m to 50 ⁇ m. As a result, the first electrode has a narrow width and a high aspect ratio, for example, an aspect ratio of about 0.83 to 1.
- the first surface and the second surface of the substrate may be uniformly textured to form a first textured surface and a second textured surface, respectively.
- the first anti-reflection layer may include a silicon nitride layer and a silicon oxide layer or an aluminum oxide layer positioned between the emitter layer and the silicon nitride layer.
- the substrate may be formed of an n-type silicon wafer doped with phosphorus (P).
- the solar cell may further include a back surface field layer positioned at the second surface of the substrate and a second anti-reflection layer positioned on a surface of the back surface field layer on which the second electrode is not positioned.
- the first electrode and the second electrode may be formed of different materials.
- a plating layer that may be used to form the first electrode may include a metal seed layer, that directly contacts the emitter layer and contains nickel, and at least one conductive layer, that is positioned on the metal seed layer and contains at least one selected from the group consisting of copper (Cu), silver (Ag), aluminum (Al), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof.
- the second electrode may be formed of silver (Ag).
- a width of the second electrode may be greater than a width of the first electrode.
- the second anti-reflection layer may include a silicon nitride layer.
- a method for manufacturing the solar cell having the above-described configuration may include texturing the first surface and the second surface of the substrate to form the first textured surface and the second textured surface, respectively, forming the emitter layer at the first surface of the substrate and forming the back surface field layer at the second surface of the substrate, forming the first anti-reflection layer on the surface of the emitter layer and forming the second anti-reflection layer on the surface of the back surface field layer, forming the plurality of first contact lines on the first anti-reflection layer, forming the second electrode on the surface of the second anti-reflection layer, and forming the first electrode on the plurality of first contact lines, wherein the first electrode and the second electrode are formed of different materials.
- the process for forming of the plurality of first contact lines may use a wet etching process or a dry etching process using a laser. More specifically, the forming of the plurality of first contact lines may include etching the first anti-reflection layer using the dry etching process using the laser and removing a damaged layer of the emitter layer generated by the laser using the wet etching process.
- the process for forming the second electrode may include printing a conductive paste obtained by mixing silver (Ag) with a glass frit on the surface of the second anti-reflection layer and drying and firing the conductive paste.
- the forming of the first electrode may include forming a metal seed layer directly contacting the emitter layer and forming at least one conductive layer on the metal seed layer.
- the second anti-reflection layer may include a plurality of second contact lines exposing a portion of the back surface field layer.
- Each of the plurality of second contact lines may have a width of about 40 ⁇ m to 100 ⁇ m.
- a plane area of each of the plurality of second contact lines may be about 5% to 15% of a plane area of the back surface field layer.
- the second electrode may include a metal seed layer directly contacting the back surface field layer, which is exposed through the plurality of second contact lines, and at least one conductive layer positioned on a surface of the metal seed layer.
- the first and second electrodes may have the same structure.
- the metal seed layer of each of the first and second electrodes may contain nickel.
- the at least one conductive layer of each of the first and second electrodes may contain at least one selected from the group consisting of copper (Cu), silver (Ag), aluminum (Al), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof.
- a method for manufacturing the solar cell having the above-described configuration may include texturing the first surface and the second surface of the substrate to form the first textured surface and the second textured surface, respectively, forming the emitter layer at the front surface of the substrate and forming the back surface field layer at the second surface of the substrate, forming the first anti-reflection layer on the surface of the emitter layer and forming the second anti-reflection layer on the surface of the back surface field layer, forming the plurality of first contact lines on the first anti-reflection layer and forming the plurality of second contact lines on the second anti-reflection layer, and forming the first electrode on the emitter layer exposed through the plurality of first contact lines and forming the second electrode on the back surface field layer exposed through the plurality of second contact lines, wherein the first electrode and the second electrode are formed of the same material.
- the process for forming of the plurality of first and second contact lines may use a wet etching process or a dry etching process using a laser. More specifically, the forming of the plurality of first and second contact lines may include etching the first anti-reflection layer and the second anti-reflection layer using a dry etching process using a laser and removing a damaged layer of the emitter layer and a damaged layer of the back surface field layer, that are generated by the laser, using a wet etching process.
- the forming of the first and second electrodes may include forming a metal seed layer directly contacting the emitter layer or the back surface field layer and forming at least one conductive layer on the metal seed layer.
- the solar cell may be used to generate a current by allowing light, that is incident on the first surface of the substrate and then is transmitted by the substrate, to be again incident on the second surface of the substrate. Accordingly, the efficiency of the solar cell according to the exemplary embodiment of the invention may increase, as compared to a solar cell generating the current using only light incident on one surface of the substrate.
- the width of the first electrode may be less than a width of a related art conductive paste used as an electrode material, and the aspect ratio of the first electrode may increase. Therefore, light incident area may increase, and the efficiency of the solar cell may also increase.
- FIG. 1 is a schematic cross-sectional view of a solar cell according to an exemplary embodiment of the invention
- FIG. 2 is an enlarged cross-sectional view of a portion of the solar cell shown in FIG. 1 ;
- FIGS. 3 to 5 are cross-sectional views sequentially illustrating an exemplary method for manufacturing the solar cell shown in FIG. 1 ;
- FIG. 6 is a cross-sectional view sequentially illustrating an exemplary method for manufacturing a substrate of the solar cell shown in FIG. 3 ;
- FIG. 7 is a schematic cross-sectional view of a solar cell according to another exemplary embodiment of the invention.
- FIGS. 8 and 9 are cross-sectional views sequentially illustrating an exemplary method for manufacturing the solar cell shown in FIG. 7 .
- FIG. 1 is a schematic cross-sectional view of a solar cell according to an exemplary embodiment of the invention.
- FIG. 2 is an enlarged cross-sectional view of a portion of the solar cell shown in FIG. 1 .
- FIGS. 3 to 5 are cross-sectional views sequentially illustrating an exemplary method for manufacturing the solar cell shown in FIG. 1 .
- FIG. 6 is a cross-sectional view sequentially illustrating an exemplary method for manufacturing a substrate of the solar cell shown in FIG. 3
- a solar cell includes a substrate 110 , an emitter layer 120 positioned at one surface, for example, a front surface of the substrate 110 , a first anti-reflection layer 130 positioned on the emitter layer 120 , a plurality of first electrodes 140 positioned on the emitter layer 120 on which the first anti-reflection layer 130 is not positioned, a back surface field (BSF) layer 150 positioned at a back surface of the substrate 110 , a second anti-reflection layer 160 positioned on a back surface of the back surface field layer 150 , and a plurality of second electrodes 170 positioned on the back surface of the back surface field layer 150 on which the second anti-reflection layer 160 is not positioned.
- BSF back surface field
- the substrate 110 may be formed of a silicon wafer of a first conductive type, for example, an n-type, though not required. Silicon used in the substrate 110 may be crystalline silicon, such as single crystal silicon and polycrystalline silicon, or amorphous silicon. When the substrate 110 is of the n-type, the substrate 110 contains impurities of a group V element such as phosphorus (P), arsenic (As), and antimony (Sb).
- a group V element such as phosphorus (P), arsenic (As), and antimony (Sb).
- the substrate 110 may be of a p-type and/or be formed of other semiconductor materials other than silicon.
- the substrate 110 may contain impurities of a group III element such as boron (B), gallium (Ga), and indium (In).
- the surface of the substrate 110 may be uniformly textured to form a textured surface corresponding to an uneven surface or having uneven characteristics. More specifically, the substrate 110 has a first textured surface 111 corresponding to the front surface in which the emitter layer 120 is positioned and a second textured surface 113 corresponding to the back surface at which the back surface field layer 150 is positioned.
- the emitter layer 120 positioned at the first textured surface 111 of the substrate 110 is an impurity region of a second conductive type (for example, a p-type) opposite the first conductive type of the substrate 110 and forms a p-n junction along with the substrate 110 .
- a second conductive type for example, a p-type
- a plurality of electron-hole pairs produced by light incident on the substrate 110 are separated into electrons and holes by a built-in potential difference resulting from the p-n junction between the substrate 110 and the emitter layer 120 .
- the separated electrons move to the n-type semiconductor, and the separated holes move to the p-type semiconductor.
- the substrate 110 is of the n-type and the emitter layer 120 is of the p-type
- the separated electrons and the separated holes move to the substrate 110 and the emitter layer 120 , respectively. Accordingly, the electrons become major carriers in the substrate 110 , and the holes become major carriers in the emitter layer 120 .
- the emitter layer 120 When the emitter layer 120 is of the p-type, the emitter layer 120 may be formed by doping the substrate 110 with impurities of a group III element such as B, Ga, and In.
- a group III element such as B, Ga, and In.
- the emitter layer 120 is of the n-type.
- the separated holes move to the substrate 110
- the separated electrons move to the emitter layer 120 .
- the emitter layer 120 may be formed by doping the substrate 110 with impurities of a group V element such as P, As, and Sb.
- the first anti-reflection layer 130 on the emitter layer 120 in the front surface of the substrate 110 includes a silicon nitride (SiNx:H) layer 131 and an aluminum oxide (AlOx) layer 133 between the emitter layer 120 and the silicon nitride layer 131 .
- the first anti-reflection layer 130 reduces reflectance of light incident through the front surface of the substrate 110 and increases selectivity of a predetermined wavelength band, thereby increasing the efficiency of the solar cell.
- the aluminum oxide layer 133 has a refractive index of about 1.55 to 1.7 and a thickness equal to or less than about 50 nm
- the silicon nitride layer 131 has a refractive index of about 1.9 to 2.3 and a thickness of about 50 nm to 100 nm, so as to minimize the light reflectance in the first anti-reflection layer 130 .
- the light reflectance in the first anti-reflection layer 130 was minimized when the first anti-reflection layer 130 has a double-layered structure including the silicon nitride layer 131 and the aluminum oxide layer 133 , each of which is within the above refractive index and thickness ranges.
- a silicon oxide (SiOx:H) layer may be used instead of the aluminum oxide layer 133 .
- the first anti-reflection layer 130 may include a plurality of first contact lines CL 1 exposing a portion of the emitter layer 120 .
- the first electrodes 140 (see FIG. 1 ) may be formed on the emitter layer 120 exposed through the first contact lines CL 1 .
- the first contact line CL 1 has a width W 1 of about 20 ⁇ m to 60 ⁇ m, and a plane area of the first contact line CL 1 is about 2% to 6% of a plane area of the emitter layer 120 , so that the first electrode 140 has a narrow width and a high aspect ratio.
- the first electrode 140 may be formed to have a thickness T 1 of about 20 ⁇ m to 50 ⁇ m using a plating process.
- FIG. 1 shows that the thickness T 1 of the first electrode 140 indicates a distance from a convex portion of the emitter layer 120 to an upper surface of the first electrode 140 . Because a distance from a concave portion to the convex portion of the emitter layer 120 is much shorter than the thickness T 1 of the first electrode 140 , it does not matter that the thickness T 1 of the first electrode 140 is represented by the distance from the convex portion of the emitter layer 120 to the upper surface of the first electrode 140 .
- the first electrode 140 has a high aspect ratio of about 0.83 to 1.
- the first electrodes 140 formed on the emitter layer 120 exposed through the first contact line CL 1 are electrically and physically connected to the emitter layer 120 .
- the first electrodes 140 extend substantially parallel to one another in a fixed direction.
- the first electrodes 140 collect carriers (for example, holes) moving to the emitter layer 120 .
- the first electrodes 140 may be finger electrodes.
- each first electrode 140 may be a finger electrode current collector or both a finger electrode and a finger electrode current collector.
- the first electrode 140 may be formed of a plating layer.
- the plating layer may include at least one of a metal seed layer 141 , a diffusion barrier layer 142 , and a conductive layer 143 that may be sequentially formed on the emitter layer 120 , if there is more than one layer in the plating layer.
- the metal seed layer 141 may be formed of a material containing nickel, for example, nickel silicide (including Ni 2 Si, NiSi, NiSi 2 , etc.) and has a thickness of about 50 nm to 200 nm.
- nickel silicide including Ni 2 Si, NiSi, NiSi 2 , etc.
- the thickness of the metal seed layer 141 is less than 50 nm, a high resistance is obtained and it is difficult to form a uniform metal seed layer 141 . Thus, it is difficult to achieve uniformity in a subsequent process, i.e., in a plating process of the diffusion barrier layer 142 .
- the thickness of the metal seed layer 141 is greater than 200 nm, the metal seed layer 141 is distributed to silicon at a constant rate in a thermal process to form a nickel silicide layer. Thus, a shunt leakage current may occur because of the distribution of nickel.
- the diffusion barrier layer 142 on the metal seed layer 141 prevents junction degradation generated when a formation material of the conductive layer 143 is diffused into a silicon interface through the metal seed layer 141 .
- the diffusion barrier layer 142 includes a nickel layer having a thickness of about 5 ⁇ m to 15 ⁇ m.
- the conductive layer 143 on the diffusion barrier layer 142 is formed of at least one conductive metal material.
- the at least one conductive metal material include at least one selected from the group consisting of nickel (Ni), copper (Cu), silver (Ag), aluminum (Al), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof. Other materials may be used.
- the conductive layer 143 may include a copper layer 143 a.
- the copper layer 143 a substantially serves as an electrical wire and has a thickness of about 10 ⁇ m to 30 ⁇ m.
- the conductive layer 143 may further include a tin layer 143 b that prevents oxidization of copper and may be used to smoothly perform a soldering process of the ribbon.
- the tin layer 143 b on the copper layer 143 a has a thickness of about 5 ⁇ m to 15 ⁇ m.
- the tin layer 143 b may be omitted if the conductive layer does not easily oxidize in the air and can be used to smoothly perform the soldering process of the ribbon.
- a current collector for collecting carriers moving to the finger electrode may be further formed on the front surface of the substrate 110 .
- the current collector may be formed using a conductive electrode in the same manner as the first electrode 140 .
- the current collector may be formed by printing, drying, and firing a conductive paste containing a conductive material, unlike the first electrode 140 .
- the second electrodes 170 on the back surface of the substrate 110 collect carriers (for example, electrons) moving to the substrate 110 and output the carriers to an external device.
- the second electrodes 170 may be finger electrodes.
- each second electrode 170 may be a finger electrode current collector or both a finger electrode and a finger electrode current collector.
- the second electrodes 170 may be formed of at least one conductive material selected from the group consisting of aluminum (Al), nickel (Ni), copper (Cu), silver (Ag), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof.
- the second electrodes 170 are formed of silver (Ag).
- the second electrode 170 may have a width W 2 greater than a width of the first electrode 140 (i.e., the width W 1 of the first contact line CL 1 ), and a pitch between the second electrodes 170 may be less than a pitch between the first electrodes 140 , so that line resistance is reduced.
- the pitch between the electrodes indicates a distance between the adjacent electrodes.
- the back surface field layer 150 electrically and physically connected to the second electrode 170 , is positioned at the entire back surface of the substrate 110 .
- the back surface field layer 150 is a region (for example, n + -type region) that is more heavily doped than the substrate 110 with the same conductive type impurities as the substrate 110 .
- the movement of holes to the back surface of the substrate 110 may be prevented or reduced by a potential barrier resulting from a difference between impurity concentrations of the substrate 110 and the back surface field layer 150 . Hence, a recombination and/or a disappearance of electrons and holes around the surface of the substrate 110 may be prevented or reduced.
- the second anti-reflection layer 160 may be positioned on the back surface of the back surface field layer 150 on which the second electrodes 170 are not positioned.
- the second anti-reflection layer 160 may be formed using a silicon nitride (SiNx:H) layer.
- the solar cell having the above-described structure according to the exemplary embodiment of the invention may serve as a double-sided light receiving solar cell, and an operation of the solar cell is described below.
- the front surface and the back surface of the substrate 110 may be the first textured surface 111 and the second textured surface 113 , respectively, a light reflectance in each of the front surface and the back surface of the substrate 110 is reduced. Further, because both a light incident operation and a light reflection operation may be performed on each of the first and second textured surfaces 111 and 113 of the substrate 110 , light may be confined in the solar cell. Hence, light absorption increases, and the efficiency of the solar cell is improved. In addition, because a reflection loss of the light incident on the substrate 110 may be reduced by the first and second anti-reflection layers 130 and 160 , an amount of light incident on the substrate 110 further increases.
- the electron-hole pairs are separated into electrons and holes by the p-n junction between the substrate 110 and the emitter layer 120 , and the separated holes move to the p-type emitter layer 120 and the separated electrons move to the n-type substrate 110 .
- the holes moving to the emitter layer 120 move to the first electrodes 140
- the electrons moving to the substrate 110 move to the second electrodes 170 through the back surface field layer 150 . Accordingly, when the first electrodes 140 of one solar cell are connected to the second electrodes 170 of another solar cell adjacent to the one solar cell using electric wires (not shown), current flows through the cells and allows use of the current for electric power.
- the solar cell having the above-described configuration may be used in a state where the solar cell is positioned between a light transmission front substrate and a light transmission back substrate and is sealed by a protective layer.
- a first uniformly textured surface 111 , an emitter layer 120 , and a first anti-reflection layer 130 may be formed at the front surface of the substrate 110 .
- a second textured surface 113 , a back surface field layer 150 , and a second anti-reflection layer 160 may be formed at the back surface of the substrate 110 .
- a substrate 110 formed of the silicon wafer is generally manufactured by slicing a silicon block or an ingot using a blade or a multi-wire saw.
- a silicon wafer is provided and then is doped with impurities of a group V element, for example, phosphorus (P) to form an n-type semiconductor substrate 110 .
- a group V element for example, phosphorus (P)
- a mechanical damage layer may be formed in the silicon wafer.
- a wet etching process for removing the mechanical damage layer may be performed, so as to prevent a reduction in characteristics of the solar cell resulting from the mechanical damage layer.
- An alkaline etchant or an acid etchant may be used in the wet etching process.
- the wet etching process or a dry plasma etching process may be performed to form the first textured surface 111 in the front surface of the substrate 110 and the second textured surface 113 in the back surface of the substrate 110 .
- the back surface field layer 150 may be formed at each of the front surface and the back surface of the substrate 110 by doping each of the front surface and the back surface of the substrate 110 with impurities of a group V element.
- the second anti-reflection layer 160 formed of silicon nitride (SiNx:H) may be formed on the back surface of the back surface field layer 150 at the back surface of the substrate 110 .
- an etched back process using the second anti-reflection layer 160 as a mask may be performed on the front surface of the substrate 110 to remove the back surface field layer 150 on the front surface of the substrate 110 .
- the emitter layer 120 may be formed at the front surface of the substrate 110 by doping the front surface of the substrate 110 with impurities of a group III element.
- a natural oxide layer may be removed by etching the substrate 110 using hydrofluoric acid (HF), and the first anti-reflection layer 130 may be formed on the emitter layer 120 .
- the first anti-reflection layer 130 may be formed by sequentially stacking the aluminum oxide layer 133 and the silicon nitride layer 131 .
- the aluminum oxide layer 133 may serve as a passivation layer as well as an anti-reflection layer.
- the aluminum oxide layer 133 may be formed using a plasma enhanced chemical vapor deposition (PECVD) method, a sputtering method, or other methods.
- a silicon oxide (SiOx) layer may be used instead of the aluminum oxide layer 133 .
- the silicon nitride layer 131 may be formed using the PECVD method, the sputtering method, or other methods in the same manner as the aluminum oxide layer 133 .
- the wet etching process or a dry etching process using a laser may be performed to remove a portion of the first anti-reflection layer 130 , thereby forming a plurality of first contact lines CL 1 .
- a conductive paste obtained by mixing silver (Ag) with a glass frit may be printed using an electrode pattern, dried, and fired.
- the second electrode 170 electrically and physically connected to the back surface field layer 150 may be formed.
- the first electrode 140 may be formed using a plating process. A method for forming the first electrode 140 is described below.
- the metal seed layer 141 may be formed on the entire surface of the first anti-reflection layer 130 and on the emitter layer 120 exposed through the first contact line CL 1 .
- the metal seed layer 141 may be formed by depositing nickel to a thickness of about 50 nm to 200 nm using a vacuum method, for example, a sputtering method or an electron beam evaporation method and then performing a thermal process at a temperature of about 300° C. to 600° C. in the nitrogen atmosphere.
- the metal seed layer 141 may be formed by depositing nickel to a thickness of about 50 nm to 200 nm using an electroless nickel plating process and then performing a thermal process at a temperature of about 300° C. to 600° C. in the nitrogen atmosphere.
- the metal seed layer 141 formed of nickel silicide (including Ni 2 Si, NiSi, NiSi 2 , etc.) is formed.
- the diffusion barrier layer 142 and the conductive layer 143 may be sequentially formed on a portion of the metal seed layer 141 . More specifically, a barrier layer may be formed on the metal seed layer 141 , and an electroplating process is performed on the barrier layer, thereby forming the diffusion barrier layer 142 having a thickness of about 5 ⁇ m to 15 ⁇ m. A copper layer 143 a having a thickness of about 10 ⁇ m to 30 ⁇ m and a tin layer 143 b having a thickness of about 5 ⁇ m to 15 ⁇ m may be sequentially formed on the diffusion barrier layer 142 .
- the barrier layer may be removed, and then an etching process using the tin layer 143 b as a mask may be performed to remove an exposed area of the metal seed layer 141 .
- the first electrode 140 is formed.
- a solar cell according to another exemplary embodiment of the invention is described below with reference to FIGS. 7 to 9 .
- FIG. 7 is a schematic cross-sectional view of a solar cell according to another exemplary embodiment of the invention.
- FIGS. 8 and 9 are cross-sectional views sequentially illustrating an exemplary method for manufacturing the solar cell shown in FIG. 7 .
- a back surface field layer 150 , a second anti-reflection layer 160 , and a plurality of second electrodes 170 may be positioned at a back surface of a substrate 110 .
- the second electrodes 170 may be formed using a plating process in the same manner as first electrodes 140 described above.
- the second anti-reflection layer 160 may include a plurality of second contact lines CL 2 exposing a portion of the back surface field layer 150 , so as to form the second electrodes 170 .
- the second contact line CL 2 may have a width W 2 (for example, a width of about 40 ⁇ m to 100 ⁇ m) greater than a width W 1 of a first contact line CL 1 , a plane area of the second contact line CL 2 is about 5% to 15% of a total plane area of the back surface field layer 150 , and a pitch between the second electrodes 170 may be less than a pitch between the first electrodes 140 , so that a line resistance is reduced.
- W 2 for example, a width of about 40 ⁇ m to 100 ⁇ m
- the second electrode 170 formed using the plating process may be formed including at least one of a metal seed layer, a diffusion barrier layer, a copper layer, and a tin layer, that may be sequentially stacked on the back surface field layer 150 exposed through the second contact line CL 2 , in the same manner as the first electrode 140 described above.
- the solar cell having the above-described configuration may be manufactured using the following exemplary method.
- a process for respectively forming a first textured surface and a second textured surface on a front surface and a back surface of the substrate, a process for forming an emitter layer at a first textured surface of the front surface of the substrate and forming the back surface field layer at a second textured surface of the back surface of the substrate, and a process for forming a first anti-reflection layer on a front surface of the emitter layer and forming a second anti-reflection layer on a back surface of the back surface field layer in an exemplary method for manufacturing the solar cell shown in FIG. 7 are substantially the same as the exemplary method for manufacturing the solar cell shown in FIG. 6 . Thus, a description will begin with the subsequent processes.
- An emitter layer 120 , a first anti-reflection layer 130 , a back surface field layer 150 , and a second anti-reflection layer 160 may be formed at the substrate 110 having first and second textured surface 111 and 113 . Then, a plurality of first contact lines CL 1 may be formed in the first anti-reflection layer 130 , and a plurality of second contact lines CL 2 may be formed in the second anti-reflection layer 160 .
- the first contact lines CL 1 and the second contact lines CL 2 may be formed by performing a wet etching process or a dry etching process using a laser to remove a portion of the first anti-reflection layer 130 and a portion of the second anti-reflection layer 160 .
- an etching process may be performed using hydrofluoric acid (HF) to remove a damaged portion 121 of the emitter layer 120 and a damaged portion 151 of the back surface field layer 150 that may be damaged by the laser.
- HF hydrofluoric acid
- the first electrodes 140 and the second electrodes 170 may be formed using a plating process. A method for forming the first and second electrodes 140 and 170 is described below.
- the metal seed layer 141 may be formed on the entire surface of the first anti-reflection layer 130 , the emitter layer 120 exposed through the first contact lines CL 1 , the entire surface of the second anti-reflection layer 160 , and the back surface field layer 150 exposed through the first contact lines CL 1 .
- the metal seed layer 141 may be formed by depositing nickel to a thickness of about 50 nm to 200 nm using a vacuum method, for example, a sputtering method or an electron beam evaporation method and then performing a thermal process at a temperature of about 300° C. to 600° C. in a nitrogen atmosphere.
- a vacuum method for example, a sputtering method or an electron beam evaporation method
- the metal seed layer 141 may be formed by depositing nickel to a thickness of about 50 nm to 200 nm using an electroless nickel plating process and then performing a thermal process at a temperature of about 300° C. to 600° C. in a nitrogen atmosphere.
- the metal seed layer 141 formed of nickel silicide (including Ni 2 Si, NiSi, NiSi 2 , etc.) is formed.
- a diffusion barrier layer 142 and a conductive layer 143 may be sequentially formed on a portion of the metal seed layer 141 . More specifically, a barrier layer may be formed on the metal seed layer 141 , and an electroplating process may be performed on the barrier layer, thereby forming the diffusion barrier layer 142 having a thickness of about 5 ⁇ m to 15 ⁇ m. A copper layer 143 a having a thickness of about 10 ⁇ m to 30 ⁇ m and a tin layer 143 b having a thickness of about 5 ⁇ m to 15 ⁇ m are sequentially formed on the diffusion barrier layer 142 .
- the barrier layer may be removed, and then an etching process using the tin layer 143 b as a mask may be performed to remove an exposed area of the metal seed layer 141 .
- the first and second electrodes 140 and 170 are formed.
Landscapes
- Photovoltaic Devices (AREA)
- Life Sciences & Earth Sciences (AREA)
- Engineering & Computer Science (AREA)
- Sustainable Development (AREA)
- Sustainable Energy (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
A solar cell and a method for manufacturing the same are disclosed. The solar cell may include a substrate, an emitter layer positioned at a first surface of the substrate, a first anti-reflection layer that is positioned on a surface of the emitter layer and may include a plurality of first contact lines exposing a portion of the emitter layer, a first electrode that is electrically connected to the emitter layer exposed through the plurality of first contact lines and may include a plating layer directly contacting the emitter layer, and a second electrode positioned on a second surface of the substrate.
Description
- This application claims priority to and the benefit of Korean Patent Application No. 10-2010-0086464 filed in the Korean Intellectual Property Office on Sep. 3, 2010, the entire contents of which are incorporated herein by reference.
- 1. Field of the Disclosure
- Exemplary embodiments of the invention relate to a solar cell and a method for manufacturing the same.
- 2. Description of the Related Art
- The solar power generation of converting light energy into electric energy using a photoelectric transformation effect has been widely used as a method for obtaining eco-friendly energy. A solar power generation system using a plurality of solar cell panels has been installed in houses due to improvement of photoelectric transformation efficiency of solar cells.
- The solar cell generally includes a substrate and an emitter layer that forms a p-n junction along with the substrate, thereby generating a current from light incident on the solar cell through one surface of the substrate.
- Because light is generally incident on the solar cell through only one surface of the substrate, current transformation efficiency of the solar cell is low. Accordingly, a double-sided light receiving solar cell, in which light is incident on the solar cell through both surfaces of the substrate, has been recently developed.
- In one aspect, there is a solar cell including a substrate including a uniform first surface, an emitter layer positioned at a first surface of the substrate, a first anti-reflection layer positioned on a surface of the emitter layer, the first anti-reflection layer including a plurality of first contact lines exposing a portion of the emitter layer, a first electrode electrically connected to the emitter layer exposed through the plurality of first contact lines, the first electrode including a plating layer directly contacting the emitter layer, and a second electrode positioned on a second surface of the substrate.
- Each of the plurality of first contact lines has a width of about 20 μm to 60 μm, and a plane area of each of the plurality of first contact lines is about 2% to 6% of a plane area of the emitter layer. The first electrode has a thickness of about 20 μm to 50 μm. As a result, the first electrode has a narrow width and a high aspect ratio, for example, an aspect ratio of about 0.83 to 1.
- The first surface and the second surface of the substrate may be uniformly textured to form a first textured surface and a second textured surface, respectively.
- The first anti-reflection layer may include a silicon nitride layer and a silicon oxide layer or an aluminum oxide layer positioned between the emitter layer and the silicon nitride layer. The substrate may be formed of an n-type silicon wafer doped with phosphorus (P).
- The solar cell may further include a back surface field layer positioned at the second surface of the substrate and a second anti-reflection layer positioned on a surface of the back surface field layer on which the second electrode is not positioned.
- The first electrode and the second electrode may be formed of different materials. For example, a plating layer that may be used to form the first electrode may include a metal seed layer, that directly contacts the emitter layer and contains nickel, and at least one conductive layer, that is positioned on the metal seed layer and contains at least one selected from the group consisting of copper (Cu), silver (Ag), aluminum (Al), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof. The second electrode may be formed of silver (Ag).
- A width of the second electrode may be greater than a width of the first electrode. The second anti-reflection layer may include a silicon nitride layer.
- A method for manufacturing the solar cell having the above-described configuration may include texturing the first surface and the second surface of the substrate to form the first textured surface and the second textured surface, respectively, forming the emitter layer at the first surface of the substrate and forming the back surface field layer at the second surface of the substrate, forming the first anti-reflection layer on the surface of the emitter layer and forming the second anti-reflection layer on the surface of the back surface field layer, forming the plurality of first contact lines on the first anti-reflection layer, forming the second electrode on the surface of the second anti-reflection layer, and forming the first electrode on the plurality of first contact lines, wherein the first electrode and the second electrode are formed of different materials.
- The process for forming of the plurality of first contact lines may use a wet etching process or a dry etching process using a laser. More specifically, the forming of the plurality of first contact lines may include etching the first anti-reflection layer using the dry etching process using the laser and removing a damaged layer of the emitter layer generated by the laser using the wet etching process.
- The process for forming the second electrode may include printing a conductive paste obtained by mixing silver (Ag) with a glass frit on the surface of the second anti-reflection layer and drying and firing the conductive paste. The forming of the first electrode may include forming a metal seed layer directly contacting the emitter layer and forming at least one conductive layer on the metal seed layer.
- Further, the second anti-reflection layer may include a plurality of second contact lines exposing a portion of the back surface field layer. Each of the plurality of second contact lines may have a width of about 40 μm to 100 μm. A plane area of each of the plurality of second contact lines may be about 5% to 15% of a plane area of the back surface field layer.
- The second electrode may include a metal seed layer directly contacting the back surface field layer, which is exposed through the plurality of second contact lines, and at least one conductive layer positioned on a surface of the metal seed layer. The first and second electrodes may have the same structure.
- For example, the metal seed layer of each of the first and second electrodes may contain nickel. The at least one conductive layer of each of the first and second electrodes may contain at least one selected from the group consisting of copper (Cu), silver (Ag), aluminum (Al), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof.
- A method for manufacturing the solar cell having the above-described configuration may include texturing the first surface and the second surface of the substrate to form the first textured surface and the second textured surface, respectively, forming the emitter layer at the front surface of the substrate and forming the back surface field layer at the second surface of the substrate, forming the first anti-reflection layer on the surface of the emitter layer and forming the second anti-reflection layer on the surface of the back surface field layer, forming the plurality of first contact lines on the first anti-reflection layer and forming the plurality of second contact lines on the second anti-reflection layer, and forming the first electrode on the emitter layer exposed through the plurality of first contact lines and forming the second electrode on the back surface field layer exposed through the plurality of second contact lines, wherein the first electrode and the second electrode are formed of the same material.
- The process for forming of the plurality of first and second contact lines may use a wet etching process or a dry etching process using a laser. More specifically, the forming of the plurality of first and second contact lines may include etching the first anti-reflection layer and the second anti-reflection layer using a dry etching process using a laser and removing a damaged layer of the emitter layer and a damaged layer of the back surface field layer, that are generated by the laser, using a wet etching process.
- The forming of the first and second electrodes may include forming a metal seed layer directly contacting the emitter layer or the back surface field layer and forming at least one conductive layer on the metal seed layer.
- In the solar cell having the above-described characteristics, because both the first surface and the second surface of the substrate are the textured surfaces and the first and second anti-reflection layers serving as passivation layers are respectively positioned on the first surface and the second surface of the substrate, the solar cell may be used to generate a current by allowing light, that is incident on the first surface of the substrate and then is transmitted by the substrate, to be again incident on the second surface of the substrate. Accordingly, the efficiency of the solar cell according to the exemplary embodiment of the invention may increase, as compared to a solar cell generating the current using only light incident on one surface of the substrate.
- Further, because the first electrode may be formed using a plating electrode, the width of the first electrode may be less than a width of a related art conductive paste used as an electrode material, and the aspect ratio of the first electrode may increase. Therefore, light incident area may increase, and the efficiency of the solar cell may also increase.
- Further, when a surface resistance of the emitter layer increases, contact between the first electrode and the emitter layer may be smoothly maintained.
- The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention. In the drawings:
-
FIG. 1 is a schematic cross-sectional view of a solar cell according to an exemplary embodiment of the invention; -
FIG. 2 is an enlarged cross-sectional view of a portion of the solar cell shown inFIG. 1 ; -
FIGS. 3 to 5 are cross-sectional views sequentially illustrating an exemplary method for manufacturing the solar cell shown inFIG. 1 ; -
FIG. 6 is a cross-sectional view sequentially illustrating an exemplary method for manufacturing a substrate of the solar cell shown inFIG. 3 ; -
FIG. 7 is a schematic cross-sectional view of a solar cell according to another exemplary embodiment of the invention; and -
FIGS. 8 and 9 are cross-sectional views sequentially illustrating an exemplary method for manufacturing the solar cell shown inFIG. 7 . - The invention will be described more fully hereinafter with reference to the accompanying drawings, in which example embodiments of the inventions are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein.
- In the drawings, the thickness of layers, films, panels, regions, etc., are exaggerated for clarity. Like-reference numerals designate like-elements throughout the specification. It will be understood that when an element such as a layer, film, region, or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” another element, there are no intervening elements present. Further, it will be understood that when an element such as a layer, film, region, or substrate is referred to as being “entirely” on another element, it may be on the entire surface of the other element and may not be on a portion of an edge of the other element.
- Reference will now be made in detail to embodiments of the invention, examples of which are illustrated in the accompanying drawings.
-
FIG. 1 is a schematic cross-sectional view of a solar cell according to an exemplary embodiment of the invention.FIG. 2 is an enlarged cross-sectional view of a portion of the solar cell shown inFIG. 1 .FIGS. 3 to 5 are cross-sectional views sequentially illustrating an exemplary method for manufacturing the solar cell shown inFIG. 1 .FIG. 6 is a cross-sectional view sequentially illustrating an exemplary method for manufacturing a substrate of the solar cell shown inFIG. 3 - A solar cell according to an exemplary embodiment of the invention includes a
substrate 110, anemitter layer 120 positioned at one surface, for example, a front surface of thesubstrate 110, afirst anti-reflection layer 130 positioned on theemitter layer 120, a plurality offirst electrodes 140 positioned on theemitter layer 120 on which thefirst anti-reflection layer 130 is not positioned, a back surface field (BSF)layer 150 positioned at a back surface of thesubstrate 110, asecond anti-reflection layer 160 positioned on a back surface of the backsurface field layer 150, and a plurality ofsecond electrodes 170 positioned on the back surface of the backsurface field layer 150 on which thesecond anti-reflection layer 160 is not positioned. - The
substrate 110 may be formed of a silicon wafer of a first conductive type, for example, an n-type, though not required. Silicon used in thesubstrate 110 may be crystalline silicon, such as single crystal silicon and polycrystalline silicon, or amorphous silicon. When thesubstrate 110 is of the n-type, thesubstrate 110 contains impurities of a group V element such as phosphorus (P), arsenic (As), and antimony (Sb). - Alternatively, the
substrate 110 may be of a p-type and/or be formed of other semiconductor materials other than silicon. When thesubstrate 110 is of the p-type, thesubstrate 110 may contain impurities of a group III element such as boron (B), gallium (Ga), and indium (In). - As shown in
FIG. 6 , the surface of thesubstrate 110 may be uniformly textured to form a textured surface corresponding to an uneven surface or having uneven characteristics. More specifically, thesubstrate 110 has a firsttextured surface 111 corresponding to the front surface in which theemitter layer 120 is positioned and a secondtextured surface 113 corresponding to the back surface at which the backsurface field layer 150 is positioned. - The
emitter layer 120 positioned at the firsttextured surface 111 of thesubstrate 110 is an impurity region of a second conductive type (for example, a p-type) opposite the first conductive type of thesubstrate 110 and forms a p-n junction along with thesubstrate 110. - A plurality of electron-hole pairs produced by light incident on the
substrate 110 are separated into electrons and holes by a built-in potential difference resulting from the p-n junction between thesubstrate 110 and theemitter layer 120. The separated electrons move to the n-type semiconductor, and the separated holes move to the p-type semiconductor. When thesubstrate 110 is of the n-type and theemitter layer 120 is of the p-type, the separated electrons and the separated holes move to thesubstrate 110 and theemitter layer 120, respectively. Accordingly, the electrons become major carriers in thesubstrate 110, and the holes become major carriers in theemitter layer 120. - When the
emitter layer 120 is of the p-type, theemitter layer 120 may be formed by doping thesubstrate 110 with impurities of a group III element such as B, Ga, and In. - Alternatively, when the
substrate 110 is of the p-type, theemitter layer 120 is of the n-type. In this case, the separated holes move to thesubstrate 110, and the separated electrons move to theemitter layer 120. When theemitter layer 120 is of the n-type, theemitter layer 120 may be formed by doping thesubstrate 110 with impurities of a group V element such as P, As, and Sb. - As shown in
FIGS. 3-5 , thefirst anti-reflection layer 130 on theemitter layer 120 in the front surface of thesubstrate 110 includes a silicon nitride (SiNx:H)layer 131 and an aluminum oxide (AlOx)layer 133 between theemitter layer 120 and thesilicon nitride layer 131. Thefirst anti-reflection layer 130 reduces reflectance of light incident through the front surface of thesubstrate 110 and increases selectivity of a predetermined wavelength band, thereby increasing the efficiency of the solar cell. - In this embodiment the
aluminum oxide layer 133 has a refractive index of about 1.55 to 1.7 and a thickness equal to or less than about 50 nm, and thesilicon nitride layer 131 has a refractive index of about 1.9 to 2.3 and a thickness of about 50 nm to 100 nm, so as to minimize the light reflectance in thefirst anti-reflection layer 130. - It could be seen from an experiment conducted by the present inventors that the light reflectance in the
first anti-reflection layer 130 was minimized when thefirst anti-reflection layer 130 has a double-layered structure including thesilicon nitride layer 131 and thealuminum oxide layer 133, each of which is within the above refractive index and thickness ranges. - A silicon oxide (SiOx:H) layer may be used instead of the
aluminum oxide layer 133. - The
first anti-reflection layer 130 may include a plurality of first contact lines CL1 exposing a portion of theemitter layer 120. The first electrodes 140 (seeFIG. 1 ) may be formed on theemitter layer 120 exposed through the first contact lines CL1. - In this embodiment, the first contact line CL1 has a width W1 of about 20 μm to 60 μm, and a plane area of the first contact line CL1 is about 2% to 6% of a plane area of the
emitter layer 120, so that thefirst electrode 140 has a narrow width and a high aspect ratio. - When the first contact line CL1 has the width W1, the
first electrode 140 may be formed to have a thickness T1 of about 20 μm to 50 μm using a plating process. -
FIG. 1 shows that the thickness T1 of thefirst electrode 140 indicates a distance from a convex portion of theemitter layer 120 to an upper surface of thefirst electrode 140. Because a distance from a concave portion to the convex portion of theemitter layer 120 is much shorter than the thickness T1 of thefirst electrode 140, it does not matter that the thickness T1 of thefirst electrode 140 is represented by the distance from the convex portion of theemitter layer 120 to the upper surface of thefirst electrode 140. - According to the above-described structure, the
first electrode 140 has a high aspect ratio of about 0.83 to 1. - The
first electrodes 140 formed on theemitter layer 120 exposed through the first contact line CL1 are electrically and physically connected to theemitter layer 120. Thefirst electrodes 140 extend substantially parallel to one another in a fixed direction. - The
first electrodes 140 collect carriers (for example, holes) moving to theemitter layer 120. In the exemplary embodiment of the invention, thefirst electrodes 140 may be finger electrodes. Alternatively, eachfirst electrode 140 may be a finger electrode current collector or both a finger electrode and a finger electrode current collector. - As shown in
FIG. 2 , in the exemplary embodiment of the invention, thefirst electrode 140 may be formed of a plating layer. The plating layer may include at least one of ametal seed layer 141, adiffusion barrier layer 142, and aconductive layer 143 that may be sequentially formed on theemitter layer 120, if there is more than one layer in the plating layer. - The
metal seed layer 141 may be formed of a material containing nickel, for example, nickel silicide (including Ni2Si, NiSi, NiSi2, etc.) and has a thickness of about 50 nm to 200 nm. - When the thickness of the
metal seed layer 141 is less than 50 nm, a high resistance is obtained and it is difficult to form a uniformmetal seed layer 141. Thus, it is difficult to achieve uniformity in a subsequent process, i.e., in a plating process of thediffusion barrier layer 142. When the thickness of themetal seed layer 141 is greater than 200 nm, themetal seed layer 141 is distributed to silicon at a constant rate in a thermal process to form a nickel silicide layer. Thus, a shunt leakage current may occur because of the distribution of nickel. - The
diffusion barrier layer 142 on themetal seed layer 141 prevents junction degradation generated when a formation material of theconductive layer 143 is diffused into a silicon interface through themetal seed layer 141. Thediffusion barrier layer 142 includes a nickel layer having a thickness of about 5 μm to 15 μm. - The
conductive layer 143 on thediffusion barrier layer 142 is formed of at least one conductive metal material. Examples of the at least one conductive metal material include at least one selected from the group consisting of nickel (Ni), copper (Cu), silver (Ag), aluminum (Al), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof. Other materials may be used. - In the exemplary embodiment of the invention, the
conductive layer 143 may include acopper layer 143 a. Thecopper layer 143 a substantially serves as an electrical wire and has a thickness of about 10 μm to 30 μm. However, it is known that copper easily oxidizes in the air. Also, it is difficult to directly solder an interconnector, for example, a ribbon (not shown) for electrically connecting the adjacent solar cells to thecopper layer 143 a in module processing. Thus, when theconductive layer 143 includes thecopper layer 143 a, theconductive layer 143 may further include atin layer 143 b that prevents oxidization of copper and may be used to smoothly perform a soldering process of the ribbon. Thetin layer 143 b on thecopper layer 143 a has a thickness of about 5 μm to 15 μm. - When the
conductive layer 143 includes a metal material other than thecopper layer 143 a, thetin layer 143 b may be omitted if the conductive layer does not easily oxidize in the air and can be used to smoothly perform the soldering process of the ribbon. - When the
first electrode 140 is a finger electrode, a current collector for collecting carriers moving to the finger electrode may be further formed on the front surface of thesubstrate 110. The current collector may be formed using a conductive electrode in the same manner as thefirst electrode 140. Also, the current collector may be formed by printing, drying, and firing a conductive paste containing a conductive material, unlike thefirst electrode 140. - The
second electrodes 170 on the back surface of thesubstrate 110 collect carriers (for example, electrons) moving to thesubstrate 110 and output the carriers to an external device. In the exemplary embodiment of the invention, thesecond electrodes 170 may be finger electrodes. Alternatively, eachsecond electrode 170 may be a finger electrode current collector or both a finger electrode and a finger electrode current collector. - The
second electrodes 170 may be formed of at least one conductive material selected from the group consisting of aluminum (Al), nickel (Ni), copper (Cu), silver (Ag), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof. In the exemplary embodiment of the invention, thesecond electrodes 170 are formed of silver (Ag). - The
second electrode 170 may have a width W2 greater than a width of the first electrode 140 (i.e., the width W1 of the first contact line CL1), and a pitch between thesecond electrodes 170 may be less than a pitch between thefirst electrodes 140, so that line resistance is reduced. The pitch between the electrodes indicates a distance between the adjacent electrodes. - The back
surface field layer 150, electrically and physically connected to thesecond electrode 170, is positioned at the entire back surface of thesubstrate 110. The backsurface field layer 150 is a region (for example, n+-type region) that is more heavily doped than thesubstrate 110 with the same conductive type impurities as thesubstrate 110. - The movement of holes to the back surface of the
substrate 110 may be prevented or reduced by a potential barrier resulting from a difference between impurity concentrations of thesubstrate 110 and the backsurface field layer 150. Hence, a recombination and/or a disappearance of electrons and holes around the surface of thesubstrate 110 may be prevented or reduced. - The
second anti-reflection layer 160 may be positioned on the back surface of the backsurface field layer 150 on which thesecond electrodes 170 are not positioned. Thesecond anti-reflection layer 160 may be formed using a silicon nitride (SiNx:H) layer. - The solar cell having the above-described structure according to the exemplary embodiment of the invention may serve as a double-sided light receiving solar cell, and an operation of the solar cell is described below.
- When light irradiated onto the solar cell is incident on the
substrate 110 through theemitter layer 120 and/or the backsurface field layer 150, a plurality of electron-hole pairs are generated in thesubstrate 110 by the light energy. In this case, because the front surface and the back surface of thesubstrate 110 may be the firsttextured surface 111 and the secondtextured surface 113, respectively, a light reflectance in each of the front surface and the back surface of thesubstrate 110 is reduced. Further, because both a light incident operation and a light reflection operation may be performed on each of the first and secondtextured surfaces substrate 110, light may be confined in the solar cell. Hence, light absorption increases, and the efficiency of the solar cell is improved. In addition, because a reflection loss of the light incident on thesubstrate 110 may be reduced by the first and secondanti-reflection layers substrate 110 further increases. - The electron-hole pairs are separated into electrons and holes by the p-n junction between the
substrate 110 and theemitter layer 120, and the separated holes move to the p-type emitter layer 120 and the separated electrons move to the n-type substrate 110. The holes moving to theemitter layer 120 move to thefirst electrodes 140, and the electrons moving to thesubstrate 110 move to thesecond electrodes 170 through the backsurface field layer 150. Accordingly, when thefirst electrodes 140 of one solar cell are connected to thesecond electrodes 170 of another solar cell adjacent to the one solar cell using electric wires (not shown), current flows through the cells and allows use of the current for electric power. - The solar cell having the above-described configuration may be used in a state where the solar cell is positioned between a light transmission front substrate and a light transmission back substrate and is sealed by a protective layer.
- An exemplary method for manufacturing the solar cell having the above-described configuration is described below with reference to
FIGS. 3 to 6 . - First, as shown in
FIG. 6 , with reference toFIGS. 3-5 , a first uniformly texturedsurface 111, anemitter layer 120, and afirst anti-reflection layer 130 may be formed at the front surface of thesubstrate 110. A secondtextured surface 113, a backsurface field layer 150, and asecond anti-reflection layer 160 may be formed at the back surface of thesubstrate 110. - Referring now to
FIG. 6 , asubstrate 110 formed of the silicon wafer is generally manufactured by slicing a silicon block or an ingot using a blade or a multi-wire saw. - More specifically, a silicon wafer is provided and then is doped with impurities of a group V element, for example, phosphorus (P) to form an n-
type semiconductor substrate 110. - When the silicon block or the ingot is sliced, a mechanical damage layer may be formed in the silicon wafer. Thus, a wet etching process for removing the mechanical damage layer may be performed, so as to prevent a reduction in characteristics of the solar cell resulting from the mechanical damage layer. An alkaline etchant or an acid etchant may be used in the wet etching process.
- After the mechanical damage layer is removed, the wet etching process or a dry plasma etching process may be performed to form the first
textured surface 111 in the front surface of thesubstrate 110 and the secondtextured surface 113 in the back surface of thesubstrate 110. - After the first and second
textured surfaces surface field layer 150 may be formed at each of the front surface and the back surface of thesubstrate 110 by doping each of the front surface and the back surface of thesubstrate 110 with impurities of a group V element. - The
second anti-reflection layer 160 formed of silicon nitride (SiNx:H) may be formed on the back surface of the backsurface field layer 150 at the back surface of thesubstrate 110. - Subsequently, an etched back process using the
second anti-reflection layer 160 as a mask may be performed on the front surface of thesubstrate 110 to remove the backsurface field layer 150 on the front surface of thesubstrate 110. Theemitter layer 120 may be formed at the front surface of thesubstrate 110 by doping the front surface of thesubstrate 110 with impurities of a group III element. - Subsequently, a natural oxide layer may be removed by etching the
substrate 110 using hydrofluoric acid (HF), and thefirst anti-reflection layer 130 may be formed on theemitter layer 120. Thefirst anti-reflection layer 130 may be formed by sequentially stacking thealuminum oxide layer 133 and thesilicon nitride layer 131. Thealuminum oxide layer 133 may serve as a passivation layer as well as an anti-reflection layer. Thealuminum oxide layer 133 may be formed using a plasma enhanced chemical vapor deposition (PECVD) method, a sputtering method, or other methods. A silicon oxide (SiOx) layer may be used instead of thealuminum oxide layer 133. Thesilicon nitride layer 131 may be formed using the PECVD method, the sputtering method, or other methods in the same manner as thealuminum oxide layer 133. - Next, the wet etching process or a dry etching process using a laser may be performed to remove a portion of the
first anti-reflection layer 130, thereby forming a plurality of first contact lines CL1. - After the plurality of first contact lines CL1 are formed, a conductive paste obtained by mixing silver (Ag) with a glass frit may be printed using an electrode pattern, dried, and fired.
- When the conductive paste is fired, a punch through operation is generated because of lead (Pb) contained in the glass frit. Therefore, the
second electrode 170 electrically and physically connected to the backsurface field layer 150 may be formed. - After the
second electrode 170 is formed, thefirst electrode 140 may be formed using a plating process. A method for forming thefirst electrode 140 is described below. - The
metal seed layer 141 may be formed on the entire surface of thefirst anti-reflection layer 130 and on theemitter layer 120 exposed through the first contact line CL1. Themetal seed layer 141 may be formed by depositing nickel to a thickness of about 50 nm to 200 nm using a vacuum method, for example, a sputtering method or an electron beam evaporation method and then performing a thermal process at a temperature of about 300° C. to 600° C. in the nitrogen atmosphere. - Alternatively, the
metal seed layer 141 may be formed by depositing nickel to a thickness of about 50 nm to 200 nm using an electroless nickel plating process and then performing a thermal process at a temperature of about 300° C. to 600° C. in the nitrogen atmosphere. - According to the above-described process, the
metal seed layer 141 formed of nickel silicide (including Ni2Si, NiSi, NiSi2, etc.) is formed. - Next, the
diffusion barrier layer 142 and theconductive layer 143 may be sequentially formed on a portion of themetal seed layer 141. More specifically, a barrier layer may be formed on themetal seed layer 141, and an electroplating process is performed on the barrier layer, thereby forming thediffusion barrier layer 142 having a thickness of about 5 μm to 15 μm. Acopper layer 143 a having a thickness of about 10 μm to 30 μm and atin layer 143 b having a thickness of about 5 μm to 15 μm may be sequentially formed on thediffusion barrier layer 142. - Afterwards, the barrier layer may be removed, and then an etching process using the
tin layer 143 b as a mask may be performed to remove an exposed area of themetal seed layer 141. Hence, thefirst electrode 140 is formed. - A solar cell according to another exemplary embodiment of the invention is described below with reference to
FIGS. 7 to 9 . -
FIG. 7 is a schematic cross-sectional view of a solar cell according to another exemplary embodiment of the invention.FIGS. 8 and 9 are cross-sectional views sequentially illustrating an exemplary method for manufacturing the solar cell shown inFIG. 7 . - Since structure in a front surface of a substrate of the solar cell shown in
FIG. 7 is substantially the same as the solar cell shown inFIG. 3 , a further description may be briefly made or may be entirely omitted and only structure in a back surface of the substrate of the solar cell shown inFIG. 7 is described below. - A back
surface field layer 150, asecond anti-reflection layer 160, and a plurality ofsecond electrodes 170 may be positioned at a back surface of asubstrate 110. - The
second electrodes 170 may be formed using a plating process in the same manner asfirst electrodes 140 described above. - The
second anti-reflection layer 160 may include a plurality of second contact lines CL2 exposing a portion of the backsurface field layer 150, so as to form thesecond electrodes 170. - The second contact line CL2 may have a width W2 (for example, a width of about 40 μm to 100 μm) greater than a width W1 of a first contact line CL1, a plane area of the second contact line CL2 is about 5% to 15% of a total plane area of the back
surface field layer 150, and a pitch between thesecond electrodes 170 may be less than a pitch between thefirst electrodes 140, so that a line resistance is reduced. - Although it is not shown in detail, the
second electrode 170 formed using the plating process may be formed including at least one of a metal seed layer, a diffusion barrier layer, a copper layer, and a tin layer, that may be sequentially stacked on the backsurface field layer 150 exposed through the second contact line CL2, in the same manner as thefirst electrode 140 described above. - The solar cell having the above-described configuration may be manufactured using the following exemplary method.
- A process for respectively forming a first textured surface and a second textured surface on a front surface and a back surface of the substrate, a process for forming an emitter layer at a first textured surface of the front surface of the substrate and forming the back surface field layer at a second textured surface of the back surface of the substrate, and a process for forming a first anti-reflection layer on a front surface of the emitter layer and forming a second anti-reflection layer on a back surface of the back surface field layer in an exemplary method for manufacturing the solar cell shown in
FIG. 7 are substantially the same as the exemplary method for manufacturing the solar cell shown inFIG. 6 . Thus, a description will begin with the subsequent processes. - An
emitter layer 120, afirst anti-reflection layer 130, a backsurface field layer 150, and asecond anti-reflection layer 160 may be formed at thesubstrate 110 having first and secondtextured surface first anti-reflection layer 130, and a plurality of second contact lines CL2 may be formed in thesecond anti-reflection layer 160. - The first contact lines CL1 and the second contact lines CL2 may be formed by performing a wet etching process or a dry etching process using a laser to remove a portion of the
first anti-reflection layer 130 and a portion of thesecond anti-reflection layer 160. - When the first contact lines CL1 and the second contact lines CL2 are formed using the dry etching process using the laser, an etching process may be performed using hydrofluoric acid (HF) to remove a damaged
portion 121 of theemitter layer 120 and a damaged portion 151 of the backsurface field layer 150 that may be damaged by the laser. - After the first and second contact lines CL1 and CL2 are formed, the
first electrodes 140 and thesecond electrodes 170 may be formed using a plating process. A method for forming the first andsecond electrodes - The
metal seed layer 141 may be formed on the entire surface of thefirst anti-reflection layer 130, theemitter layer 120 exposed through the first contact lines CL1, the entire surface of thesecond anti-reflection layer 160, and the backsurface field layer 150 exposed through the first contact lines CL1. - The
metal seed layer 141 may be formed by depositing nickel to a thickness of about 50 nm to 200 nm using a vacuum method, for example, a sputtering method or an electron beam evaporation method and then performing a thermal process at a temperature of about 300° C. to 600° C. in a nitrogen atmosphere. - Alternatively, the
metal seed layer 141 may be formed by depositing nickel to a thickness of about 50 nm to 200 nm using an electroless nickel plating process and then performing a thermal process at a temperature of about 300° C. to 600° C. in a nitrogen atmosphere. - According to the above-described process, the
metal seed layer 141 formed of nickel silicide (including Ni2Si, NiSi, NiSi2, etc.) is formed. - Next, a
diffusion barrier layer 142 and aconductive layer 143 may be sequentially formed on a portion of themetal seed layer 141. More specifically, a barrier layer may be formed on themetal seed layer 141, and an electroplating process may be performed on the barrier layer, thereby forming thediffusion barrier layer 142 having a thickness of about 5 μm to 15 μm. Acopper layer 143 a having a thickness of about 10 μm to 30 μm and atin layer 143 b having a thickness of about 5 μm to 15 μm are sequentially formed on thediffusion barrier layer 142. - Afterwards, the barrier layer may be removed, and then an etching process using the
tin layer 143 b as a mask may be performed to remove an exposed area of themetal seed layer 141. Hence, the first andsecond electrodes - Although embodiments have been described with reference to a number of illustrative embodiments thereof, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Claims (29)
1. A solar cell comprising:
a substrate including a uniform first surface;
an emitter layer positioned at the first surface of the substrate;
a first anti-reflection layer positioned on a surface of the emitter layer, the first anti-reflection layer including a plurality of first contact lines exposing a portion of the emitter layer;
a first electrode electrically connected to the emitter layer exposed through the plurality of first contact lines, the first electrode including a plating layer directly contacting the emitter layer; and
a second electrode positioned on a second surface of the substrate.
2. The solar cell of claim 1 , wherein the first electrode has an aspect ratio of about 0.83 to 1.
3. The solar cell of claim 2 , wherein each of the plurality of first contact lines has a width of about 20 μm to 60 μm, and/or a plane area of each of the plurality of first contact lines is about 2% to 6% of a plane area of the emitter layer.
4. (canceled)
5. The solar cell of claim 3 , wherein the first electrode has a thickness of about 20 μm to 50 μm.
6. The solar cell of claim 1 , wherein the first surface and the second surface of the substrate are textured to form a first textured surface and a second textured surface, respectively.
7. The solar cell of claim 1 , wherein the first anti-reflection layer includes a silicon nitride layer and a silicon oxide layer or an aluminum oxide layer positioned between the emitter layer and the silicon nitride layer.
8. The solar cell of claim 1 , wherein the substrate is formed of an n-type silicon wafer doped with phosphorus (P).
9. The solar cell of claim 1 , further comprising:
a back surface field layer positioned at the second surface of the substrate; and
a second anti-reflection layer positioned on a surface of the back surface field layer on which the second electrode is not positioned.
10. The solar cell of claim 8 , wherein the plating layer includes a metal seed layer that directly contacts the emitter layer and contains nickel, and at least one conductive layer that is positioned on the metal seed layer and contains at least one selected from the group consisting of copper (Cu), silver (Ag), aluminum (Al), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof, and the second electrode formed of silver (Ag).
11. The solar cell of claim 9 , wherein a width of the second electrode is greater than a width of the first electrode.
12. (canceled)
13. The solar cell of claim 9 , wherein the second anti-reflection layer includes a silicon nitride layer, and the second anti-reflection layer includes a plurality of second contact lines exposing a portion of the back surface field layer.
14. (canceled)
15. The solar cell of claim 11 , wherein each of the plurality of second contact lines has a width of about 40 μm to 100 μm, and/or a plane area of each of the plurality of second contact lines is about 5% to 15% of a plane area of the back surface field layer.
16. (canceled)
17. The solar cell of claim 9 , wherein the plating layer includes a metal seed layer that directly contacts the emitter layer and contains nickel, and at least one conductive layer that is positioned on the metal seed layer and contains at least one selected from the group consisting of copper (Cu), silver (Ag), aluminum (Al), tin (Sn), zinc (Zn), indium (In), titanium (Ti), gold (Au), and a combination thereof, and the first and second electrodes have the same structure.
18. (canceled)
19. A method for manufacturing a solar cell comprising:
forming an emitter layer at a first surface of a substrate and forming a back surface field layer at a second surface of the substrate;
forming a first anti-reflection layer on a surface of the emitter layer and forming a second anti-reflection layer on a surface of the back surface field layer;
forming a plurality of first contact lines on the first anti-reflection layer;
forming a second electrode on a surface of the second anti-reflection layer; and
forming a first electrode on the plurality of first contact lines,
wherein the first electrode and the second electrode are formed of different materials.
20. (canceled)
21. (canceled)
22. The method of claim 19 , wherein the forming of the plurality of first contact lines includes:
etching the first anti-reflection layer using a dry etching process using a laser; and
removing a damaged layer of the emitter layer generated by the laser using a wet etching process.
23. The method of claim 19 , wherein the forming of the second electrode includes:
printing a conductive paste obtained by mixing silver (Ag) with a glass fit on a surface of the second anti-reflection layer; and
drying and firing the conductive paste,
wherein the forming of the first electrode includes:
forming a metal seed layer directly contacting the emitter layer; and
forming at least one conductive layer on the metal seed layer.
24. A method for manufacturing a solar cell comprising:
forming an emitter layer at a first surface of a substrate and forming a back surface field layer at a second surface of the substrate;
forming a first anti-reflection layer on a surface of the emitter layer and forming a second anti-reflection layer on a surface of the back surface field layer;
forming a plurality of first contact lines on the first anti-reflection layer and forming a plurality of second contact lines on the second anti-reflection layer; and
forming a first electrode on the emitter layer exposed through the plurality of first contact lines and forming a second electrode on the back surface field layer exposed through the plurality of second contact lines,
wherein the first electrode and the second electrode are formed of the same material.
25. (canceled)
26. (canceled)
27. The method of claim 24 , wherein the forming of the plurality of first and second contact lines includes:
etching the first anti-reflection layer and the second anti-reflection layer using a dry etching process using a laser; and
removing a damaged layer of the emitter layer and a damaged layer of the back surface field layer, that are generated by the laser, using a wet etching process.
28. The method of claim 24 , wherein the forming of the first and second electrodes includes:
forming a metal seed layer directly contacting the emitter layer or the back surface field layer; and
forming at least one conductive layer on the metal seed layer.
29. (canceled)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2010-0086464 | 2010-09-03 | ||
KR1020100086464A KR101661768B1 (en) | 2010-09-03 | 2010-09-03 | Solar cell and manufacturing method thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110139243A1 true US20110139243A1 (en) | 2011-06-16 |
Family
ID=44141559
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/640,713 Active US8697475B2 (en) | 2010-09-03 | 2010-10-28 | Solar cell and method for manufacturing the same |
US12/917,122 Abandoned US20110139243A1 (en) | 2010-09-03 | 2010-11-01 | Solar cell and method for manufacturing the same |
US14/146,561 Active US10090428B2 (en) | 2010-09-03 | 2014-01-02 | Solar cell and method for manufacturing the same |
US15/004,116 Active US9972738B2 (en) | 2010-09-03 | 2016-01-22 | Solar cell and method for manufacturing the same |
US15/950,477 Active US10424685B2 (en) | 2010-09-03 | 2018-04-11 | Method for manufacturing solar cell having electrodes including metal seed layer and conductive layer |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/640,713 Active US8697475B2 (en) | 2010-09-03 | 2010-10-28 | Solar cell and method for manufacturing the same |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/146,561 Active US10090428B2 (en) | 2010-09-03 | 2014-01-02 | Solar cell and method for manufacturing the same |
US15/004,116 Active US9972738B2 (en) | 2010-09-03 | 2016-01-22 | Solar cell and method for manufacturing the same |
US15/950,477 Active US10424685B2 (en) | 2010-09-03 | 2018-04-11 | Method for manufacturing solar cell having electrodes including metal seed layer and conductive layer |
Country Status (7)
Country | Link |
---|---|
US (5) | US8697475B2 (en) |
EP (1) | EP2612369B1 (en) |
JP (1) | JP5844797B2 (en) |
KR (1) | KR101661768B1 (en) |
CN (1) | CN102934236B (en) |
DE (1) | DE202010018467U1 (en) |
WO (1) | WO2012030019A1 (en) |
Cited By (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110237016A1 (en) * | 2008-12-02 | 2011-09-29 | Mitsubishi Electric Corporation | Method for manufacturing solar battery cell |
US20120247548A1 (en) * | 2011-03-31 | 2012-10-04 | Samsung Electronics Co., Ltd. | Solar cell and method of fabricating the same |
US20120318346A1 (en) * | 2011-03-31 | 2012-12-20 | Sony Corporation | Method of manufacturing photoelectric conversion element, photoelectric conversion element, and electronic apparatus |
US20130118571A1 (en) * | 2011-11-16 | 2013-05-16 | Seunghwan SHIM | Solar cell and method for manufacturing the same |
US20130160840A1 (en) * | 2011-12-23 | 2013-06-27 | Kyoungsoo Lee | Solar cell |
US20130164878A1 (en) * | 2011-12-21 | 2013-06-27 | Peter J. Cousins | Hybrid polysilicon heterojunction back contact cell |
US20130206222A1 (en) * | 2012-02-13 | 2013-08-15 | Jungmin Ha | Solar cell |
EP2535942A3 (en) * | 2011-06-13 | 2013-10-02 | LG Electronics Inc. | Solar cell |
US20130255777A1 (en) * | 2012-03-28 | 2013-10-03 | Kyoungsoo Lee | Solar cell and method for manufacturing the same |
US20130298984A1 (en) * | 2012-05-11 | 2013-11-14 | Nazir Pyarali KHERANI | Passivation of silicon surfaces using intermediate ultra-thin silicon oxide layer and outer passivating dielectric layer |
US20140076394A1 (en) * | 2012-09-19 | 2014-03-20 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US8679889B2 (en) | 2011-12-21 | 2014-03-25 | Sunpower Corporation | Hybrid polysilicon heterojunction back contact cell |
EP2763185A1 (en) * | 2011-09-29 | 2014-08-06 | Sanyo Electric Co., Ltd. | Solar cell, solar cell module, and method for manufacturing solar cell |
US20150000732A1 (en) * | 2013-06-27 | 2015-01-01 | Au Optronics Corp. | Solar cell and fabricating method thereof |
US20150129037A1 (en) * | 2013-11-08 | 2015-05-14 | Lg Electronics Inc. | Solar cell |
EP2672519B1 (en) | 2012-06-05 | 2015-05-27 | Lg Electronics Inc. | Solar cell |
US20150179834A1 (en) * | 2013-12-20 | 2015-06-25 | Mukul Agrawal | Barrier-less metal seed stack and contact |
EP2667419A3 (en) * | 2012-05-22 | 2015-09-09 | Neo Solar Power Corp. | Solar cell and module thereof |
US20150255638A1 (en) * | 2012-09-24 | 2015-09-10 | Optitune Oy | method of modifying an n-type silicon substrate |
US20150325716A1 (en) * | 2014-05-08 | 2015-11-12 | International Business Machines Corporation | Manufacture and structure for photovoltaics including metal-rich silicide |
CN105826431A (en) * | 2016-05-13 | 2016-08-03 | 浙江晶科能源有限公司 | Preparation method for N-type efficient monocrystal two-sided battery |
US20160268458A1 (en) * | 2013-10-25 | 2016-09-15 | Sharp Kabushiki Kaisha | Photoelectric conversion device |
US20170098722A1 (en) * | 2015-10-01 | 2017-04-06 | Lg Electronics Inc. | Solar cell |
CN106684173A (en) * | 2015-11-10 | 2017-05-17 | 财团法人工业技术研究院 | Double-sided photoelectric conversion element |
CN106952974A (en) * | 2017-03-31 | 2017-07-14 | 浙江晶科能源有限公司 | A kind of preparation method of P-type black silicon bifacial battery |
US9818891B2 (en) | 2014-12-31 | 2017-11-14 | Lg Electronics Inc. | Solar cell module and method for manufacturing the same |
TWI630726B (en) * | 2013-05-21 | 2018-07-21 | 鐘化股份有限公司 | Solar cell, solar cell module, method of manufacturing solar cell, and method of manufacturing solar cell module |
EP3367444A3 (en) * | 2017-02-24 | 2018-10-24 | LG Electronics Inc. | Photovoltaic solar cell and method of manufacturing the same |
US10199516B2 (en) | 2014-03-28 | 2019-02-05 | International Business Machines Corporation | Method for fabricating a photovoltaic device by uniform plating on dielectric passivated through-wafer vias and interconnects |
EP3509112A1 (en) * | 2014-11-28 | 2019-07-10 | LG Electronics Inc. | Solar cell and method for manufacturing the same |
WO2020074764A3 (en) * | 2018-10-11 | 2020-06-04 | Fundación Cener – Ciemat | Photovoltaic solar cell and method for producing same |
US10910232B2 (en) | 2017-09-29 | 2021-02-02 | Samsung Display Co., Ltd. | Copper plasma etching method and manufacturing method of display panel |
EP4270493A4 (en) * | 2021-10-19 | 2024-05-29 | Tongwei Solar (Chengdu) Co., Ltd. | CRYSTALLINE SILICON SOLAR CELL AND ITS METALLIZATION METHOD |
Families Citing this family (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP2826072B1 (en) * | 2012-03-14 | 2019-07-17 | IMEC vzw | Method for fabricating photovoltaic cells with plated contacts |
KR101921738B1 (en) | 2012-06-26 | 2018-11-23 | 엘지전자 주식회사 | Solar cell |
US9082925B2 (en) * | 2013-03-13 | 2015-07-14 | Sunpower Corporation | Methods for wet chemistry polishing for improved low viscosity printing in solar cell fabrication |
EP2787541B1 (en) | 2013-04-03 | 2022-08-31 | LG Electronics, Inc. | Solar cell |
US20160126375A1 (en) * | 2013-05-28 | 2016-05-05 | Mitsubishi Electric Corporation | Solar cell, method for manufacturing the same, and solar cell module |
KR101449336B1 (en) * | 2013-10-25 | 2014-10-13 | 희성전자 주식회사 | Grid electrode structure and manufacturing method of solar cell having the same |
US9837576B2 (en) | 2014-09-19 | 2017-12-05 | Sunpower Corporation | Solar cell emitter region fabrication with differentiated P-type and N-type architectures and incorporating dotted diffusion |
US9520507B2 (en) | 2014-12-22 | 2016-12-13 | Sunpower Corporation | Solar cells with improved lifetime, passivation and/or efficiency |
US11355657B2 (en) | 2015-03-27 | 2022-06-07 | Sunpower Corporation | Metallization of solar cells with differentiated p-type and n-type region architectures |
US9525083B2 (en) | 2015-03-27 | 2016-12-20 | Sunpower Corporation | Solar cell emitter region fabrication with differentiated P-type and N-type architectures and incorporating a multi-purpose passivation and contact layer |
US10217877B2 (en) | 2015-07-27 | 2019-02-26 | Lg Electronics Inc. | Solar cell |
US9502601B1 (en) | 2016-04-01 | 2016-11-22 | Sunpower Corporation | Metallization of solar cells with differentiated P-type and N-type region architectures |
US10396219B2 (en) * | 2016-06-16 | 2019-08-27 | Arizona Board Of Regents On Behalf Of Arizona State University | Transparent conductive oxide in silicon heterojunction solar cells |
JP7064823B2 (en) | 2016-08-31 | 2022-05-11 | 株式会社マテリアル・コンセプト | Solar cells and their manufacturing methods |
FR3057106B1 (en) * | 2016-10-05 | 2018-11-09 | Electricite De France | IMPROVED CONTACTS OF A PHOTOVOLTAIC CELL WITH TWO ACTIVE SIDES |
CN108336163B (en) * | 2018-02-08 | 2019-12-06 | 浙江晶科能源有限公司 | A P-type double-sided solar cell module |
KR102498522B1 (en) * | 2018-03-15 | 2023-02-10 | 상라오 징코 솔라 테크놀러지 디벨롭먼트 컴퍼니, 리미티드 | Compound semiconductor solar cell and manufacturing method thereof |
WO2020067780A1 (en) * | 2018-09-28 | 2020-04-02 | 엘지전자 주식회사 | Solar cell and method for fabricating same |
KR20200062785A (en) * | 2018-11-27 | 2020-06-04 | 엘지전자 주식회사 | Solar cell and paste composition for electrode of solar cell |
CN113380917A (en) * | 2021-01-26 | 2021-09-10 | 宣城睿晖宣晟企业管理中心合伙企业(有限合伙) | Grid line preparation method, heterojunction battery preparation method and heterojunction battery |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080216893A1 (en) * | 2006-12-18 | 2008-09-11 | Bp Solar Espana, S.A. Unipersonal | Process for Manufacturing Photovoltaic Cells |
US20090139568A1 (en) * | 2007-11-19 | 2009-06-04 | Applied Materials, Inc. | Crystalline Solar Cell Metallization Methods |
US20100012185A1 (en) * | 2007-03-08 | 2010-01-21 | Gebr. Schmid Gmbh & Co. | Method for the Manufacture of a Solar Cell and the Resulting Solar Cell |
US20100275984A1 (en) * | 2009-05-01 | 2010-11-04 | Calisolar, Inc. | Bifacial solar cells with back surface doping |
US20110045631A1 (en) * | 2006-04-20 | 2011-02-24 | Wuxi Suntech Power Co., Ltd. | Method for manufacturing electrodes of solar cell and electrochemical depositing apparatus |
US20110240119A1 (en) * | 2008-12-10 | 2011-10-06 | Su Jin Lee | Method for preparing solar cell electrodes, solar cell substrates prepared thereby, and solar cells |
Family Cites Families (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4751191A (en) * | 1987-07-08 | 1988-06-14 | Mobil Solar Energy Corporation | Method of fabricating solar cells with silicon nitride coating |
JP3670835B2 (en) * | 1998-04-22 | 2005-07-13 | 三洋電機株式会社 | Solar cell module |
JP3497996B2 (en) * | 1998-10-27 | 2004-02-16 | シャープ株式会社 | Photoelectric conversion device and method of manufacturing the same |
JP4458651B2 (en) * | 2000-09-28 | 2010-04-28 | 京セラ株式会社 | Solar cell device |
TWI223867B (en) | 2001-10-26 | 2004-11-11 | Applied Materials Inc | Method for forming a metal interconnect on a substrate |
JP4128396B2 (en) | 2002-06-07 | 2008-07-30 | 株式会社ルネサステクノロジ | Manufacturing method of semiconductor device |
JP4232597B2 (en) | 2003-10-10 | 2009-03-04 | 株式会社日立製作所 | Silicon solar cell and manufacturing method thereof |
JP4401158B2 (en) | 2003-12-16 | 2010-01-20 | シャープ株式会社 | Manufacturing method of solar cell |
US20080092947A1 (en) * | 2006-10-24 | 2008-04-24 | Applied Materials, Inc. | Pulse plating of a low stress film on a solar cell substrate |
US7704352B2 (en) * | 2006-12-01 | 2010-04-27 | Applied Materials, Inc. | High-aspect ratio anode and apparatus for high-speed electroplating on a solar cell substrate |
KR100974220B1 (en) * | 2006-12-13 | 2010-08-06 | 엘지전자 주식회사 | Solar cell |
KR20090019600A (en) * | 2007-08-21 | 2009-02-25 | 엘지전자 주식회사 | High efficiency solar cell and its manufacturing method |
US20090126786A1 (en) | 2007-11-13 | 2009-05-21 | Advent Solar, Inc. | Selective Emitter and Texture Processes for Back Contact Solar Cells |
EP2220687A1 (en) * | 2007-11-19 | 2010-08-25 | Applied Materials, Inc. | Solar cell contact formation process using a patterned etchant material |
US20090223549A1 (en) * | 2008-03-10 | 2009-09-10 | Calisolar, Inc. | solar cell and fabrication method using crystalline silicon based on lower grade feedstock materials |
US7833808B2 (en) * | 2008-03-24 | 2010-11-16 | Palo Alto Research Center Incorporated | Methods for forming multiple-layer electrode structures for silicon photovoltaic cells |
KR20090119259A (en) | 2008-05-15 | 2009-11-19 | 한국광기술원 | Vertical light emitting diode package and manufacturing method thereof |
US8710355B2 (en) * | 2008-12-22 | 2014-04-29 | E I Du Pont De Nemours And Company | Compositions and processes for forming photovoltaic devices |
KR101573934B1 (en) | 2009-03-02 | 2015-12-11 | 엘지전자 주식회사 | Solar cell and manufacturing mehtod of the same |
JP5493096B2 (en) | 2009-08-06 | 2014-05-14 | 富士通セミコンダクター株式会社 | Manufacturing method of semiconductor device |
KR101110825B1 (en) | 2009-08-18 | 2012-02-24 | 엘지전자 주식회사 | Interdigitated back contact solar cell and manufacturing method thereof |
WO2011021655A1 (en) * | 2009-08-19 | 2011-02-24 | 三洋電機株式会社 | Solar battery, solar battery module and solar battery system |
KR101626162B1 (en) * | 2010-04-26 | 2016-05-31 | 엘지전자 주식회사 | Solar cell and method for manufacturing the same |
-
2010
- 2010-09-03 KR KR1020100086464A patent/KR101661768B1/en not_active Expired - Fee Related
- 2010-10-28 EP EP10856765.2A patent/EP2612369B1/en active Active
- 2010-10-28 JP JP2013507860A patent/JP5844797B2/en active Active
- 2010-10-28 US US13/640,713 patent/US8697475B2/en active Active
- 2010-10-28 DE DE202010018467.3U patent/DE202010018467U1/en not_active Expired - Lifetime
- 2010-10-28 WO PCT/KR2010/007460 patent/WO2012030019A1/en active Application Filing
- 2010-10-28 CN CN201080067145.3A patent/CN102934236B/en active Active
- 2010-11-01 US US12/917,122 patent/US20110139243A1/en not_active Abandoned
-
2014
- 2014-01-02 US US14/146,561 patent/US10090428B2/en active Active
-
2016
- 2016-01-22 US US15/004,116 patent/US9972738B2/en active Active
-
2018
- 2018-04-11 US US15/950,477 patent/US10424685B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110045631A1 (en) * | 2006-04-20 | 2011-02-24 | Wuxi Suntech Power Co., Ltd. | Method for manufacturing electrodes of solar cell and electrochemical depositing apparatus |
US20080216893A1 (en) * | 2006-12-18 | 2008-09-11 | Bp Solar Espana, S.A. Unipersonal | Process for Manufacturing Photovoltaic Cells |
US20100012185A1 (en) * | 2007-03-08 | 2010-01-21 | Gebr. Schmid Gmbh & Co. | Method for the Manufacture of a Solar Cell and the Resulting Solar Cell |
US20090139568A1 (en) * | 2007-11-19 | 2009-06-04 | Applied Materials, Inc. | Crystalline Solar Cell Metallization Methods |
US20110240119A1 (en) * | 2008-12-10 | 2011-10-06 | Su Jin Lee | Method for preparing solar cell electrodes, solar cell substrates prepared thereby, and solar cells |
US20100275984A1 (en) * | 2009-05-01 | 2010-11-04 | Calisolar, Inc. | Bifacial solar cells with back surface doping |
Cited By (62)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8377734B2 (en) * | 2008-12-02 | 2013-02-19 | Mitsubishi Electric Corporation | Method for manufacturing solar battery cell |
US20110237016A1 (en) * | 2008-12-02 | 2011-09-29 | Mitsubishi Electric Corporation | Method for manufacturing solar battery cell |
US8647914B2 (en) * | 2011-03-31 | 2014-02-11 | Samsung Sdi Co., Ltd. | Solar cell and method of fabricating the same |
US20120247548A1 (en) * | 2011-03-31 | 2012-10-04 | Samsung Electronics Co., Ltd. | Solar cell and method of fabricating the same |
US20120318346A1 (en) * | 2011-03-31 | 2012-12-20 | Sony Corporation | Method of manufacturing photoelectric conversion element, photoelectric conversion element, and electronic apparatus |
EP2535942A3 (en) * | 2011-06-13 | 2013-10-02 | LG Electronics Inc. | Solar cell |
US10164129B2 (en) | 2011-06-13 | 2018-12-25 | Lg Electronics Inc. | Solar cell |
US11251319B2 (en) | 2011-06-13 | 2022-02-15 | Lg Electronics Inc. | Solar cell |
JPWO2013046386A1 (en) * | 2011-09-29 | 2015-03-26 | 三洋電機株式会社 | SOLAR CELL, SOLAR CELL MODULE, AND SOLAR CELL MANUFACTURING METHOD |
US9972728B2 (en) | 2011-09-29 | 2018-05-15 | Panasonic Intellectual Property Management Co., Ltd. | Solar cell, solar cell module, and method for manufacturing solar cell |
US9502589B2 (en) | 2011-09-29 | 2016-11-22 | Panasonic intellectual property Management co., Ltd | Solar cell, solar cell module, and method for manufacturing solar cell |
EP2763185A4 (en) * | 2011-09-29 | 2015-04-29 | Sanyo Electric Co | SOLAR CELL, SOLAR CELL MODULE, AND METHOD FOR MANUFACTURING SOLAR CELL |
EP2763185A1 (en) * | 2011-09-29 | 2014-08-06 | Sanyo Electric Co., Ltd. | Solar cell, solar cell module, and method for manufacturing solar cell |
US10483409B2 (en) | 2011-11-16 | 2019-11-19 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US10090419B2 (en) | 2011-11-16 | 2018-10-02 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US9871146B2 (en) * | 2011-11-16 | 2018-01-16 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US20130118571A1 (en) * | 2011-11-16 | 2013-05-16 | Seunghwan SHIM | Solar cell and method for manufacturing the same |
US8679889B2 (en) | 2011-12-21 | 2014-03-25 | Sunpower Corporation | Hybrid polysilicon heterojunction back contact cell |
US8597970B2 (en) * | 2011-12-21 | 2013-12-03 | Sunpower Corporation | Hybrid polysilicon heterojunction back contact cell |
US20130164878A1 (en) * | 2011-12-21 | 2013-06-27 | Peter J. Cousins | Hybrid polysilicon heterojunction back contact cell |
US11637213B2 (en) | 2011-12-21 | 2023-04-25 | Maxeon Solar Pte. Ltd. | Hybrid polysilicon heterojunction back contact cell |
US9466750B2 (en) | 2011-12-21 | 2016-10-11 | Sunpower Corporation | Hybrid polysilicon heterojunction back contact cell |
US8962373B2 (en) | 2011-12-21 | 2015-02-24 | Sunpower Corporation | Hybrid polysilicon heterojunction back contact cell |
US20130160840A1 (en) * | 2011-12-23 | 2013-06-27 | Kyoungsoo Lee | Solar cell |
US20130206222A1 (en) * | 2012-02-13 | 2013-08-15 | Jungmin Ha | Solar cell |
US11056598B2 (en) | 2012-02-13 | 2021-07-06 | Lg Electronics Inc. | Solar cell |
US9130078B2 (en) * | 2012-03-28 | 2015-09-08 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US20130255777A1 (en) * | 2012-03-28 | 2013-10-03 | Kyoungsoo Lee | Solar cell and method for manufacturing the same |
US9768342B2 (en) | 2012-03-28 | 2017-09-19 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US20130298984A1 (en) * | 2012-05-11 | 2013-11-14 | Nazir Pyarali KHERANI | Passivation of silicon surfaces using intermediate ultra-thin silicon oxide layer and outer passivating dielectric layer |
EP2667419A3 (en) * | 2012-05-22 | 2015-09-09 | Neo Solar Power Corp. | Solar cell and module thereof |
US9202948B2 (en) * | 2012-06-05 | 2015-12-01 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
EP2672519B1 (en) | 2012-06-05 | 2015-05-27 | Lg Electronics Inc. | Solar cell |
CN103681930A (en) * | 2012-09-19 | 2014-03-26 | Lg电子株式会社 | Solar cell and method for manufacturing the same |
US20140076394A1 (en) * | 2012-09-19 | 2014-03-20 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US20150255638A1 (en) * | 2012-09-24 | 2015-09-10 | Optitune Oy | method of modifying an n-type silicon substrate |
TWI630726B (en) * | 2013-05-21 | 2018-07-21 | 鐘化股份有限公司 | Solar cell, solar cell module, method of manufacturing solar cell, and method of manufacturing solar cell module |
US9899562B2 (en) | 2013-06-27 | 2018-02-20 | Au Optronics Corporation | Method of fabricating a solar cell |
US20150000732A1 (en) * | 2013-06-27 | 2015-01-01 | Au Optronics Corp. | Solar cell and fabricating method thereof |
US20160268458A1 (en) * | 2013-10-25 | 2016-09-15 | Sharp Kabushiki Kaisha | Photoelectric conversion device |
US11227961B2 (en) * | 2013-10-25 | 2022-01-18 | Sharp Kabushiki Kaisha | Photoelectric conversion device |
US9799781B2 (en) * | 2013-11-08 | 2017-10-24 | Lg Electronics Inc. | Solar cell |
US20150129037A1 (en) * | 2013-11-08 | 2015-05-14 | Lg Electronics Inc. | Solar cell |
US10644171B2 (en) | 2013-11-08 | 2020-05-05 | Lg Electronics Inc. | Solar cell |
US20160190354A1 (en) * | 2013-12-20 | 2016-06-30 | Mukul Agrawal | Barrier-less metal seed stack and contact |
US20150179834A1 (en) * | 2013-12-20 | 2015-06-25 | Mukul Agrawal | Barrier-less metal seed stack and contact |
US10199516B2 (en) | 2014-03-28 | 2019-02-05 | International Business Machines Corporation | Method for fabricating a photovoltaic device by uniform plating on dielectric passivated through-wafer vias and interconnects |
US20150325716A1 (en) * | 2014-05-08 | 2015-11-12 | International Business Machines Corporation | Manufacture and structure for photovoltaics including metal-rich silicide |
EP3509112A1 (en) * | 2014-11-28 | 2019-07-10 | LG Electronics Inc. | Solar cell and method for manufacturing the same |
US11616153B2 (en) | 2014-11-28 | 2023-03-28 | Shangrao Jinko Solar Technology Development Co., Ltd | Solar cell and method for manufacturing the same |
US11239379B2 (en) | 2014-11-28 | 2022-02-01 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US11133426B2 (en) | 2014-11-28 | 2021-09-28 | Lg Electronics Inc. | Solar cell and method for manufacturing the same |
US9818891B2 (en) | 2014-12-31 | 2017-11-14 | Lg Electronics Inc. | Solar cell module and method for manufacturing the same |
US20170098722A1 (en) * | 2015-10-01 | 2017-04-06 | Lg Electronics Inc. | Solar cell |
CN106684173A (en) * | 2015-11-10 | 2017-05-17 | 财团法人工业技术研究院 | Double-sided photoelectric conversion element |
CN105826431A (en) * | 2016-05-13 | 2016-08-03 | 浙江晶科能源有限公司 | Preparation method for N-type efficient monocrystal two-sided battery |
US11004991B2 (en) | 2017-02-24 | 2021-05-11 | Lg Electronics Inc. | Photovoltaic solar cell and method of manufacturing photovoltaic solar cell |
EP3367444A3 (en) * | 2017-02-24 | 2018-10-24 | LG Electronics Inc. | Photovoltaic solar cell and method of manufacturing the same |
CN106952974A (en) * | 2017-03-31 | 2017-07-14 | 浙江晶科能源有限公司 | A kind of preparation method of P-type black silicon bifacial battery |
US10910232B2 (en) | 2017-09-29 | 2021-02-02 | Samsung Display Co., Ltd. | Copper plasma etching method and manufacturing method of display panel |
WO2020074764A3 (en) * | 2018-10-11 | 2020-06-04 | Fundación Cener – Ciemat | Photovoltaic solar cell and method for producing same |
EP4270493A4 (en) * | 2021-10-19 | 2024-05-29 | Tongwei Solar (Chengdu) Co., Ltd. | CRYSTALLINE SILICON SOLAR CELL AND ITS METALLIZATION METHOD |
Also Published As
Publication number | Publication date |
---|---|
US20140116507A1 (en) | 2014-05-01 |
US20130025678A1 (en) | 2013-01-31 |
US20180233621A1 (en) | 2018-08-16 |
US10090428B2 (en) | 2018-10-02 |
US10424685B2 (en) | 2019-09-24 |
EP2612369B1 (en) | 2019-04-17 |
EP2612369A1 (en) | 2013-07-10 |
CN102934236A (en) | 2013-02-13 |
KR20120023391A (en) | 2012-03-13 |
EP2612369A4 (en) | 2017-05-03 |
US8697475B2 (en) | 2014-04-15 |
US9972738B2 (en) | 2018-05-15 |
JP2013526053A (en) | 2013-06-20 |
JP5844797B2 (en) | 2016-01-20 |
US20160155885A1 (en) | 2016-06-02 |
CN102934236B (en) | 2015-12-02 |
KR101661768B1 (en) | 2016-09-30 |
WO2012030019A1 (en) | 2012-03-08 |
DE202010018467U1 (en) | 2017-01-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10424685B2 (en) | Method for manufacturing solar cell having electrodes including metal seed layer and conductive layer | |
US20230023738A1 (en) | Solar cell | |
US8552520B2 (en) | Semiconductor devices and methods for manufacturing the same | |
US10224441B2 (en) | Solar cell and method of manufacturing the same | |
US10680122B2 (en) | Solar cell and method for manufacturing the same | |
EP2538447B1 (en) | Solar cell and method for manufacturing the same | |
US20120167977A1 (en) | Solar cell and method for manufacturing the same | |
KR101708242B1 (en) | Solar cell and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LG ELECTRONICS INC., KOREA, DEMOCRATIC PEOPLE'S RE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHIM, GOOHWAN;PARK, CHANGSEO;YOON, PHILWON;AND OTHERS;REEL/FRAME:025231/0146 Effective date: 20101027 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |