[go: up one dir, main page]

US20100148370A1 - Through-silicon via and method for forming the same - Google Patents

Through-silicon via and method for forming the same Download PDF

Info

Publication number
US20100148370A1
US20100148370A1 US12/706,878 US70687810A US2010148370A1 US 20100148370 A1 US20100148370 A1 US 20100148370A1 US 70687810 A US70687810 A US 70687810A US 2010148370 A1 US2010148370 A1 US 2010148370A1
Authority
US
United States
Prior art keywords
polymer
forming
insulation layer
wafer
groove
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/706,878
Inventor
Kwon Whan Han
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
Hynix Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hynix Semiconductor Inc filed Critical Hynix Semiconductor Inc
Priority to US12/706,878 priority Critical patent/US20100148370A1/en
Publication of US20100148370A1 publication Critical patent/US20100148370A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H10D64/011
    • H10W20/023
    • H10W20/0245
    • H10W20/0265
    • H10W70/65

Definitions

  • the present invention relates to a stack package, and more particularly to a through-silicon via for connection of stacked chips and a method for forming the same.
  • Packaging technology for an integrated circuit has continuously been developed to meet the demand toward miniaturization and mounting reliability. Recently, as the miniaturization and high functionality of electric/electronic products are required, various techniques have been disclosed in the art.
  • stack in the semiconductor industry means a vertical stand or pile of at least two chips or packages, one atop the other.
  • a stack in the case of a memory device for example, it is possible to produce a product having a memory capacity which is two times greater than that obtainable through semiconductor integration processes.
  • a stack package provides advantages not only through an increase in memory capacity but also in view of a mounting density and mounting area utilization efficiency. Due to this fact, researches and development for a stack package have been accelerated.
  • a through-silicon via (TSV) has been disclosed in the art.
  • the stack package using a TSV has a structure in which the TSV is formed in a chip so that chips are physically and electrically connected with each other through the TSV.
  • a method for forming the TSV has been disclosed in the art.
  • TSV is as described below.
  • a vertical hole is defined through a predetermined portion of each chip at a wafer level.
  • An insulation layer is formed on the surface of the vertical hole.
  • an electrolytic substance that is, a metal is filled into the vertical hole through an electroplating process to form a TSV. Then, the TSV is exposed through back-grinding of the backside of a wafer.
  • At least two chips can be vertically stacked, one atop the other, on one of the substrates using one or more of the TSV.
  • the upper surface of the substrate including the stacked chips is molded, and solder balls are mounted on the lower surface of the substrate, by which the manufacture of a stack package is completed.
  • the insulation layer is formed on the surface of the vertical hole.
  • the insulation layer uses an oxide layer, which is formed through a high-temperature dry oxidization and wet oxidization processes or a nitride layer.
  • the oxide layer formed through the high-temperature dry oxidization and wet oxidization processes or the nitride layer is relatively expensive.
  • a proper thickness is required to secure an insulation characteristic, when considering the size of the vertical hole, it is difficult to secure a thickness for obtaining a satisfactory insulation characteristic.
  • the layer since the layer must be formed in the vertical hole, it is difficult to obtain uniformity and low roughness.
  • the oxide layer formed through the high temperature dry oxidization and wet oxidization processes or the nitride layer is difficult to compensate for a difference in mechanical characteristic between the electrolytic substance in the vertical hole and silicon.
  • a semiconductor chips generate heat while operating. Different thermal expansion coefficients between silicon and a metal or metallic substance can causes stresses in a semiconductor chip as its temperature rises and falls during operation, which is a phenomena that can significantly deteriorate the integrity and hence the reliability of silicon/metal junctions in a chip during the operation of the semiconductor chip.
  • the insulation layer cannot relieve the fatigue caused due to the difference in thermal expansion coefficient, displacements of respective materials vary when operation temperature is changed, and a fatigue is caused, by which fracture of a package may result.
  • the oxide layer or the nitride layer cannot appropriately relieve the fatigue caused due to the difference in thermal expansion coefficient between materials, as a result of which the fracture of the package may not be avoided.
  • the present invention is directed to a TSV which can reduce the cost of forming an insulation layer in the manufacture of a stack package using the TSV, and a method for forming the same.
  • the present invention is directed to a TSV which can secure an insulation characteristic of an insulation layer in the manufacture of a stack package using a TSV, and a method for forming the same.
  • the present invention is directed to a TSV which can secure uniformity and low roughness of an insulation layer in the manufacture of a stack package using a TSV, and a method for forming the same.
  • the present invention is directed to a TSV which can secure an excellent mechanical characteristic of an insulation layer in the manufacture of a stack package using a TSV, and a method for forming the same.
  • the present invention is directed to a TSV which can prevent a defect from being caused in a semiconductor device due to the flaw of an insulation layer in the manufacture of a stack package using a TSV, and a method for forming the same.
  • a through-silicon via includes a vertical hole defined through a chip, an insulation layer formed on a surface of the vertical hole, and a metal layer filled in the vertical hole, wherein the insulation layer is made of polymer having mechanical compliance.
  • a method for forming a through-silicon via comprising the steps of defining a groove in each chip of a wafer which has a plurality of semiconductor chips; applying liquid polymer on the wafer to fill the groove; forming an insulation layer on a sidewall of the groove through patterning the polymer; forming a metal layer to fill the groove which is formed with the insulation layer on the sidewall thereof; and back-grinding a backside of the wafer to expose the metal layer filled in the groove.
  • the step of defining a groove comprises the sub steps of forming on the wafer a photoresist pattern for exposing through-silicon via forming regions of each chip; etching exposed portions through using the photoresist pattern as an etch mask; and removing the photoresist pattern.
  • the patterning of the polymer is conducted through a photolithographic process.
  • the patterning of the polymer is conducted in such a way as to expose and develop the polymer or to remove a portion of the polymer using a laser.
  • the step of forming a metal layer comprises the sub steps of depositing a seed metal layer in the groove including the insulation layer and on the wafer; forming on the seed metal layer deposited on the wafer a photoresist pattern for exposing the groove and surrounding portions of the seed metal layer; plating a metal layer on exposed portions of the seed metal layer through an electroplating process; and removing the photoresist pattern.
  • FIGS. 1A through 1G are cross-sectional views illustrating process steps of a method for forming a through-silicon via in accordance with an embodiment of the present invention. They also depict the structure of a semiconductor device formed to have a through-silicon via.
  • a relatively flexible polymer which adheres to both the surface of a silicon through-hole but also to a metal or metallic substance that is deposited over the polymer coating a silicon surface, provides a flexible, mechanical interface between silicon and a metal or metallic filler, which can accommodate variations in thermal expansion coefficients between silicon and the metal or metallic substance to provides improved mechanical compliance.
  • the polymer also forms an insulation layer between silicon and an electrolytic or metallic substance.
  • Such a polymer is referred to herein as a polymer that has “mechanical compliance” or which is “mechanically compliant.” That is to say, in the present invention, after filling a vertical hole defined for forming a vertical connection with liquid polymer, through patterning the polymer to a desired shape using a photolithography process, an insulation layer is formed.
  • the liquid polymer is applied by a method such as spin coating, etc., in the present invention, it is possible to reduce the cost of forming the insulation layer when compared to the conventional art in which the insulation layer is formed by an oxide layer or a nitride layer. Also, in the present invention, due to the fact that the insulation layer is formed by patterning polymer after filling the entire vertical hole using liquid polymer, the uniform thickness and low roughness of the insulation layer can be secured, and an adequate thickness for obtaining a satisfactory insulation characteristic can be secured.
  • a polymer is a substance that is mechanically flexible and softer or more pliable than an oxide layer or a nitride layer used as the insulation layer in the prior art. Therefore, in the present invention, by using a polymer between silicon and an electrolytic or metallic layer, it is possible to significantly reduce or even eliminate the fatigue fractures caused by a difference in thermal expansion coefficient between silicon and a metal. In other words, silicon and a metal undergo thermal expansion by the heat generated while a semiconductor chip operates, and as a result, a mechanical stress is produced.
  • the polymeric insulation layer interposed between the silicon and the metal is a relatively soft and flexible polymer having mechanical compliance, the polymer absorbs and dissipates the mechanical stress. Fracture of a package due to a fatigue can therefore be reduced.
  • the oxide layer or the nitride layer which is used as the insulation layer in the conventional art a crack starting from a defect produced therein is propagated into the silicon and causes a chip substrate or wafer to fracture.
  • the polymer is flexible, even when a defect is produced in the polymer, a crack is not propagated into the silicon. Therefore, using the present invention, the fracture of a chip due to the flaw of the insulation layer can be substantially prevented.
  • FIGS. 1A through 1F are cross-sectional views illustrating process steps of a method for forming a through-silicon via in accordance with an embodiment of the present invention.
  • a photoresist layer is applied on a wafer 110 , which can be used to make several semiconductor chips having through-silicon vias or “TSV” forming regions.
  • TSV through-silicon vias
  • a first photoresist pattern 120 for exposing the TSV forming regions is formed on each chip.
  • the first photoresist pattern 120 By etching the exposed TSV forming regions 128 using the first photoresist pattern 120 as an etch mask, one or more slots, holes or grooves 130 , are defined and formed by etching as shown in FIG. 1A .
  • the terms “groove” and “grooves” should be construed to mean and include slots, grooves and holes, whether they extend part way through the wafer 110 , or completely through the wafer 110 .
  • the first photoresist pattern 120 is used as an etch mask, it is removed by conducting a conventional process, such as 0 2 plasma etching Then, a liquid polymer 140 is applied on the wafer 110 including the grooves 130 in the silicon wafer 110 , as a material that forms an insulation layer 140 a.
  • the liquid polymer 140 is applied through processes, such as spin coating, which can be easily conducted and requires a process cost typically less than that required in an oxidization process.
  • a polymer insulation layer 140 a is formed, i.e., left remaining on the surface of the sidewall 141 of each groove 130 in the silicon wafer 110 .
  • the patterning of the polymer 140 is conducted through a separate photolithographic process or, by exposing a photosensitive polymer to light in order to develop and thereby effectively remove such a polymer 140 .
  • the patterning of the polymer 140 can also be conducted by ablating a predetermined portion of the polymer 140 using a laser.
  • a thin film seed metal layer 150 is deposited on the wafer 110 , including the polymer insulation layer 140 a formed on the sidewall 141 of each groove 130 .
  • a second photoresist pattern 160 for defining metal layer forming regions is formed on the seed metal layer 150 .
  • the second photoresist pattern 160 is formed to expose the grooves 130 and areas surrounding the grooves 130 .
  • a metal layer 170 is plated onto portions of the seed metal layer 150 , which are exposed through the second photoresist pattern 160 .
  • the second photoresist pattern 160 used as a resist is removed through a conventional process.
  • the portions of the seed metal layer 150 which are exposed due to the removal of the second photoresist pattern 160 , are also removed.
  • the backside 112 of the wafer 110 is back-grinded so that the metal layer 170 filled in the groove 130 is exposed.
  • a TSV 180 having a structure in which polymer 140 a is interposed between the silicon of the wafer 110 and the metal 170 .
  • the polymer 140 a acts as both an insulation layer and as a thermal stress absorber.
  • the through-silicon via 180 and the method for forming the same provide advantages in that, since an insulation layer 140 a interposed between silicon and an electrolytic substance when forming a TSV 180 used for vertically stacking chips is made of an appropriate polymer, the cost of forming an insulation layer 140 a can be reduced when compared to the prior art, in which the insulation layer comprises an oxide layer or a nitride layer. It is also possible to form an insulation layer having a uniform thickness and low roughness. In addition, an insulation characteristic can be secured, and an excellent mechanical characteristic can be secured whereby the fatigue fracture of a package can be prevented. As a result, the reliability of a stack package using a TSV can be improved.

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A method for forming a through-silicon via includes the steps of defining a groove in each chip of a wafer which has a plurality of semiconductor chips; applying liquid polymer on the wafer to fill the groove; forming an insulation layer on a sidewall of the groove through patterning the polymer; forming a metal layer to fill the groove which is formed with the insulation layer on the sidewall thereof; and back-grinding a backside of the wafer to expose the metal layer filled in the groove.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application claims priority to Korean patent application number 10-2006-0096718 filed on Sep. 30, 2006, which is incorporated herein by reference in its entirety.
  • BACKGROUND OF THE INVENTION
  • The present invention relates to a stack package, and more particularly to a through-silicon via for connection of stacked chips and a method for forming the same.
  • Packaging technology for an integrated circuit has continuously been developed to meet the demand toward miniaturization and mounting reliability. Recently, as the miniaturization and high functionality of electric/electronic products are required, various techniques have been disclosed in the art.
  • The term “stack” in the semiconductor industry means a vertical stand or pile of at least two chips or packages, one atop the other. By using a stack, in the case of a memory device for example, it is possible to produce a product having a memory capacity which is two times greater than that obtainable through semiconductor integration processes. Also, a stack package provides advantages not only through an increase in memory capacity but also in view of a mounting density and mounting area utilization efficiency. Due to this fact, researches and development for a stack package have been accelerated.
  • As an example of a stack package, a through-silicon via (TSV) has been disclosed in the art. The stack package using a TSV has a structure in which the TSV is formed in a chip so that chips are physically and electrically connected with each other through the TSV. A method for forming the
  • TSV is as described below.
  • A vertical hole is defined through a predetermined portion of each chip at a wafer level. An insulation layer is formed on the surface of the vertical hole. With a seed metal layer formed on the insulation layer, an electrolytic substance, that is, a metal is filled into the vertical hole through an electroplating process to form a TSV. Then, the TSV is exposed through back-grinding of the backside of a wafer.
  • After the wafer is sawed and is separated into individual chips, at least two chips can be vertically stacked, one atop the other, on one of the substrates using one or more of the TSV. Thereupon, the upper surface of the substrate including the stacked chips is molded, and solder balls are mounted on the lower surface of the substrate, by which the manufacture of a stack package is completed.
  • In this type of stacked package using a TSV, when filling the vertical hole, in order to prevent the diffusion of the electrolytic substance, the insulation layer is formed on the surface of the vertical hole.
  • It is the norm that the insulation layer uses an oxide layer, which is formed through a high-temperature dry oxidization and wet oxidization processes or a nitride layer. The oxide layer formed through the high-temperature dry oxidization and wet oxidization processes or the nitride layer is relatively expensive. Also, while a proper thickness is required to secure an insulation characteristic, when considering the size of the vertical hole, it is difficult to secure a thickness for obtaining a satisfactory insulation characteristic. In addition, since the layer must be formed in the vertical hole, it is difficult to obtain uniformity and low roughness.
  • Moreover, the oxide layer formed through the high temperature dry oxidization and wet oxidization processes or the nitride layer is difficult to compensate for a difference in mechanical characteristic between the electrolytic substance in the vertical hole and silicon. As is known, a semiconductor chips generate heat while operating. Different thermal expansion coefficients between silicon and a metal or metallic substance can causes stresses in a semiconductor chip as its temperature rises and falls during operation, which is a phenomena that can significantly deteriorate the integrity and hence the reliability of silicon/metal junctions in a chip during the operation of the semiconductor chip. As a consequence, if the insulation layer cannot relieve the fatigue caused due to the difference in thermal expansion coefficient, displacements of respective materials vary when operation temperature is changed, and a fatigue is caused, by which fracture of a package may result. In this regard, the oxide layer or the nitride layer cannot appropriately relieve the fatigue caused due to the difference in thermal expansion coefficient between materials, as a result of which the fracture of the package may not be avoided.
  • Furthermore, in the oxide layer formed through the high temperature dry oxidization and wet oxidization processes or the nitride layer, when a defect is produced therein, a crack starting from the defect can be easily propagated into silicon, thereby causing a defect in a chip.
  • SUMMARY OF THE INVENTION
  • The present invention is directed to a TSV which can reduce the cost of forming an insulation layer in the manufacture of a stack package using the TSV, and a method for forming the same.
  • Also, the present invention is directed to a TSV which can secure an insulation characteristic of an insulation layer in the manufacture of a stack package using a TSV, and a method for forming the same.
  • Further, the present invention is directed to a TSV which can secure uniformity and low roughness of an insulation layer in the manufacture of a stack package using a TSV, and a method for forming the same.
  • Still, the present invention is directed to a TSV which can secure an excellent mechanical characteristic of an insulation layer in the manufacture of a stack package using a TSV, and a method for forming the same.
  • Additionally, the present invention is directed to a TSV which can prevent a defect from being caused in a semiconductor device due to the flaw of an insulation layer in the manufacture of a stack package using a TSV, and a method for forming the same.
  • In one embodiment, a through-silicon via includes a vertical hole defined through a chip, an insulation layer formed on a surface of the vertical hole, and a metal layer filled in the vertical hole, wherein the insulation layer is made of polymer having mechanical compliance.
  • In another embodiment, a method for forming a through-silicon via, comprising the steps of defining a groove in each chip of a wafer which has a plurality of semiconductor chips; applying liquid polymer on the wafer to fill the groove; forming an insulation layer on a sidewall of the groove through patterning the polymer; forming a metal layer to fill the groove which is formed with the insulation layer on the sidewall thereof; and back-grinding a backside of the wafer to expose the metal layer filled in the groove.
  • The step of defining a groove comprises the sub steps of forming on the wafer a photoresist pattern for exposing through-silicon via forming regions of each chip; etching exposed portions through using the photoresist pattern as an etch mask; and removing the photoresist pattern.
  • The patterning of the polymer is conducted through a photolithographic process. Alternatively, the patterning of the polymer is conducted in such a way as to expose and develop the polymer or to remove a portion of the polymer using a laser.
  • The step of forming a metal layer comprises the sub steps of depositing a seed metal layer in the groove including the insulation layer and on the wafer; forming on the seed metal layer deposited on the wafer a photoresist pattern for exposing the groove and surrounding portions of the seed metal layer; plating a metal layer on exposed portions of the seed metal layer through an electroplating process; and removing the photoresist pattern.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A through 1G are cross-sectional views illustrating process steps of a method for forming a through-silicon via in accordance with an embodiment of the present invention. They also depict the structure of a semiconductor device formed to have a through-silicon via.
  • DETAILED DESCRIPTION
  • In the present invention, a relatively flexible polymer which adheres to both the surface of a silicon through-hole but also to a metal or metallic substance that is deposited over the polymer coating a silicon surface, provides a flexible, mechanical interface between silicon and a metal or metallic filler, which can accommodate variations in thermal expansion coefficients between silicon and the metal or metallic substance to provides improved mechanical compliance. The polymer also forms an insulation layer between silicon and an electrolytic or metallic substance. Such a polymer is referred to herein as a polymer that has “mechanical compliance” or which is “mechanically compliant.” That is to say, in the present invention, after filling a vertical hole defined for forming a vertical connection with liquid polymer, through patterning the polymer to a desired shape using a photolithography process, an insulation layer is formed.
  • In this case, since the liquid polymer is applied by a method such as spin coating, etc., in the present invention, it is possible to reduce the cost of forming the insulation layer when compared to the conventional art in which the insulation layer is formed by an oxide layer or a nitride layer. Also, in the present invention, due to the fact that the insulation layer is formed by patterning polymer after filling the entire vertical hole using liquid polymer, the uniform thickness and low roughness of the insulation layer can be secured, and an adequate thickness for obtaining a satisfactory insulation characteristic can be secured.
  • A polymer is a substance that is mechanically flexible and softer or more pliable than an oxide layer or a nitride layer used as the insulation layer in the prior art. Therefore, in the present invention, by using a polymer between silicon and an electrolytic or metallic layer, it is possible to significantly reduce or even eliminate the fatigue fractures caused by a difference in thermal expansion coefficient between silicon and a metal. In other words, silicon and a metal undergo thermal expansion by the heat generated while a semiconductor chip operates, and as a result, a mechanical stress is produced. In this regard, because the polymeric insulation layer interposed between the silicon and the metal, is a relatively soft and flexible polymer having mechanical compliance, the polymer absorbs and dissipates the mechanical stress. Fracture of a package due to a fatigue can therefore be reduced.
  • In the oxide layer or the nitride layer which is used as the insulation layer in the conventional art, a crack starting from a defect produced therein is propagated into the silicon and causes a chip substrate or wafer to fracture. However, in the present invention, because the polymer is flexible, even when a defect is produced in the polymer, a crack is not propagated into the silicon. Therefore, using the present invention, the fracture of a chip due to the flaw of the insulation layer can be substantially prevented.
  • FIGS. 1A through 1F are cross-sectional views illustrating process steps of a method for forming a through-silicon via in accordance with an embodiment of the present invention.
  • Referring to FIG. 1A, a photoresist layer is applied on a wafer 110, which can be used to make several semiconductor chips having through-silicon vias or “TSV” forming regions. Through conducting exposure and development processes for the photoresist layer 115, a first photoresist pattern 120 for exposing the TSV forming regions is formed on each chip. By etching the exposed TSV forming regions 128 using the first photoresist pattern 120 as an etch mask, one or more slots, holes or grooves 130, are defined and formed by etching as shown in FIG. 1A. As used herein, the terms “groove” and “grooves” should be construed to mean and include slots, grooves and holes, whether they extend part way through the wafer 110, or completely through the wafer 110.
  • Referring to FIG. 1B, after the first photoresist pattern 120 is used as an etch mask, it is removed by conducting a conventional process, such as 0 2 plasma etching Then, a liquid polymer 140 is applied on the wafer 110 including the grooves 130 in the silicon wafer 110, as a material that forms an insulation layer 140 a. The liquid polymer 140 is applied through processes, such as spin coating, which can be easily conducted and requires a process cost typically less than that required in an oxidization process.
  • Referring to FIG. 1C, through patterning the liquid polymer 140 applied in the grooves 130 in the silicon wafer 110, a polymer insulation layer 140 a is formed, i.e., left remaining on the surface of the sidewall 141 of each groove 130 in the silicon wafer 110. Here, the patterning of the polymer 140 is conducted through a separate photolithographic process or, by exposing a photosensitive polymer to light in order to develop and thereby effectively remove such a polymer 140. The patterning of the polymer 140 can also be conducted by ablating a predetermined portion of the polymer 140 using a laser.
  • Referring to FIG. 1D, a thin film seed metal layer 150 is deposited on the wafer 110, including the polymer insulation layer 140 a formed on the sidewall 141 of each groove 130. Next, a second photoresist pattern 160 for defining metal layer forming regions is formed on the seed metal layer 150. The second photoresist pattern 160 is formed to expose the grooves 130 and areas surrounding the grooves 130. As shown in FIG. 1E, using a process such as electroplating, a metal layer 170 is plated onto portions of the seed metal layer 150, which are exposed through the second photoresist pattern 160.
  • Still referring to FIG. 1E, the second photoresist pattern 160 used as a resist is removed through a conventional process. In succession, the portions of the seed metal layer 150, which are exposed due to the removal of the second photoresist pattern 160, are also removed.
  • Referring to FIG. 1F, the backside 112 of the wafer 110 is back-grinded so that the metal layer 170 filled in the groove 130 is exposed. In this way, as shown in FIG. 1G, a TSV 180 having a structure in which polymer 140 a is interposed between the silicon of the wafer 110 and the metal 170. The polymer 140 a acts as both an insulation layer and as a thermal stress absorber.
  • As is apparent from the above description, the through-silicon via 180 and the method for forming the same according to the present invention provide advantages in that, since an insulation layer 140 a interposed between silicon and an electrolytic substance when forming a TSV 180 used for vertically stacking chips is made of an appropriate polymer, the cost of forming an insulation layer 140 a can be reduced when compared to the prior art, in which the insulation layer comprises an oxide layer or a nitride layer. It is also possible to form an insulation layer having a uniform thickness and low roughness. In addition, an insulation characteristic can be secured, and an excellent mechanical characteristic can be secured whereby the fatigue fracture of a package can be prevented. As a result, the reliability of a stack package using a TSV can be improved.
  • In the drawings and specification, there has been disclosed a specific embodiment of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.

Claims (1)

1. A semiconductor wafer having a through-silicon via, said semiconductor wafer comprising: a groove formed into a wafer; an insulation layer formed on a surface of the groove;
and a metal filled in the groove, wherein the insulation layer is comprised of a mechanically compliant polymer.
US12/706,878 2006-09-30 2010-02-17 Through-silicon via and method for forming the same Abandoned US20100148370A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/706,878 US20100148370A1 (en) 2006-09-30 2010-02-17 Through-silicon via and method for forming the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR10-2006-0096718 2006-09-30
KR1020060096718A KR100800161B1 (en) 2006-09-30 2006-09-30 How to Form Through Silicon Vias
US11/647,954 US7691748B2 (en) 2006-09-30 2006-12-29 Through-silicon via and method for forming the same
US12/706,878 US20100148370A1 (en) 2006-09-30 2010-02-17 Through-silicon via and method for forming the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/647,954 Division US7691748B2 (en) 2006-09-30 2006-12-29 Through-silicon via and method for forming the same

Publications (1)

Publication Number Publication Date
US20100148370A1 true US20100148370A1 (en) 2010-06-17

Family

ID=39260317

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/647,954 Expired - Fee Related US7691748B2 (en) 2006-09-30 2006-12-29 Through-silicon via and method for forming the same
US12/706,878 Abandoned US20100148370A1 (en) 2006-09-30 2010-02-17 Through-silicon via and method for forming the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/647,954 Expired - Fee Related US7691748B2 (en) 2006-09-30 2006-12-29 Through-silicon via and method for forming the same

Country Status (3)

Country Link
US (2) US7691748B2 (en)
JP (1) JP2008091857A (en)
KR (1) KR100800161B1 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110095435A1 (en) * 2009-10-28 2011-04-28 International Business Machines Corporation Coaxial through-silicon via
US20120018894A1 (en) * 2010-07-23 2012-01-26 Tessera Research Llc Non-lithographic formation of three-dimensional conductive elements
CN103367319A (en) * 2012-03-26 2013-10-23 南亚科技股份有限公司 Through silicon via structure and manufacturing method thereof
US20130320566A1 (en) * 2012-06-05 2013-12-05 Soohan Park Integrated circuit packaging system with substrate and method of manufacture thereof
US9202767B2 (en) 2011-03-08 2015-12-01 Samsung Electronics Co., Ltd. Semiconductor device and method of manufacturing the same
US20160093532A1 (en) * 2012-10-25 2016-03-31 Nanya Technology Corp. Method of manufacturing through silicon via stacked structure
CN105731360A (en) * 2014-12-09 2016-07-06 中芯国际集成电路制造(上海)有限公司 MEMS sensor and preparation method of MEMS sensor
US9409812B2 (en) 2012-08-27 2016-08-09 Heraeus Quarzglas Gmbh & Co. Kg Heat treatment method for synthetic quartz glass
US20170231083A1 (en) * 2016-02-04 2017-08-10 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure and method of manufacturing the same

Families Citing this family (73)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7091124B2 (en) 2003-11-13 2006-08-15 Micron Technology, Inc. Methods for forming vias in microelectronic devices, and methods for packaging microelectronic devices
US8084866B2 (en) 2003-12-10 2011-12-27 Micron Technology, Inc. Microelectronic devices and methods for filling vias in microelectronic devices
US20050247894A1 (en) 2004-05-05 2005-11-10 Watkins Charles M Systems and methods for forming apertures in microfeature workpieces
US7232754B2 (en) 2004-06-29 2007-06-19 Micron Technology, Inc. Microelectronic devices and methods for forming interconnects in microelectronic devices
US7083425B2 (en) 2004-08-27 2006-08-01 Micron Technology, Inc. Slanted vias for electrical circuits on circuit boards and other substrates
US7300857B2 (en) 2004-09-02 2007-11-27 Micron Technology, Inc. Through-wafer interconnects for photoimager and memory wafers
US7271482B2 (en) 2004-12-30 2007-09-18 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US20060290001A1 (en) * 2005-06-28 2006-12-28 Micron Technology, Inc. Interconnect vias and associated methods of formation
US7795134B2 (en) 2005-06-28 2010-09-14 Micron Technology, Inc. Conductive interconnect structures and formation methods using supercritical fluids
US7863187B2 (en) 2005-09-01 2011-01-04 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
US7262134B2 (en) 2005-09-01 2007-08-28 Micron Technology, Inc. Microfeature workpieces and methods for forming interconnects in microfeature workpieces
US7622377B2 (en) 2005-09-01 2009-11-24 Micron Technology, Inc. Microfeature workpiece substrates having through-substrate vias, and associated methods of formation
US7749899B2 (en) 2006-06-01 2010-07-06 Micron Technology, Inc. Microelectronic workpieces and methods and systems for forming interconnects in microelectronic workpieces
US7629249B2 (en) 2006-08-28 2009-12-08 Micron Technology, Inc. Microfeature workpieces having conductive interconnect structures formed by chemically reactive processes, and associated systems and methods
US7902643B2 (en) 2006-08-31 2011-03-08 Micron Technology, Inc. Microfeature workpieces having interconnects and conductive backplanes, and associated systems and methods
US8586465B2 (en) * 2007-06-07 2013-11-19 United Test And Assembly Center Ltd Through silicon via dies and packages
KR100871382B1 (en) * 2007-06-26 2008-12-02 주식회사 하이닉스반도체 Through-silicon via stack package and manufacturing method thereof
SG150410A1 (en) 2007-08-31 2009-03-30 Micron Technology Inc Partitioned through-layer via and associated systems and methods
US7884015B2 (en) 2007-12-06 2011-02-08 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US8049310B2 (en) * 2008-04-01 2011-11-01 Qimonda Ag Semiconductor device with an interconnect element and method for manufacture
US7683459B2 (en) * 2008-06-02 2010-03-23 Hong Kong Applied Science and Technology Research Institute Company, Ltd. Bonding method for through-silicon-via based 3D wafer stacking
WO2009146587A1 (en) * 2008-06-05 2009-12-10 Hong Kong Applied Science & Technology Research Institute Co., Ltd Bongding method for through-silicon-via based 3d wafer stacking
TWI365528B (en) * 2008-06-27 2012-06-01 Advanced Semiconductor Eng Semiconductor structure and method for manufacturing the same
DE102009030958B4 (en) * 2008-07-23 2014-01-23 Infineon Technologies Ag Semiconductor arrangement with a connecting element and method for producing such
US7872332B2 (en) 2008-09-11 2011-01-18 Micron Technology, Inc. Interconnect structures for stacked dies, including penetrating structures for through-silicon vias, and associated systems and methods
WO2010035379A1 (en) * 2008-09-26 2010-04-01 パナソニック株式会社 Semiconductor device and a method of fabricating the same
US7928534B2 (en) * 2008-10-09 2011-04-19 Taiwan Semiconductor Manufacturing Company, Ltd. Bond pad connection to redistribution lines having tapered profiles
US7956442B2 (en) 2008-10-09 2011-06-07 Taiwan Semiconductor Manufacturing Company, Ltd. Backside connection to TSVs having redistribution lines
US8030780B2 (en) 2008-10-16 2011-10-04 Micron Technology, Inc. Semiconductor substrates with unitary vias and via terminals, and associated systems and methods
CN102187277B (en) 2008-10-20 2014-07-09 住友电木株式会社 Positive photosensitive resin composition for spray coating and method for producing through electrode using same
US8102029B2 (en) 2008-10-31 2012-01-24 Fairchild Semiconductor Corporation Wafer level buck converter
US8736050B2 (en) * 2009-09-03 2014-05-27 Taiwan Semiconductor Manufacturing Company, Ltd. Front side copper post joint structure for temporary bond in TSV application
US8264077B2 (en) * 2008-12-29 2012-09-11 Taiwan Semiconductor Manufacturing Company, Ltd. Backside metal of redistribution line with silicide layer on through-silicon via of semiconductor chips
US9207276B2 (en) 2009-01-17 2015-12-08 Disco Corporation Method and apparatus for testing a semiconductor wafer
US7839163B2 (en) * 2009-01-22 2010-11-23 International Business Machines Corporation Programmable through silicon via
US7816945B2 (en) * 2009-01-22 2010-10-19 International Business Machines Corporation 3D chip-stack with fuse-type through silicon via
US8704375B2 (en) * 2009-02-04 2014-04-22 Taiwan Semiconductor Manufacturing Company, Ltd. Barrier structures and methods for through substrate vias
EP2221606A3 (en) 2009-02-11 2012-06-06 Samsung Electronics Co., Ltd. Integrated bio-chip and method of fabricating the integrated bio-chip
US8097956B2 (en) * 2009-03-12 2012-01-17 Apple Inc. Flexible packaging for chip-on-chip and package-on-package technologies
US9406561B2 (en) * 2009-04-20 2016-08-02 International Business Machines Corporation Three dimensional integrated circuit integration using dielectric bonding first and through via formation last
US7892963B2 (en) * 2009-04-24 2011-02-22 Globalfoundries Singapore Pte. Ltd. Integrated circuit packaging system and method of manufacture thereof
US8227340B2 (en) * 2009-04-30 2012-07-24 Infineon Technologies Ag Method for producing a copper connection between two sides of a substrate
US8759949B2 (en) * 2009-04-30 2014-06-24 Taiwan Semiconductor Manufacturing Company, Ltd. Wafer backside structures having copper pillars
US8158489B2 (en) * 2009-06-26 2012-04-17 Taiwan Semiconductor Manufacturing Company, Ltd. Formation of TSV backside interconnects by modifying carrier wafers
US8298906B2 (en) * 2009-07-29 2012-10-30 International Business Machines Corporation Trench decoupling capacitor formed by RIE lag of through silicon via (TSV) etch
TWI405321B (en) * 2009-09-08 2013-08-11 財團法人工業技術研究院 Three-dimensional multilayer stacked semiconductor structure and manufacturing method thereof
US8232115B2 (en) * 2009-09-25 2012-07-31 International Business Machines Corporation Test structure for determination of TSV depth
US8354736B2 (en) * 2010-01-14 2013-01-15 Synopsys, Inc. Reclaiming usable integrated circuit chip area near through-silicon vias
US9219023B2 (en) * 2010-01-19 2015-12-22 Globalfoundries Inc. 3D chip stack having encapsulated chip-in-chip
US8587121B2 (en) * 2010-03-24 2013-11-19 International Business Machines Corporation Backside dummy plugs for 3D integration
US8174124B2 (en) 2010-04-08 2012-05-08 Taiwan Semiconductor Manufacturing Co., Ltd. Dummy pattern in wafer backside routing
CN102376629B (en) * 2010-08-17 2013-07-03 中国科学院上海微系统与信息技术研究所 Method for realizing through silicon via interconnection by means of suspension photoresist
KR20120031811A (en) 2010-09-27 2012-04-04 삼성전자주식회사 Semiconductor devices and methods of fabricating the same
FR2965659B1 (en) * 2010-10-05 2013-11-29 Centre Nat Rech Scient METHOD FOR MANUFACTURING AN INTEGRATED CIRCUIT
US8492241B2 (en) 2010-10-14 2013-07-23 International Business Machines Corporation Method for simultaneously forming a through silicon via and a deep trench structure
US8970043B2 (en) 2011-02-01 2015-03-03 Maxim Integrated Products, Inc. Bonded stacked wafers and methods of electroplating bonded stacked wafers
US20130140688A1 (en) * 2011-12-02 2013-06-06 Chun-Hung Chen Through Silicon Via and Method of Manufacturing the Same
KR20130083721A (en) 2012-01-13 2013-07-23 삼성전자주식회사 Method of forming through silicon via using laser ablation
US8519516B1 (en) 2012-03-12 2013-08-27 Micron Technology, Inc. Semiconductor constructions
US9105628B1 (en) 2012-03-29 2015-08-11 Valery Dubin Through substrate via (TSuV) structures and method of making the same
US8563403B1 (en) 2012-06-27 2013-10-22 International Business Machines Corporation Three dimensional integrated circuit integration using alignment via/dielectric bonding first and through via formation last
US9817928B2 (en) 2012-08-31 2017-11-14 Synopsys, Inc. Latch-up suppression and substrate noise coupling reduction through a substrate back-tie for 3D integrated circuits
US9190346B2 (en) 2012-08-31 2015-11-17 Synopsys, Inc. Latch-up suppression and substrate noise coupling reduction through a substrate back-tie for 3D integrated circuits
CN103871951B (en) * 2012-12-18 2016-07-06 中芯国际集成电路制造(上海)有限公司 Channel filling method
US10147642B1 (en) 2013-04-25 2018-12-04 Macom Technology Solutions Holdings, Inc. Barrier for preventing eutectic break-through in through-substrate vias
KR102353651B1 (en) * 2014-03-24 2022-01-21 인텔 코포레이션 A method of forming a through-body via in a semiconductor die and an integrated circuit comprising the through-body via
US20160181302A1 (en) 2014-12-19 2016-06-23 Sensl Technologies Ltd Semiconductor photomultiplier
JP2016122759A (en) * 2014-12-25 2016-07-07 キヤノン株式会社 Manufacturing method for electronic device having through wiring
KR102411064B1 (en) 2015-03-10 2022-06-21 삼성전자주식회사 Methods for fabricating semiconductor devices having through electrodes and methods for fabricating the same
US12087629B2 (en) * 2015-05-18 2024-09-10 Adeia Semiconductor Technologies Llc Through-dielectric-vias (TDVs) for 3D integrated circuits in silicon
US20180122749A1 (en) * 2016-11-01 2018-05-03 Advanced Semiconductor Engineering, Inc. Semiconductor wafer, semiconductor package and method for manufacturing the same
CN117355937A (en) * 2022-03-31 2024-01-05 京东方科技集团股份有限公司 Substrate and preparation method thereof, integrated passive device, electronic device
KR102794680B1 (en) * 2022-12-21 2025-04-11 (재)한국나노기술원 Transparent substrate with micro through electrode for three-dimensional device fabrication and manufacturing method thereof

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100177386A1 (en) * 2007-06-29 2010-07-15 Varioptic, S.A. Electrowetting device with polymer electrode
US20100210745A1 (en) * 2002-09-09 2010-08-19 Reactive Surfaces, Ltd. Molecular Healing of Polymeric Materials, Coatings, Plastics, Elastomers, Composites, Laminates, Adhesives, and Sealants by Active Enzymes

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6809421B1 (en) 1996-12-02 2004-10-26 Kabushiki Kaisha Toshiba Multichip semiconductor device, chip therefor and method of formation thereof
JP2000022337A (en) * 1998-06-30 2000-01-21 Matsushita Electric Works Ltd Multilayer wiring board and its manufacture
JP2003045875A (en) * 2001-07-30 2003-02-14 Nec Kagobutsu Device Kk Semiconductor device and method of manufacturing the same
JP2005026405A (en) 2003-07-01 2005-01-27 Sharp Corp Through electrode structure and manufacturing method thereof, semiconductor chip and multichip semiconductor device
JP2005101067A (en) * 2003-09-22 2005-04-14 Sharp Corp Substrate wiring structure and wiring forming method
US7335972B2 (en) * 2003-11-13 2008-02-26 Sandia Corporation Heterogeneously integrated microsystem-on-a-chip
DE102005020060B4 (en) * 2005-04-29 2012-02-23 Advanced Micro Devices, Inc. A method of patterning a low-k dielectric using a hardmask
TW200713472A (en) * 2005-09-19 2007-04-01 Analog Integrations Corp Polymer material and local connection structure of chip

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100210745A1 (en) * 2002-09-09 2010-08-19 Reactive Surfaces, Ltd. Molecular Healing of Polymeric Materials, Coatings, Plastics, Elastomers, Composites, Laminates, Adhesives, and Sealants by Active Enzymes
US20100177386A1 (en) * 2007-06-29 2010-07-15 Varioptic, S.A. Electrowetting device with polymer electrode

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8242604B2 (en) * 2009-10-28 2012-08-14 International Business Machines Corporation Coaxial through-silicon via
US20110095435A1 (en) * 2009-10-28 2011-04-28 International Business Machines Corporation Coaxial through-silicon via
US9355901B2 (en) 2010-07-23 2016-05-31 Tessera, Inc. Non-lithographic formation of three-dimensional conductive elements
US8697569B2 (en) * 2010-07-23 2014-04-15 Tessera, Inc. Non-lithographic formation of three-dimensional conductive elements
US9018769B2 (en) 2010-07-23 2015-04-28 Tessera, Inc. Non-lithographic formation of three-dimensional conductive elements
US20120018894A1 (en) * 2010-07-23 2012-01-26 Tessera Research Llc Non-lithographic formation of three-dimensional conductive elements
US9202767B2 (en) 2011-03-08 2015-12-01 Samsung Electronics Co., Ltd. Semiconductor device and method of manufacturing the same
CN103367319A (en) * 2012-03-26 2013-10-23 南亚科技股份有限公司 Through silicon via structure and manufacturing method thereof
US20130320566A1 (en) * 2012-06-05 2013-12-05 Soohan Park Integrated circuit packaging system with substrate and method of manufacture thereof
US9257384B2 (en) * 2012-06-05 2016-02-09 Stats Chippac Ltd. Integrated circuit packaging system with substrate and method of manufacture thereof
US9409812B2 (en) 2012-08-27 2016-08-09 Heraeus Quarzglas Gmbh & Co. Kg Heat treatment method for synthetic quartz glass
US9536785B2 (en) * 2012-10-25 2017-01-03 Nanya Technology Corp. Method of manufacturing through silicon via stacked structure
US20160093532A1 (en) * 2012-10-25 2016-03-31 Nanya Technology Corp. Method of manufacturing through silicon via stacked structure
CN105731360A (en) * 2014-12-09 2016-07-06 中芯国际集成电路制造(上海)有限公司 MEMS sensor and preparation method of MEMS sensor
US20170231083A1 (en) * 2016-02-04 2017-08-10 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure and method of manufacturing the same
US9807867B2 (en) * 2016-02-04 2017-10-31 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure and method of manufacturing the same
US10785865B2 (en) 2016-02-04 2020-09-22 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure and method of manufacturing the same
US11457525B2 (en) 2016-02-04 2022-09-27 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure having conductor extending along dielectric block
US20220386451A1 (en) * 2016-02-04 2022-12-01 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure having conductor extending along dielectric block
US11737205B2 (en) * 2016-02-04 2023-08-22 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure having conductor extending along dielectric block
US12245361B2 (en) 2016-02-04 2025-03-04 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure having conductor extending along dielectric block

Also Published As

Publication number Publication date
KR100800161B1 (en) 2008-02-01
US7691748B2 (en) 2010-04-06
JP2008091857A (en) 2008-04-17
US20080079121A1 (en) 2008-04-03

Similar Documents

Publication Publication Date Title
US7691748B2 (en) Through-silicon via and method for forming the same
US12255145B2 (en) Multi-layer line structure
TWI714781B (en) Fan out wafer level package type semiconductor package and package on package type semiconductor package including the same
TWI772436B (en) Method of redistribution layer formation for advanced packaging applications
JP2008182225A (en) Wafer level package with die receiving through hole and method thereof
KR100867631B1 (en) Semiconductor device and manufacturing method thereof
KR20080077934A (en) Multichip Package with Reduced Structure and Formation Method
CN101154652A (en) Semiconductor device and method for manufacturing stacked package
KR102618919B1 (en) Integrated fan out package and method
TWI903294B (en) Semiconductor device and method for forming the same
TWI590331B (en) Electronic structure and manufacturing method enhanced by porous and non-porous layers
US20120032339A1 (en) Integrated circuit structure with through via for heat evacuating
KR20120014026A (en) Discontinuous Thin Semiconductor Wafer Surface Features
US20120306068A1 (en) Semiconductor device fabrication method and semiconductor device
US20100090219A1 (en) Method for fabrication of semiconductor device
KR100886706B1 (en) Laminated package and its manufacturing method
TWI853484B (en) Methods of forming packages and resulting structures
JP4561307B2 (en) Wiring substrate manufacturing method and semiconductor device manufacturing method
US20120007213A1 (en) Semiconductor chip and method for fabricating the same
TWI750658B (en) Package structure and manufacturing method thereof
US20250112107A1 (en) Heat sink, slug, or spreader and method of manufacturing the same
KR100927412B1 (en) Manufacturing Method of Semiconductor Device
TWI233672B (en) High density substrate for flip chip
KR20110008474A (en) Semiconductor package and manufacturing method thereof
TW202505974A (en) Method of forming abf plug component in semiconductor device, passive device of semiconductor substrate, semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION