US20080135941A1 - Modulated trigger device - Google Patents
Modulated trigger device Download PDFInfo
- Publication number
- US20080135941A1 US20080135941A1 US12/019,699 US1969908A US2008135941A1 US 20080135941 A1 US20080135941 A1 US 20080135941A1 US 1969908 A US1969908 A US 1969908A US 2008135941 A1 US2008135941 A1 US 2008135941A1
- Authority
- US
- United States
- Prior art keywords
- trigger device
- distance
- source
- drain
- contact
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/811—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements
- H10D89/813—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements specially adapted to provide an electrical current path other than the field-effect induced current path
- H10D89/815—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements specially adapted to provide an electrical current path other than the field-effect induced current path involving a parasitic bipolar transistor triggered by the local electrical biasing of the layer acting as base region of said parasitic bipolar transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
- H10D62/364—Substrate regions of field-effect devices of FETs of IGFETs
- H10D62/378—Contact regions to the substrate regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
Definitions
- the present invention relates to the field of integrated circuits; more specifically, it relates to a modulated trigger device and the method of fabricating the device.
- Trigger circuits are used in electrostatic discharge (ESD) protection circuits, voltage clamping circuits and numerous other circuits when an event must be detected and reacted to quickly.
- ESD electrostatic discharge
- a first aspect of the present invention is a trigger device comprising: a lateral MOSFET comprising a source, a drain, a gate and a body; a modulating layer under and in contact with the body; a body contact and a modulating layer contact, the body contact separated from the source, the drain and the modulating contact by dielectric isolation formed in the body; the modulating layer contact separated from the source and the drain by the dielectric isolation, the source and drain extending from a top surface of the body into the body a first distance, the body contact extending from the top surface of the body into the body a second distance, the dielectric isolation extending from the top surface of the body into the body a third distance, the third distance greater than the first or second distances; a first vertical bipolar transistor comprising the source, the body and the modulating layer; and a second vertical bipolar transistor comprising the drain, the body and the modulating layer.
- FIG. 1 is a schematic diagram of a trigger device according to the present invention
- FIG. 2 is a plot of the characteristic trigger device current-voltage curve for a trigger device according to the present invention
- FIGS. 3A through 3D are partial cross-sectional views illustrating a first portion of a first method of the fabrication of the trigger device of the present invention
- FIG. 3E is a top view of FIG. 3E ;
- FIGS. 4A through 4D are partial cross-sectional views illustrating a first portion of a second method of the fabrication of the trigger device of the present invention
- FIG. 5A is a partial cross-sectional view illustrating formation of a structure of a first embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention
- FIG. 5B is a partial cross-sectional view illustrating formation of a structure of a second embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention
- FIG. 5C is a partial cross-sectional view illustrating formation of a structure of a third embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention
- FIGS. 6A , 6 B and 6 C are a partial cross-sectional views illustrating completion respectively of the first, second and third embodiments of the present invention, common to all methods of fabricating the trigger device of the present invention;
- FIG. 7 is a partial cross-section view of a completed trigger device according to a fourth embodiment of the present invention.
- FIG. 8 is a partial cross-section view of a completed trigger device according to a fifth embodiment of present invention.
- FIGS. 9A , 9 B and 9 C are partial cross-section views of a completed trigger device according to respectively a sixth, seventh and eight embodiment of the present invention.
- FIG. 10 is a first exemplary ESD protection circuit utilizing a trigger device according to the present invention.
- FIG. 11 is a second exemplary ESD protection circuit utilizing a trigger device according to the present invention.
- FIG. 12 is an exemplary ESD protected voltage clamp circuit utilizing a trigger device according to the present invention.
- FIG. 13 is an exemplary ESD protected voltage clamp circuit for SiGe applications utilizing a trigger device according to the present invention
- the trigger device of the present invention is easily co-fabricated and integrated into many of today's technologies.
- the trigger device of the present invention may be fabricated on the same integrated circuit chip as CMOS, BiCMOS, BiCMOS Si, BiCMOS SiGe and BiCMOS SiGeC devices sharing CMOS, BiCMOS, BiCMOS Si, BiCMOS SiGe and BiCMOS SiGeC technology process steps.
- FIG. 1 is a schematic diagram of a trigger device according to the present invention.
- a trigger device 100 includes an N-channel field effect transistor (NFET) 105 , having a source contact 110 , a drain contact 115 , a gate contact 120 and a body contact 125 .
- Trigger device 100 further includes vertical NPN bipolar transistors (NPN) 130 A and 130 B.
- the collector of NPN 130 A is the source of NFET 105 and the collector of NPN 130 B is the drain of NFET 105 .
- the base of NPNs 130 A and 130 B are the body of NFET 105 .
- the emitters of NPNs 130 A and 130 B are N-type modulator 135 under the body of NFET 105 as described infra.
- a modulation contact 140 is connected to modulator 135 .
- modulator 135 can be formed concurrently with formation of a triple well CMOS n-band, a bipolar subcollector, a buried n-layer or a SiGe pedestal structure.
- Two variable resistors 145 A and 145 B which are structurally paths in the body of NFET 105 to body contact 125 , are connected respectively between the collectors of NPNs 145 A and 145 B and body contact 125 .
- Variable resistors 145 A and 145 B are “variable” because a voltage applied to modulation contact 140 physically shrinks the size of the body of NFET 105 in specific regions as described infra. It should be understood, that trigger device 100 is a single solid-state device fabricated in an isolated P-well as described infra.
- trigger device 100 is illustrated as having NFET, NPN bipolar transistor and an N-type modulation layer elements (in an isolated P-well), a trigger device can be fabricated having a P-channel field effect transistor (PFET), PNP bipolar transistor and a P-type modulation layer (in an isolated N-well). In the latter case, the emitters would be source/drains of the PFET and the collector the buried P-type layer.
- PFETs and PFETs are both examples of metal-oxide-silicon field effect transistors (MOSFETs).
- FIG. 2 is a plot of the characteristic trigger device current-voltage curve for a trigger device according to the present invention.
- IV curve 150 has four distinct voltage regions: a turn-on region 155 , an operating region 160 (which overlaps a modulation breakdown region 165 ) and an avalanche breakdown region 170 .
- a turn-on region 155 As gate voltage is increased beyond a threshold voltage 175 , the current between the source/drain of the NFET portion of the trigger device increases and levels off as the voltage is increased into operating region 160 (with no modulation bias applied to the modulator).
- avalanche breakdown region 170 curve 150 assumes a bipolar-like IV avalanche breakdown characteristic shape depicted as portion AVBD of curve 150 .
- MC portions of curve 150 are due to the vertical NPNs turning on and conducting. Modulation breakdown occurs over a narrow range of gate voltage than the range of gate voltage avalanche breakdown occurs at and has a steeper current/voltage slope. The higher the modulation-bias the lower the voltage at which modulated breakdown occurs. Thus, the trigger voltage (gate voltage) can be precisely tuned.
- the gate voltage at which MC occurs is a function of the distance of the modulator from the surface of the silicon.
- An example is the fourth embodiment of the present invention illustrated in FIG. 7 and described infra. In these embodiments, the closer the modulator is to the surface of the silicon, the lower is the voltage that modulation breakdown occurs at.
- FIGS. 3A through 3D are partial cross-sectional views illustrating a first portion of a first method of the fabrication of the trigger device of the present invention.
- a P-type substrate 200 is provided having a doping level of about intrinsic to 10 16 atoms/cm 3 .
- an N-type implant of a dose of about 10 12 to 10 17 atoms/cm 2 at an energy of about 50 KEV to 3 MEV is performed to form modulator 205 a distance “D 1 ” below surface 210 of substrate 200 .
- this implant may be the subcollector implant of the bipolar device.
- “D 1 ” is about 0.2 to 3 microns.
- deep trench isolation 215 and shallow trench isolation 220 are formed in substrate 200 .
- Deep trench isolation 215 contacts sides 225 of modulator 205 .
- Deep trench isolation 215 and modulator 205 define a body region 230 in substrate 200 .
- an N-type reach through 235 is formed from top surface 210 of substrate 200 to modulator 205 .
- modulator 205 can be formed concurrently with formation of a triple well CMOS n-band, a bipolar subcollector, a buried n-layer or a SiGe pedestal structure.
- FIG. 3E is a plan view of FIG. 3D .
- deep trench isolation 215 completely surrounds modulator 205 and thus defines body region 230 and isolates the body region from the rest of substrate 200 (see FIG. 3D ).
- Shallow trench isolation 220 is not illustrated in FIG. 3E for clarity.
- FIGS. 4A through 4D are partial cross-sectional views illustrating a first portion of a second method of the fabrication of the trigger device of the present invention.
- a P-type substrate 300 is provided having a doping level of about intrinsic to 10 20 atoms/cm 3 and an N-type ion implant of a dose of about 10 12 to 10 17 atoms/cm 2 at an energy of about 5 KEV to 3 MEV is performed to form modulator 305 a distance “D 2 ” from a top surface 307 of substrate 300 into the substrate.
- this implant may be the subcollector implant of the bipolar device.
- “D 2 ” is about 0 to 0.5 microns.
- an epitaxial silicon layer 312 of thickness “D 3 ” is formed on top surface 307 of substrate 300 .
- “D 3 ” is about 0.2 to 3 microns.
- Modulator 305 out-diffusions into epitaxial layer 312 so modulator 305 is a distance “D 4 ” from top surface 317 of epitaxial layer 312 .
- “D 4 ” is about 0.2 to 3 microns.
- FIG. 4C deep trench isolation 315 and shallow trench isolation 320 are formed in substrate 300 . Deep trench isolation 315 contacts sides 325 of modulator 305 .
- modulator 305 can be formed concurrently with formation of a BiCMOS HBT subcollector or by ion implantation below a bipolar sub-collector.
- Deep trench isolation 315 and modulator 305 define a body region 330 in substrate 300 .
- an N-type reach through 335 is formed from top surface 317 of epitaxial layer 312 to modulator 305 .
- deep trench isolation 315 completely surrounds modulator 305 and thus defines body region 330 and isolates the body region from the rest of substrate 300 and epitaxial layer 312 .
- the description of the present invention will continue using the first method of fabrication of the trigger device as illustrated in FIGS. 3A through 3D and described supra as an example.
- the description of the present invention could also be continued using the second method of fabrication as illustrated in FIGS. 4A through 4D as well.
- FIG. 5A is a partial cross-sectional view illustrating formation of a structure of a first embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention.
- a modulator extension 240 A is formed under a region 245 where an NFET will be formed (see FIG. 6A ).
- modulator extension 240 A can be formed concurrently with formation of a bipolar subcollector or a SiGe pedestal structure.
- An N-type ion implant of a dose of about 10 12 to 10 20 atoms/cm 2 at an energy of about 5 KEV to 1 MEV is performed to form modulator extension 240 A a distance “D 5 ” from top surface 210 of substrate 200 .
- “D 5 ” is about 0.2 to 3 microns.
- Formation of modulator extension 240 A is followed by a P-well P-type ion implant of a dose of about 10 11 to 10 20 atoms/cm 2 at an energy of about 5 KEV to 3 MEV into body 230 .
- the completed trigger device is illustrated in FIG. 6A and described infra.
- FIG. 5B is a partial cross-sectional view illustrating formation of a structure of a second embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention.
- a modulator extension 240 B is formed between region 245 where an NFET will be formed (see FIG. 6B ) and a region 250 where a body contact will be formed.
- An N-type ion implant of a dose of about 10 12 to 10 20 atoms/cm 2 at an energy of about 5 KEV to 1 MEV is performed to form modulator extension 240 B a distance “D 6 ” from top surface 210 of substrate 200 .
- “D 6 ” is about 0 to 2 microns.
- modulator extension 240 B Formation of modulator extension 240 B is followed by a P-well P-type ion implant of a dose of about 10 11 to 10 20 atoms/cm 2 at an energy of about KEV to 3 MEV into body 230 .
- the completed trigger device is illustrated in FIG. 6B and described infra.
- FIG. 5C is a partial cross-sectional view illustrating formation of a structure of a third embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention.
- a modulator extension 240 C is formed between region 255 where a body contact will be formed and a region 255 where a modulator contact will be formed.
- An N-type ion implant of a dose of about 10 12 to 10 20 atoms/cm 2 at an energy of about 5 KEV to 1 MEV is performed to form modulator extension 240 C a distance “D 7 ” from top surface 210 of substrate 200 .
- “D 7 ” is about 0 to 2 microns.
- modulator extension 240 C Formation of modulator extension 240 C is followed by a P-well P-type ion implant of a dose of about 10 10 to 10 20 atoms/cm 2 at an energy of about 5 KEV to 3 MEV into body 230 .
- the completed trigger device is illustrated in FIG. 6C and described infra.
- FIGS. 5A , 5 B and 5 C illustrate three different positions where a modulator extension may be formed.
- FIGS. 6A , 6 B and 6 C are a partial cross-sectional views illustrating completion respectively of the first, second and third embodiments of the present invention, common to all methods of fabricating the trigger device of the present invention.
- an NFET 265 comprising source/drains 270 , gate 275 and body 230 is formed by any number of methods well known to one of ordinary skill in the art.
- source/drains 270 are formed by an N-type ion implant of a dose of about 10 12 to 10 20 atoms/cm 2 at an energy of about 3 KEV to 100 KEV to a depth of “D 8 .”
- “D 8 ” is about 0.05 to 0.5 microns. The deeper the implant, the higher the resistance of the resulting resistors 145 A and 145 B.
- a P+ body 285 contact and an N+ modulator contact 290 are formed to body region 230 and reach through 235 respectively.
- FIGS. 6A , 6 B and 6 C application of a bias voltage to modulator 205 and modulator extension 240 A has the dual effect of increasing the resistance of resistors 145 A and 145 B and reducing the base width (and hence turn on voltage) of NPNs 130 A and 130 B.
- the effect of reducing base width has much more effect in FIG. 6A than in FIGS. 6B and 6C .
- Electrical modulation of body 230 by modulator 205 occurs when a voltage bias is applied between modulator 230 and body 205 . This causes a depletion zones to extend out from modulator 230 into body 205 , reducing the vertical thickness of body 230 and increasing the lateral resistance of the body. These two effects define electrical modulation of body 230 by modulator 205 .
- modulator extensions 240 A, 240 B and 240 C are optional and by selecting distance “D 1 ” of FIG. 3B or distance D 3 and/or distance D 4 of FIG. 4B , the resistance of variable resistors 145 A and 145 B and base width of NPNs 130 A and 130 B can be controlled, thus controlling the gate voltage at which modulation breakdown occurs.
- This type of trigger device is illustrated in FIG. 7 and described infra.
- FIG. 7 is a partial cross-section view of a completed trigger device according to a fourth embodiment of the present invention.
- FIG. 7A is similar to FIG. 6A , except there is no modulator extension.
- Trigger voltage is controlled by controlling the distance “D 9 ” between modulator 205 and source/drains 270 .
- FIG. 8 is a partial cross-section view of a completed trigger device according to a fifth embodiment of present invention.
- NFET 265 includes multiple source fingers 270 A, multiple drain fingers 270 B and multiple gate fingers 275 .
- Modulation breakdown occurs because of the sum of the leakage of all the NPNs exceeds a threshold current.
- a 4-finger trigger device had a modulation breakdown voltage of 5.5 volts and a similar 16-finger trigger device had a modulation breakdown voltage of 4.0 volts.
- FIGS. 9A , 9 B and 9 C are a partial cross-section views of a completed trigger device according to respectively a sixth, seventh and eight embodiment of the present invention.
- FIG. 9A is similar to FIG. 6A , except deep trench isolation 215 (see FIG. 6A ) is replaced with diffused isolation 295 and no reach through 235 is required (see FIG. 6A ).
- Modulator contact 290 is formed to isolation 295 .
- FIG. 9B is similar to FIG. 6B except deep trench isolation 215 is replaced with diffused isolation 295 and no reach through 235 is required (see FIG. 6A ).
- Modulator contact 290 is formed to isolation 295 .
- FIG. 9C is similar to FIG. 6C except deep trench isolation 215 is replaced with diffused isolation 295 and no reach through 235 is required (see FIG. 6C ).
- Modulator contact 290 is formed to isolation 295 .
- Diffused isolation 295 will have a small effect on the gate voltage that will cause modulation breakdown to occur at a lower voltage than with a deep trench isolation as body 230 will become slightly smaller as a depletion zone grows around diffused isolation 295 and some leakage current will flow from the source/drain to modulator 205 through diffused isolation 295 .
- the present invention may be practices with trench isolation (TI) technology, where the deep trench is formed after the NFET is fabricated, but before interconnection contact formation.
- TI trench isolation
- the present invention may also be practiced in single, double and triple well CMOS technology as well as SiGe and SiGeC BiCMOS technology.
- the present invention may be practiced on bulk silicon, silicon on insulator (SOI) and GaAs substrates.
- FIG. 10 is a schematic diagram of a first exemplary ESD protection circuit utilizing trigger device 100 according to the present invention.
- ESD circuit 400 includes trigger device 100 , an I/O pad 405 , a resistor 410 , a diode 415 , a PFET 420 and an NFET 425 .
- the drain connection of trigger device 100 is connected to pad 405 and to the gates of PFET 420 and NFET 425 .
- the modulator connection of trigger device 100 is connected to substrate through diode 415 .
- the source of trigger device 100 is connected to ground and to the modulator contact of the trigger device.
- the gate of trigger device 100 is connected to ground through resistor 410 .
- the source of PFET 420 is connected to VDD and the source of NFET 425 is connected to ground.
- the drains of PFET 420 and NFET 425 are the protected input/output gate of ESD circuit 400 .
- FIG. 11 is a schematic diagram of second exemplary ESD protection circuit utilizing trigger device 100 according to the present invention.
- ESD circuit 430 includes trigger device 100 , a pad 435 , a resistor 440 , a diode 445 , double gated diodes 455 and 460 , a PFET 465 and an NFET 470 .
- the drain of trigger device 100 is connected to pad 435 and through resistor 450 to the anode of diode 455 , the cathode of diode 460 and the gates of PFET 465 and NFET 470 .
- the modulator contact of trigger device 100 is connected to substrate through diode 445 .
- the source of trigger device 100 is connected to ground and to the modulator contact of the trigger device.
- the gate of trigger device 100 is connected to ground through resistor 440 .
- the cathode of diode 455 and the source of PFET 465 are connected to VDD and the anode of diode 460 and the source of NFET 470 are connected to ground.
- the drains of NFET 465 and NFET 470 are the protected input/output gate of ESD circuit 430 .
- FIG. 12 is an exemplary ESD protected voltage clamp circuit utilizing trigger device 100 according to the present invention.
- clamp circuit 475 includes trigger device 100 , a pad 480 , resistors 485 and 487 , a diode 490 , PFETs 495 , 500 and 505 and NFETs 510 , 515 , 520 and 525 .
- the drain of trigger device 100 is connected to VDD as are the sources of PFETs 495 , 500 and 505 and the drain of NFET 525 .
- the modulator of trigger device 100 is connected to the gates of PFET 495 and NFET 510 .
- the source of trigger device 100 is connected to ground through resistor 487 as well as to the modulator contact of the trigger device.
- the gate of trigger device 100 is connected to ground through resistor 485 .
- the modulator of trigger device 100 is also connected to substrate through diode 490 .
- the sources of NFETs 510 , 515 , 520 and 525 are connected to ground.
- the drains of PFET 495 and NFET 510 are connected to the gates of PFET 500 and NFET 515 .
- the drains of PFET 500 and NFET 515 are connected to the gates of PFET 505 and NFET 520 .
- the drains of PFET 505 and NFET 520 are connected to the gate of NFET 525 .
- FIG. 13 is an exemplary ESD protected voltage clamp circuit for SiGe applications utilizing a trigger device according to the present invention.
- clamp circuit 530 includes trigger device 100 , resistors 535 , 540 and 545 and a SiGe NPN bipolar transistor 550 .
- the drain connection of trigger device 100 is connected to VDD and to the collector of NPN 550 425 .
- the modulator connection of trigger device 100 is connected to the source contact of the trigger device, the base of NPN 550 and to VSS through resistor 540 .
- the gate of trigger device 100 is connected to ground through resistor 535 .
- the emitter of NPN is connected to VSS through resistor 545 .
- the present invention provides a compact trigger device having a precisely set trigger voltage that may be integrated into a variety of technologies including but not limited to CMOS, BiCMOS, BiCMOS Si, BiCMOS SiGe and BiCMOS SiGeC.
Landscapes
- Bipolar Transistors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A trigger device. The device includes: a MOSFET comprising a source, a drain, a gate and a body; a modulating layer under the body; body and modulating layer contacts, the body contact separated from the source, drain and modulating contact by dielectric isolation in the body; the modulating layer contact separated from the source and drain by the dielectric isolation, the source and drain extending from a top surface of the body into the body a first distance, the body contact extending a second distance and the dielectric isolation extending a third distance, the third distance greater than the first or second distances; a first vertical bipolar transistor comprising the source, the body and the modulating layer; and a second vertical bipolar transistor comprising the drain, the body and the modulating layer.
Description
- This application is a division of copending application Ser. No. 11/201,023 filed on Aug. 10, 2005, which is a division of application Ser. No. 10/707,289, filed on Dec. 3, 2003, now U.S. Pat. No. 6,975,015.
- The present invention relates to the field of integrated circuits; more specifically, it relates to a modulated trigger device and the method of fabricating the device.
- Trigger circuits are used in electrostatic discharge (ESD) protection circuits, voltage clamping circuits and numerous other circuits when an event must be detected and reacted to quickly.
- A first aspect of the present invention is a trigger device comprising: a lateral MOSFET comprising a source, a drain, a gate and a body; a modulating layer under and in contact with the body; a body contact and a modulating layer contact, the body contact separated from the source, the drain and the modulating contact by dielectric isolation formed in the body; the modulating layer contact separated from the source and the drain by the dielectric isolation, the source and drain extending from a top surface of the body into the body a first distance, the body contact extending from the top surface of the body into the body a second distance, the dielectric isolation extending from the top surface of the body into the body a third distance, the third distance greater than the first or second distances; a first vertical bipolar transistor comprising the source, the body and the modulating layer; and a second vertical bipolar transistor comprising the drain, the body and the modulating layer.
- The features of the invention are set forth in the appended claims. The invention itself, however, will be best understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
-
FIG. 1 is a schematic diagram of a trigger device according to the present invention; -
FIG. 2 is a plot of the characteristic trigger device current-voltage curve for a trigger device according to the present invention; -
FIGS. 3A through 3D are partial cross-sectional views illustrating a first portion of a first method of the fabrication of the trigger device of the present invention; -
FIG. 3E is a top view ofFIG. 3E ; -
FIGS. 4A through 4D are partial cross-sectional views illustrating a first portion of a second method of the fabrication of the trigger device of the present invention; -
FIG. 5A is a partial cross-sectional view illustrating formation of a structure of a first embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention; -
FIG. 5B is a partial cross-sectional view illustrating formation of a structure of a second embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention; -
FIG. 5C is a partial cross-sectional view illustrating formation of a structure of a third embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention; -
FIGS. 6A , 6B and 6C are a partial cross-sectional views illustrating completion respectively of the first, second and third embodiments of the present invention, common to all methods of fabricating the trigger device of the present invention; -
FIG. 7 is a partial cross-section view of a completed trigger device according to a fourth embodiment of the present invention; -
FIG. 8 is a partial cross-section view of a completed trigger device according to a fifth embodiment of present invention; -
FIGS. 9A , 9B and 9C are partial cross-section views of a completed trigger device according to respectively a sixth, seventh and eight embodiment of the present invention; -
FIG. 10 is a first exemplary ESD protection circuit utilizing a trigger device according to the present invention; -
FIG. 11 is a second exemplary ESD protection circuit utilizing a trigger device according to the present invention; and -
FIG. 12 is an exemplary ESD protected voltage clamp circuit utilizing a trigger device according to the present invention; and -
FIG. 13 is an exemplary ESD protected voltage clamp circuit for SiGe applications utilizing a trigger device according to the present invention - The trigger device of the present invention is easily co-fabricated and integrated into many of today's technologies. For example, the trigger device of the present invention may be fabricated on the same integrated circuit chip as CMOS, BiCMOS, BiCMOS Si, BiCMOS SiGe and BiCMOS SiGeC devices sharing CMOS, BiCMOS, BiCMOS Si, BiCMOS SiGe and BiCMOS SiGeC technology process steps.
-
FIG. 1 is a schematic diagram of a trigger device according to the present invention. InFIG. 1 , atrigger device 100 includes an N-channel field effect transistor (NFET) 105, having asource contact 110, adrain contact 115, agate contact 120 and abody contact 125.Trigger device 100 further includes vertical NPN bipolar transistors (NPN) 130A and 130B. The collector of NPN 130A is the source of NFET 105 and the collector of NPN 130B is the drain of NFET 105. The base of NPNs 130A and 130B are the body of NFET 105. The emitters ofNPNs type modulator 135 under the body of NFET 105 as described infra. Amodulation contact 140 is connected tomodulator 135. Depending upon the technology of the primary devices of an integrated circuit,modulator 135 can be formed concurrently with formation of a triple well CMOS n-band, a bipolar subcollector, a buried n-layer or a SiGe pedestal structure. Twovariable resistors body contact 125, are connected respectively between the collectors ofNPNs body contact 125.Variable resistors modulation contact 140 physically shrinks the size of the body ofNFET 105 in specific regions as described infra. It should be understood, thattrigger device 100 is a single solid-state device fabricated in an isolated P-well as described infra. - While
trigger device 100 is illustrated as having NFET, NPN bipolar transistor and an N-type modulation layer elements (in an isolated P-well), a trigger device can be fabricated having a P-channel field effect transistor (PFET), PNP bipolar transistor and a P-type modulation layer (in an isolated N-well). In the latter case, the emitters would be source/drains of the PFET and the collector the buried P-type layer. NFETs and PFETs are both examples of metal-oxide-silicon field effect transistors (MOSFETs). -
FIG. 2 is a plot of the characteristic trigger device current-voltage curve for a trigger device according to the present invention. InFIG. 2 , IVcurve 150 has four distinct voltage regions: a turn-onregion 155, an operating region 160 (which overlaps a modulation breakdown region 165) and anavalanche breakdown region 170. In turn onregion 155, as gate voltage is increased beyond athreshold voltage 175, the current between the source/drain of the NFET portion of the trigger device increases and levels off as the voltage is increased into operating region 160 (with no modulation bias applied to the modulator). As the voltage increases intoavalanche breakdown region 170,curve 150 assumes a bipolar-like IV avalanche breakdown characteristic shape depicted as portion AVBD ofcurve 150. - However, if a modulation bias is applied to the modulator, a family of curves depicted as MC portions of curve 150 (for modulated conduction) are generated which result in a high current flow at a much lower gate voltage. MC portions of
curve 150 are due to the vertical NPNs turning on and conducting. Modulation breakdown occurs over a narrow range of gate voltage than the range of gate voltage avalanche breakdown occurs at and has a steeper current/voltage slope. The higher the modulation-bias the lower the voltage at which modulated breakdown occurs. Thus, the trigger voltage (gate voltage) can be precisely tuned. There are several embodiments of the present invention, described infra, that result incurve 150 in the manner just described. - There are also embodiments of the present invention that result in
curve 150 with zero modulation bias applied. These embodiments employ a multiple finger NFET with all fingers formed in the same isolated P-well. An example is the fifth embodiment of the present invention illustrated inFIG. 8 and described infra. In these embodiments, the more fingers formed in the same well, the lower the voltage at which modulation breakdown will occur. - Finally, there are embodiments of the present invention in which there is no AVBD portion of
curve 150, only an MC portion. In these embodiments, the gate voltage at which MC occurs is a function of the distance of the modulator from the surface of the silicon. An example is the fourth embodiment of the present invention illustrated inFIG. 7 and described infra. In these embodiments, the closer the modulator is to the surface of the silicon, the lower is the voltage that modulation breakdown occurs at. -
FIGS. 3A through 3D are partial cross-sectional views illustrating a first portion of a first method of the fabrication of the trigger device of the present invention. InFIG. 3A , a P-type substrate 200 is provided having a doping level of about intrinsic to 1016 atoms/cm3. InFIG. 3B , an N-type implant of a dose of about 1012 to 1017 atoms/cm2 at an energy of about 50 KEV to 3 MEV is performed to form modulator 205 a distance “D1” belowsurface 210 ofsubstrate 200. In BiCMOS this implant may be the subcollector implant of the bipolar device. In one example, “D1” is about 0.2 to 3 microns. InFIG. 3C ,deep trench isolation 215 andshallow trench isolation 220 are formed insubstrate 200.Deep trench isolation 215contacts sides 225 ofmodulator 205.Deep trench isolation 215 andmodulator 205 define abody region 230 insubstrate 200. InFIG. 3D , an N-type reach through 235 is formed fromtop surface 210 ofsubstrate 200 tomodulator 205. Depending upon the technology of the primary devices of an integrated circuit,modulator 205 can be formed concurrently with formation of a triple well CMOS n-band, a bipolar subcollector, a buried n-layer or a SiGe pedestal structure. -
FIG. 3E is a plan view ofFIG. 3D . InFIG. 3E , it is apparent thatdeep trench isolation 215 completely surroundsmodulator 205 and thus definesbody region 230 and isolates the body region from the rest of substrate 200 (seeFIG. 3D ).Shallow trench isolation 220 is not illustrated inFIG. 3E for clarity. -
FIGS. 4A through 4D are partial cross-sectional views illustrating a first portion of a second method of the fabrication of the trigger device of the present invention. InFIG. 4A , a P-type substrate 300 is provided having a doping level of about intrinsic to 1020 atoms/cm3 and an N-type ion implant of a dose of about 1012 to 1017 atoms/cm2 at an energy of about 5 KEV to 3 MEV is performed to form modulator 305 a distance “D2” from atop surface 307 ofsubstrate 300 into the substrate. In BiCMOS this implant may be the subcollector implant of the bipolar device. In one example, “D2” is about 0 to 0.5 microns. InFIG. 4B , anepitaxial silicon layer 312 of thickness “D3” is formed ontop surface 307 ofsubstrate 300. In one example, “D3” is about 0.2 to 3 microns.Modulator 305 out-diffusions intoepitaxial layer 312 so modulator 305 is a distance “D4” fromtop surface 317 ofepitaxial layer 312. In one example, “D4” is about 0.2 to 3 microns. InFIG. 4C ,deep trench isolation 315 andshallow trench isolation 320 are formed insubstrate 300.Deep trench isolation 315contacts sides 325 ofmodulator 305. Depending upon the technology of the primary devices of an integrated circuit,modulator 305 can be formed concurrently with formation of a BiCMOS HBT subcollector or by ion implantation below a bipolar sub-collector.Deep trench isolation 315 andmodulator 305 define abody region 330 insubstrate 300. InFIG. 4D , an N-type reach through 335 is formed fromtop surface 317 ofepitaxial layer 312 tomodulator 305. Similarly to what was described supra in reference toFIGS. 3D and 3E ,deep trench isolation 315 completely surroundsmodulator 305 and thus definesbody region 330 and isolates the body region from the rest ofsubstrate 300 andepitaxial layer 312. - The description of the present invention will continue using the first method of fabrication of the trigger device as illustrated in
FIGS. 3A through 3D and described supra as an example. The description of the present invention could also be continued using the second method of fabrication as illustrated inFIGS. 4A through 4D as well. -
FIG. 5A is a partial cross-sectional view illustrating formation of a structure of a first embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention. InFIG. 5A , amodulator extension 240A is formed under aregion 245 where an NFET will be formed (seeFIG. 6A ). Depending upon the technology of the primary devices of an integrated circuit,modulator extension 240A can be formed concurrently with formation of a bipolar subcollector or a SiGe pedestal structure. An N-type ion implant of a dose of about 1012 to 1020 atoms/cm2 at an energy of about 5 KEV to 1 MEV is performed to formmodulator extension 240A a distance “D5” fromtop surface 210 ofsubstrate 200. In one example, “D5” is about 0.2 to 3 microns. Formation ofmodulator extension 240A is followed by a P-well P-type ion implant of a dose of about 1011 to 1020 atoms/cm2 at an energy of about 5 KEV to 3 MEV intobody 230. The completed trigger device is illustrated inFIG. 6A and described infra. -
FIG. 5B is a partial cross-sectional view illustrating formation of a structure of a second embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention. InFIG. 5B , amodulator extension 240B is formed betweenregion 245 where an NFET will be formed (seeFIG. 6B ) and a region 250 where a body contact will be formed. An N-type ion implant of a dose of about 1012 to 1020 atoms/cm2 at an energy of about 5 KEV to 1 MEV is performed to formmodulator extension 240B a distance “D6” fromtop surface 210 ofsubstrate 200. In one example, “D6” is about 0 to 2 microns. Formation ofmodulator extension 240B is followed by a P-well P-type ion implant of a dose of about 1011 to 1020 atoms/cm2 at an energy of about KEV to 3 MEV intobody 230. The completed trigger device is illustrated inFIG. 6B and described infra. -
FIG. 5C is a partial cross-sectional view illustrating formation of a structure of a third embodiment of the present invention, common to all methods of fabricating the trigger device of the present invention. InFIG. 5C , amodulator extension 240C is formed betweenregion 255 where a body contact will be formed and aregion 255 where a modulator contact will be formed. An N-type ion implant of a dose of about 1012 to 1020 atoms/cm2 at an energy of about 5 KEV to 1 MEV is performed to formmodulator extension 240C a distance “D7” fromtop surface 210 ofsubstrate 200. In one example, “D7” is about 0 to 2 microns. Formation ofmodulator extension 240C is followed by a P-well P-type ion implant of a dose of about 1010 to 1020 atoms/cm2 at an energy of about 5 KEV to 3 MEV intobody 230. The completed trigger device is illustrated inFIG. 6C and described infra. - Thus,
FIGS. 5A , 5B and 5C illustrate three different positions where a modulator extension may be formed. -
FIGS. 6A , 6B and 6C are a partial cross-sectional views illustrating completion respectively of the first, second and third embodiments of the present invention, common to all methods of fabricating the trigger device of the present invention. InFIGS. 6A , 6B, and 6C, anNFET 265 comprising source/drains 270,gate 275 andbody 230 is formed by any number of methods well known to one of ordinary skill in the art. In one example, source/drains 270 are formed by an N-type ion implant of a dose of about 1012 to 1020 atoms/cm2 at an energy of about 3 KEV to 100 KEV to a depth of “D8.” In one example, “D8” is about 0.05 to 0.5 microns. The deeper the implant, the higher the resistance of the resultingresistors P+ body 285 contact and anN+ modulator contact 290 are formed tobody region 230 and reach through 235 respectively. - In
FIGS. 6A , 6B and 6C, application of a bias voltage tomodulator 205 andmodulator extension 240A has the dual effect of increasing the resistance ofresistors NPNs FIG. 6A than inFIGS. 6B and 6C . - Electrical modulation of
body 230 bymodulator 205 occurs when a voltage bias is applied betweenmodulator 230 andbody 205. This causes a depletion zones to extend out frommodulator 230 intobody 205, reducing the vertical thickness ofbody 230 and increasing the lateral resistance of the body. These two effects define electrical modulation ofbody 230 bymodulator 205. - It should be noted that formation of
modulator extensions FIG. 3B or distance D3 and/or distance D4 ofFIG. 4B , the resistance ofvariable resistors NPNs FIG. 7 and described infra. -
FIG. 7 is a partial cross-section view of a completed trigger device according to a fourth embodiment of the present invention.FIG. 7A is similar toFIG. 6A , except there is no modulator extension. Trigger voltage is controlled by controlling the distance “D9” betweenmodulator 205 and source/drains 270. -
FIG. 8 is a partial cross-section view of a completed trigger device according to a fifth embodiment of present invention. InFIG. 8 ,NFET 265 includesmultiple source fingers 270A,multiple drain fingers 270B andmultiple gate fingers 275. Modulation breakdown occurs because of the sum of the leakage of all the NPNs exceeds a threshold current. In one experiment, a 4-finger trigger device had a modulation breakdown voltage of 5.5 volts and a similar 16-finger trigger device had a modulation breakdown voltage of 4.0 volts. -
FIGS. 9A , 9B and 9C are a partial cross-section views of a completed trigger device according to respectively a sixth, seventh and eight embodiment of the present invention.FIG. 9A is similar toFIG. 6A , except deep trench isolation 215 (seeFIG. 6A ) is replaced with diffusedisolation 295 and no reach through 235 is required (seeFIG. 6A ).Modulator contact 290 is formed toisolation 295.FIG. 9B is similar toFIG. 6B exceptdeep trench isolation 215 is replaced with diffusedisolation 295 and no reach through 235 is required (seeFIG. 6A ).Modulator contact 290 is formed toisolation 295.FIG. 9C is similar toFIG. 6C exceptdeep trench isolation 215 is replaced with diffusedisolation 295 and no reach through 235 is required (seeFIG. 6C ).Modulator contact 290 is formed toisolation 295. -
Diffused isolation 295 will have a small effect on the gate voltage that will cause modulation breakdown to occur at a lower voltage than with a deep trench isolation asbody 230 will become slightly smaller as a depletion zone grows around diffusedisolation 295 and some leakage current will flow from the source/drain to modulator 205 through diffusedisolation 295. - In addition to deep trench isolation and diffused isolation, the present invention may be practices with trench isolation (TI) technology, where the deep trench is formed after the NFET is fabricated, but before interconnection contact formation. The present invention may also be practiced in single, double and triple well CMOS technology as well as SiGe and SiGeC BiCMOS technology. The present invention may be practiced on bulk silicon, silicon on insulator (SOI) and GaAs substrates.
-
FIG. 10 is a schematic diagram of a first exemplary ESD protection circuit utilizingtrigger device 100 according to the present invention. InFIG. 10 ,ESD circuit 400 includestrigger device 100, an I/O pad 405, aresistor 410, adiode 415, aPFET 420 and anNFET 425. The drain connection oftrigger device 100 is connected to pad 405 and to the gates ofPFET 420 andNFET 425. The modulator connection oftrigger device 100 is connected to substrate throughdiode 415. The source oftrigger device 100 is connected to ground and to the modulator contact of the trigger device. The gate oftrigger device 100 is connected to ground throughresistor 410. The source ofPFET 420 is connected to VDD and the source ofNFET 425 is connected to ground. The drains ofPFET 420 andNFET 425 are the protected input/output gate ofESD circuit 400. -
FIG. 11 is a schematic diagram of second exemplary ESD protection circuit utilizingtrigger device 100 according to the present invention. InFIG. 11 ,ESD circuit 430 includestrigger device 100, apad 435, aresistor 440, adiode 445, doublegated diodes PFET 465 and anNFET 470. The drain oftrigger device 100 is connected to pad 435 and throughresistor 450 to the anode ofdiode 455, the cathode ofdiode 460 and the gates ofPFET 465 andNFET 470. The modulator contact oftrigger device 100 is connected to substrate throughdiode 445. The source oftrigger device 100 is connected to ground and to the modulator contact of the trigger device. The gate oftrigger device 100 is connected to ground throughresistor 440. The cathode ofdiode 455 and the source ofPFET 465 are connected to VDD and the anode ofdiode 460 and the source ofNFET 470 are connected to ground. The drains ofNFET 465 andNFET 470 are the protected input/output gate ofESD circuit 430. -
FIG. 12 is an exemplary ESD protected voltage clamp circuit utilizingtrigger device 100 according to the present invention. InFIG. 12 ,clamp circuit 475 includestrigger device 100, a pad 480,resistors diode 490,PFETs NFETs trigger device 100 is connected to VDD as are the sources ofPFETs NFET 525. The modulator oftrigger device 100 is connected to the gates ofPFET 495 andNFET 510. The source oftrigger device 100 is connected to ground throughresistor 487 as well as to the modulator contact of the trigger device. The gate oftrigger device 100 is connected to ground throughresistor 485. The modulator oftrigger device 100 is also connected to substrate throughdiode 490. The sources ofNFETs PFET 495 andNFET 510 are connected to the gates ofPFET 500 andNFET 515. The drains ofPFET 500 andNFET 515 are connected to the gates ofPFET 505 andNFET 520. The drains ofPFET 505 andNFET 520 are connected to the gate ofNFET 525. -
FIG. 13 is an exemplary ESD protected voltage clamp circuit for SiGe applications utilizing a trigger device according to the present invention. InFIG. 13 ,clamp circuit 530 includestrigger device 100,resistors bipolar transistor 550. The drain connection oftrigger device 100 is connected to VDD and to the collector ofNPN 550 425. The modulator connection oftrigger device 100 is connected to the source contact of the trigger device, the base ofNPN 550 and to VSS throughresistor 540. The gate oftrigger device 100 is connected to ground throughresistor 535. The emitter of NPN is connected to VSS throughresistor 545. - Therefore, the present invention provides a compact trigger device having a precisely set trigger voltage that may be integrated into a variety of technologies including but not limited to CMOS, BiCMOS, BiCMOS Si, BiCMOS SiGe and BiCMOS SiGeC.
- The description of the embodiments of the present invention is given above for the understanding of the present invention. It will be understood that the invention is not limited to the particular embodiments described herein, but is capable of various modifications, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore, it is intended that the following claims cover all such modifications and changes as fall within the true spirit and scope of the invention.
Claims (6)
1. A trigger device comprising:
a lateral MOSFET comprising a source, a drain, a gate and a body;
a modulating layer under and in contact with said body;
a body contact and a modulating layer contact, said body contact separated from said source, said drain and said modulating contact by dielectric isolation formed in said body; said modulating layer contact separated from said source and said drain by said dielectric isolation, said source and drain extending from a top surface of said body into said body a first distance, said body contact extending from said top surface of said body into said body a second distance, said dielectric isolation extending from said top surface of said body into said body a third distance, said third distance greater than said first or second distances;
a first vertical bipolar transistor comprising said source, said body and said modulating layer; and
a second vertical bipolar transistor comprising said drain, said body and said modulating layer.
2. The trigger device of claim 1 , wherein said source, said drain or both said source and said drain comprise multiple fingers and said first vertical bipolar transistor, said second vertical bipolar transistor or both said first and second vertical bipolar transistors comprise multiple bipolar transistors, one vertical bipolar transistor for each source finger and one vertical bipolar transistor for each drain finger.
3. The trigger device of claim 1 , wherein application of a bias to said modulator decreases a gate voltage at which MOSFET breakdown occurs.
4. The trigger device of claim 1 , further including:
a first junction between said body and said modulating layer under said source and said drain is a fourth distance from said top surface of said body; and
a second junction of said body and said modulating layer under said dielectric isolation and said body contact is a fifth distance from said top surface of said body, said fifth distance greater than said fourth distance.
5. The trigger device of claim 1 , further including:
a first junction between said body and said modulating layer under said source, said drain and a first region of said dielectric isolation is a fourth distance from said top surface of said body; and
a second junction of said body and said modulating layer under said a second region of said dielectric isolation is a fifth distance from said top surface of said body, said second region of said dielectric isolation disposed between said source and said body contact or disposed between said drain and said body contact, said fourth distance greater than said fifth distance.
6. The trigger device of claim 1 , further including:
a first junction between said body and said modulating layer under said source, said drain and said dielectric isolation is a fourth distance from said top surface of said body; and
a second junction of said body and said modulating layer under said body contact is a fifth distance from said top surface of said body, said fourth distance greater than said fifth distance.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/019,699 US20080135941A1 (en) | 2003-12-03 | 2008-01-25 | Modulated trigger device |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/707,289 US6975015B2 (en) | 2003-12-03 | 2003-12-03 | Modulated trigger device |
US11/201,023 US7348251B2 (en) | 2003-12-03 | 2005-08-10 | Modulated trigger device |
US12/019,699 US20080135941A1 (en) | 2003-12-03 | 2008-01-25 | Modulated trigger device |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/201,023 Division US7348251B2 (en) | 2003-12-03 | 2005-08-10 | Modulated trigger device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080135941A1 true US20080135941A1 (en) | 2008-06-12 |
Family
ID=34633136
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/707,289 Expired - Fee Related US6975015B2 (en) | 2003-12-03 | 2003-12-03 | Modulated trigger device |
US11/201,023 Expired - Fee Related US7348251B2 (en) | 2003-12-03 | 2005-08-10 | Modulated trigger device |
US12/019,699 Abandoned US20080135941A1 (en) | 2003-12-03 | 2008-01-25 | Modulated trigger device |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/707,289 Expired - Fee Related US6975015B2 (en) | 2003-12-03 | 2003-12-03 | Modulated trigger device |
US11/201,023 Expired - Fee Related US7348251B2 (en) | 2003-12-03 | 2005-08-10 | Modulated trigger device |
Country Status (1)
Country | Link |
---|---|
US (3) | US6975015B2 (en) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7323752B2 (en) * | 2004-09-30 | 2008-01-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | ESD protection circuit with floating diffusion regions |
US7491632B2 (en) * | 2005-11-10 | 2009-02-17 | International Business Machines Corporation | Buried subcollector for high frequency passive semiconductor devices |
US7442996B2 (en) * | 2006-01-20 | 2008-10-28 | International Business Machines Corporation | Structure and method for enhanced triple well latchup robustness |
US7746607B2 (en) * | 2006-04-27 | 2010-06-29 | International Business Machines Corporation | Substrate triggering for ESD protection in SOI |
DE102006028721B3 (en) * | 2006-06-20 | 2007-11-29 | Atmel Germany Gmbh | Semiconductor protection structure e.g. electrostatic discharge protection structure, has drain regions of conductive type formed within area of body and connected with one another, where each region has separate transition |
US20080023767A1 (en) * | 2006-07-27 | 2008-01-31 | Voldman Steven H | High voltage electrostatic discharge protection devices and electrostatic discharge protection circuits |
US10243047B2 (en) * | 2016-12-08 | 2019-03-26 | Globalfoundries Inc. | Active and passive components with deep trench isolation structures |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4992844A (en) * | 1987-01-23 | 1991-02-12 | Kabushiki Kaisha Toshiba | Semiconductor device |
US5512777A (en) * | 1993-10-29 | 1996-04-30 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device having elements of different switching speeds integrated on a single chip |
US5929478A (en) * | 1997-07-02 | 1999-07-27 | Motorola, Inc. | Single level gate nonvolatile memory device and method for accessing the same |
US6429723B1 (en) * | 1999-11-18 | 2002-08-06 | Texas Instruments Incorporated | Integrated circuit with charge pump and method |
US20020105021A1 (en) * | 2001-02-06 | 2002-08-08 | Takao Myono | Charge pump device |
US20020149029A1 (en) * | 2001-04-05 | 2002-10-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit having improved ESD protection |
US20040164354A1 (en) * | 2001-06-14 | 2004-08-26 | Sarnoff Corporation | Minimum-dimension, fully- silicided MOS driver and ESD protection design for optimized inter-finger coupling |
US6864152B1 (en) * | 2003-05-20 | 2005-03-08 | Lsi Logic Corporation | Fabrication of trenches with multiple depths on the same substrate |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4895810A (en) * | 1986-03-21 | 1990-01-23 | Advanced Power Technology, Inc. | Iopographic pattern delineated power mosfet with profile tailored recessed source |
KR970701932A (en) * | 1995-01-17 | 1997-04-12 | 클라크 3세 존엠. | CO-IMPLANTATION OF ARSENIC AND PHOSPHORUS IN EXTENDED DRAIN REGION FOR IMPROVED PERFORMANCE OF HIGH VOLTAGE NMOS DEVICE |
JP3244065B2 (en) * | 1998-10-23 | 2002-01-07 | 日本電気株式会社 | Semiconductor electrostatic protection element and method of manufacturing the same |
US6396107B1 (en) * | 2000-11-20 | 2002-05-28 | International Business Machines Corporation | Trench-defined silicon germanium ESD diode network |
US6716709B1 (en) * | 2002-12-31 | 2004-04-06 | Texas Instruments Incorporated | Transistors formed with grid or island implantation masks to form reduced diffusion-depth regions without additional masks and process steps |
-
2003
- 2003-12-03 US US10/707,289 patent/US6975015B2/en not_active Expired - Fee Related
-
2005
- 2005-08-10 US US11/201,023 patent/US7348251B2/en not_active Expired - Fee Related
-
2008
- 2008-01-25 US US12/019,699 patent/US20080135941A1/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4992844A (en) * | 1987-01-23 | 1991-02-12 | Kabushiki Kaisha Toshiba | Semiconductor device |
US5512777A (en) * | 1993-10-29 | 1996-04-30 | Kabushiki Kaisha Toshiba | Semiconductor integrated circuit device having elements of different switching speeds integrated on a single chip |
US5929478A (en) * | 1997-07-02 | 1999-07-27 | Motorola, Inc. | Single level gate nonvolatile memory device and method for accessing the same |
US6429723B1 (en) * | 1999-11-18 | 2002-08-06 | Texas Instruments Incorporated | Integrated circuit with charge pump and method |
US20020105021A1 (en) * | 2001-02-06 | 2002-08-08 | Takao Myono | Charge pump device |
US20020149029A1 (en) * | 2001-04-05 | 2002-10-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit having improved ESD protection |
US20040164354A1 (en) * | 2001-06-14 | 2004-08-26 | Sarnoff Corporation | Minimum-dimension, fully- silicided MOS driver and ESD protection design for optimized inter-finger coupling |
US6864152B1 (en) * | 2003-05-20 | 2005-03-08 | Lsi Logic Corporation | Fabrication of trenches with multiple depths on the same substrate |
Also Published As
Publication number | Publication date |
---|---|
US6975015B2 (en) | 2005-12-13 |
US20050280093A1 (en) | 2005-12-22 |
US7348251B2 (en) | 2008-03-25 |
US20050121702A1 (en) | 2005-06-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4862233A (en) | Integrated circuit device having vertical MOS provided with Zener diode | |
US8035190B2 (en) | Semiconductor devices | |
US8252642B2 (en) | Fabrication methods for radiation hardened isolation structures | |
US7718481B2 (en) | Semiconductor structure and method of manufacture | |
US7429774B2 (en) | Electrostatic discharge (ESD) protection MOS device and ESD circuitry thereof | |
US7242071B1 (en) | Semiconductor structure | |
US20080023767A1 (en) | High voltage electrostatic discharge protection devices and electrostatic discharge protection circuits | |
EP2421040A1 (en) | A modular bipolar-CMOS-DMOS analog integrated circuit and power transistor technology | |
US20080135941A1 (en) | Modulated trigger device | |
KR950006477B1 (en) | Semiconductor device and its making method | |
US5087579A (en) | Method for fabricating an integrated bipolar-CMOS circuit isolation for providing different backgate and substrate bias | |
WO2010019336A1 (en) | Electro-static discharge and latchup resistant semiconductor device | |
US6323522B1 (en) | Silicon on insulator thick oxide structure and process of manufacture | |
WO2009052337A2 (en) | Improved bipolar transistors with resistors | |
US8022506B2 (en) | SOI device with more immunity from substrate voltage | |
US6987309B2 (en) | Semiconductor device applied to a variable capacitance capacitor and amplifier | |
US6063672A (en) | NMOS electrostatic discharge protection device and method for CMOS integrated circuit | |
JPS61196567A (en) | semiconductor equipment | |
US7955923B1 (en) | I/O ESD protection device for high performance circuits | |
US5607867A (en) | Method of forming a controlled low collector breakdown voltage transistor for ESD protection circuits | |
US6927460B1 (en) | Method and structure for BiCMOS isolated NMOS transistor | |
US6084272A (en) | Electrostatic discharge protective circuit for semiconductor device | |
US11967639B2 (en) | SCR structure for ESD protection in SOI technologies | |
US11695013B2 (en) | Capacitor with an electrode well |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |