US20040194885A1 - Degas chamber particle shield - Google Patents
Degas chamber particle shield Download PDFInfo
- Publication number
- US20040194885A1 US20040194885A1 US10/407,694 US40769403A US2004194885A1 US 20040194885 A1 US20040194885 A1 US 20040194885A1 US 40769403 A US40769403 A US 40769403A US 2004194885 A1 US2004194885 A1 US 2004194885A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- shield
- processing chamber
- edges
- chips
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000002245 particle Substances 0.000 title description 42
- 239000000758 substrate Substances 0.000 claims abstract description 106
- 230000004888 barrier function Effects 0.000 claims abstract description 11
- 230000006872 improvement Effects 0.000 claims abstract description 6
- 239000000463 material Substances 0.000 claims description 10
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 claims description 4
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 4
- 229910052750 molybdenum Inorganic materials 0.000 claims description 4
- 239000011733 molybdenum Substances 0.000 claims description 4
- 239000010453 quartz Substances 0.000 claims description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 4
- 229910001220 stainless steel Inorganic materials 0.000 claims description 4
- 239000010935 stainless steel Substances 0.000 claims description 4
- 229910052719 titanium Inorganic materials 0.000 claims description 4
- 239000010936 titanium Substances 0.000 claims description 4
- 229910010293 ceramic material Inorganic materials 0.000 claims description 3
- 239000007787 solid Substances 0.000 claims description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 claims description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 claims description 2
- 150000001875 compounds Chemical class 0.000 claims description 2
- 229910052732 germanium Inorganic materials 0.000 claims description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 2
- 229910052710 silicon Inorganic materials 0.000 claims description 2
- 239000010703 silicon Substances 0.000 claims description 2
- 238000000034 method Methods 0.000 description 8
- 230000008569 process Effects 0.000 description 8
- 230000008901 benefit Effects 0.000 description 4
- 230000032798 delamination Effects 0.000 description 4
- 238000000151 deposition Methods 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000007872 degassing Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 230000000717 retained effect Effects 0.000 description 2
- 238000004901 spalling Methods 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 230000001627 detrimental effect Effects 0.000 description 1
- 238000010292 electrical insulation Methods 0.000 description 1
- 230000003028 elevating effect Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000005484 gravity Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67017—Apparatus for fluid treatment
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C14/00—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
- C23C14/22—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
- C23C14/56—Apparatus specially adapted for continuous coating; Arrangements for maintaining the vacuum, e.g. vacuum locks
- C23C14/564—Means for minimising impurities in the coating chamber such as dust, moisture, residual gases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67098—Apparatus for thermal treatment
- H01L21/67109—Apparatus for thermal treatment mainly by convection
Definitions
- This invention relates to the field of integrated circuit fabrication. More particularly, this invention relates to reducing the detrimental effects of particle generation on process yield.
- the degas process tends to introduce new problems of its own.
- the substrate tends to experience some degree of physical damage.
- portions of the substrate, such as layers that have been previously deposited tend to come loose from the substrate as relatively small chips or flakes. This tends to occur primarily at the edges of the substrate where die yield may be relatively low regardless of the flaking problem.
- the spalling flakes tend to land back on the surface of the substrate. Because degas tends to be a process prior to the actual deposition, the flakes prohibit adequate formation of the deposited layer wherever they have landed, thus causing defects in all such devices on the substrate, and dramatically reducing the process yield.
- a substrate processing chamber of the type adapted for processing a substrate having edges and a surface at a reduced pressure and elevated temperature relative to ambient Typically, a combination of the elevated temperature and the reduced pressure tends to produce spallation of the substrate near the edges, which spallation produces chips that are redeposited across the surface of the substrate. Such chips inhibit proper operation of subsequent processing of the substrate.
- the improvement is a shield disposed in proximity to the surface of the substrate, but not touching the substrate. The shield forms a perimeter barrier at a circumference of the substrate that is interior to the edges of the substrate where the spallation occurs, and the shield prohibits the chips from redepositing across portions of the surface of the substrate that are interior to the perimeter barrier.
- the chips that are produced during the thermal processing do not redeposit on devices on the substrate that are otherwise good devices.
- the spallation of chips does not reduce the yield of otherwise good devices.
- the processing chamber is a degas chamber.
- the shield is preferably disposed at a distance of between about zero millimeters and about five millimeters from the substrate.
- the shield is formed of at least one of stainless steel, titanium, molybdenum, and quartz.
- the shield preferably has a thickness of between about one-half millimeter and about one and one-half millimeters.
- the shield is held at an absolute bias voltage relative to the substrate of between about zero volts and about five thousand volts.
- the shield is preferably electrically insulated from the processing chamber at a location where the shield is physically attached to the processing chamber.
- the shield is preferably adjustable as to the circumference of the substrate, and may also be adjustable as to the proximity to the substrate.
- the substrate is a semiconducting substrate, and is most preferably formed of at least one of silicon, germanium, and a III-V compound such as gallium arsenide.
- the reduced pressure is preferably less than about one millitorr, and the elevated temperature is preferably at least about two hundred centigrade.
- the shield is formed in a cylinder.
- the shield may be formed of a solid sheet, or in alternate embodiments the shield is formed of a mesh sheet.
- the shield in some embodiments is formed of a ceramic material having a vitreous surface.
- the shield is formed of a material having a thermal expansion that is less than that of the substrate.
- FIG. 1 is a cross sectional representation of a processing chamber incorporating a particle shield according to an embodiment of the invention.
- FIG. 2 is a top plan view of a particle shield according to an embodiment of the invention.
- FIG. 1 there is depicted a cross sectional representation of a processing chamber 10 incorporating a particle shield 24 according to an embodiment of the invention. It is appreciated that the construction of the processing chamber 10 as depicted in FIG. 1 is representative only, and that in actual implementation the particle shield 24 could be incorporated into processing chambers 10 of many different configurations, based on the principles as described herein.
- the processing chamber 10 is preferably a degas chamber.
- the chamber 10 preferably has a processing environment 12 , into which a substrate 14 is introduced and processed.
- the substrate 12 is preferably heated, such as by thermal energy source 16 , and a vacuum is preferably drawn within the processing environment 12 , so as to draw away any materials that are volatized either by the reduced pressure or the elevated temperature of the processing environment 12 .
- the particle shield 24 is preferably so disposed within the chamber 10 as to create a relatively closed sub-environment 30 within the processing environment 12 .
- the particle shield 24 As flakes, chips, or other particle forms are expelled from the circumferential edges 18 of the substrate 14 , they are substantially trapped within the sub-environment 30 by the particle shield 24 , and thus prohibited in substantial measure from redepositing on the interior portions 20 of the substrate 14 .
- the particles generated at the circumferential edges 18 of the substrate 14 do not create further yield problems with the devices located on the interior portions 20 of the substrate 14 .
- the substrate 14 is preferably retained against a support 28 , such as by gravity.
- the support may also provide other functions, such as elevating the substrate 14 within the processing chamber 10 , and bringing it up into the processing environment 12 .
- the support 28 also preferably brings the substrate 14 in to the desired proximity with the particle shield 24 .
- the particle shield 24 is preferably retained within the processing chamber 10 such as by a mount 26 .
- the mount 26 is affixed to the collimator 22 of the degas chamber.
- the mount 26 could be affixed to other elements within the processing chamber 10 , or the particle shield could be mounted directly to one or more elements within the processing chamber 10 , without the benefit of an intermediate mount 26 .
- there is a collimator present to which the mount 26 can be affixed there are some benefits to doing so, and to having an intermediary mount 26 between the collimator 22 and the particle shield 24 , as described in more detail elsewhere herein.
- the particle shield 24 is held at an absolute bias voltage relative to the substrate 14 of between about zero volts and about five thousand volts.
- the bias of the particle shield 24 may be positive or negative in regard to the bias of the substrate 14 , but with a voltage differential within the limits as given above.
- the particle shield 24 is preferably electrically insulated from the processing chamber 10 at a location where the particle shield 24 is physically attached to the processing chamber 10 . In this embodiment, it is particularly convenient and preferred to electrically insulate the collimator 22 from the chamber body 10 , which thus provides the electrical insulation between the particle shield 24 and the other elements of the processing chamber 10 .
- the benefit of the potential bias is that it tends to attract the particles that are generated at the circumferential edges of the substrate 14 to the particle shield 24 , and thus tends to help retain the clean environment 12 within the processing chamber 10 .
- the particle shield 24 may even be formed of a mesh sheet, as the voltage bias may be sufficient to adequately prohibit particles from leaving the sub-environment 30 and entering the main environment 12 of the processing chamber 10 at the interior 20 of the substrate 14 .
- the particle shield 24 is preferably disposed at a distance of between about zero millimeters and about five millimeters from the substrate 14 .
- the particle shield 24 preferably does not actually touch the substrate 14 , but is close enough to the surface of the substrate 14 that spalling material from the circumferential edges 18 of the substrate 14 cannot easily traverse the small gap between the particle shield 24 and the surface of the substrate 14 , and redeposit on the interior portions 20 of the substrate 14 .
- the particle shield 24 is formed of at least one of stainless steel, molybdenum, titanium, and quartz.
- the particle shield 24 preferably has a thickness of between about one-half millimeter and about one and one-half millimeters.
- the particle shield 24 may adjustable as to the circumference of the substrate 14 , and may also be adjustable as to the proximity to the substrate 14 .
- the particle shield 24 may be replaceable, with various particle shields 24 having standardized fittings to attach to the mount 26 , but having interior diameters of different values to accommodate substrates 14 of different sizes.
- the particle shield 24 is substantially formed in a cylinder, as depicted in FIG. 2, which is a top plan view of the particle shield 24 .
- the particle shield 24 is preferably formed of a solid sheet of material.
- the particle shield 24 is in some embodiments formed of a ceramic material having a vitreous surface.
- the particle shield 24 is formed of a material having a thermal capacitance that is less than that of the substrate 14 , so as to not disrupt the thermal processing within the degas chamber 10 .
- the particle shield 24 may have a gap 32 in it, as depicted in FIG. 2.
- the gap 32 allows for several purposes, as may be desirable in different configurations of the processing chamber 10 .
- the gap 32 in the particle shield 24 allows the particle shield 24 to be squeezed in on itself, reducing the overall diameter of the particle shield 24 and allowing it to be removed from the mount 26 in the configuration as depicted in FIG. 1.
- the gap 32 provides for a line of sight through a view port in the outer wall of the processing chamber 10 .
- the gap 32 may also provide room for other elements of necessity or convenience within the processing chamber 10 .
- the gap 32 is as small as necessary to accomplish the purposes for which it may be present, so as to provide as complete a barrier to the particles as possible.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- General Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Materials Engineering (AREA)
- Organic Chemistry (AREA)
- Metallurgy (AREA)
- Mechanical Engineering (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Physical Vapour Deposition (AREA)
Abstract
A substrate processing chamber of the type adapted for processing a substrate having edges and a surface at a reduced pressure and elevated temperature relative to ambient. Typically, a combination of the elevated temperature and the reduced pressure tends to produce spallation of the substrate near the edges, which spallation produces chips that are redeposited across the surface of the substrate. Such chips inhibit proper operation of subsequent processing of the substrate. The improvement is a shield disposed in proximity to the surface of the substrate, but not touching the substrate. The shield forms a perimeter barrier at a circumference of the substrate that is interior to the edges of the substrate where the spallation occurs, and the shield prohibits the chips from redepositing across portions of the surface of the substrate that are interior to the perimeter barrier.
Description
- This invention relates to the field of integrated circuit fabrication. More particularly, this invention relates to reducing the detrimental effects of particle generation on process yield.
- Consumers continually pressure integrated circuit manufacturers to provide devices that are smaller and faster, so that more operations can be performed in a given amount of time, using fewer devices that occupy a reduced amount of space and generate less heat. For many years, the integrated circuit fabrication industry has been able to provide smaller and faster devices, which tend to double in capacity every eighteen months or so.
- However, as integrated circuits become smaller, the challenges of fabricating the devices tend to become greater. Fabrication processes and device configurations that didn't present any problems at a larger device size tend to resolve into new problems to be overcome as the device size is reduced. For example, in the past, when device sizes were much larger than they are today, the materials that formed the various layers of an integrated circuit could generally be deposited in thicker layers, because the overall geometry of each device on the integrated circuit was larger. Even though the layers were very thin in comparison to other technologies, the relative thickness of the layers as compared to the device geometries tended to provide the layers with a certain degree of structural strength and rigidity. As a result of this condition, and the relatively large amount of surface area between layers, the layers tended to remain laminated one to another quite well.
- However, as device geometries have been reduced, not only is there less surface area between layers for them to adhere one to another, but the thicknesses of the layers has also generally been reduced. Thus, the layers themselves tend to have less mechanical strength and rigidity. These and other conditions tend to increase the occurrence of delamination between layers. Additionally, new materials, such as low k materials which tend to absorb and retain a relatively high degree of moisture, and which have reduced surface area due to their porosity, also tend to reduce the adhesion between layers, and thus increase the incidence of delamination between layers.
- One solution to the delamination problem has been to bake the substrates at an elevated temperature prior to depositing an overlying layer. In this manner, materials that have adsorbed on the surface of the substrate tend to be volatized and provided with sufficient energy to escape the surface of the substrate. By drawing a vacuum on the substrate during the baking process, these volatized components can be withdrawn from the substrate. This process is generally referred to as a degas process. By degassing the substrate prior to deposition of the overlying layer, the overlying layer tends to adhere better over time to the underlying layer, and thus the degree and frequency of delamination is reduced. In addition, the degree of electrical resistance between layers, such as between adjacent electrically conductive layers, also tends to be reduced.
- Unfortunately, the degas process tends to introduce new problems of its own. For example, in order for the degas to be effective, it is desirable to bake the substrate at a temperature of about 270 centigrade, and to reduce the pressure to no more than about the low millitorr range. At this temperature and pressure, the substrate tends to experience some degree of physical damage. For example, portions of the substrate, such as layers that have been previously deposited, tend to come loose from the substrate as relatively small chips or flakes. This tends to occur primarily at the edges of the substrate where die yield may be relatively low regardless of the flaking problem.
- However, the spalling flakes tend to land back on the surface of the substrate. Because degas tends to be a process prior to the actual deposition, the flakes prohibit adequate formation of the deposited layer wherever they have landed, thus causing defects in all such devices on the substrate, and dramatically reducing the process yield.
- What is needed, therefore, is a system by which the yield losses due to spallation and other particle generation during degassing can be reduced.
- The above and other needs are met by an improvement to a substrate processing chamber of the type adapted for processing a substrate having edges and a surface at a reduced pressure and elevated temperature relative to ambient. Typically, a combination of the elevated temperature and the reduced pressure tends to produce spallation of the substrate near the edges, which spallation produces chips that are redeposited across the surface of the substrate. Such chips inhibit proper operation of subsequent processing of the substrate. The improvement is a shield disposed in proximity to the surface of the substrate, but not touching the substrate. The shield forms a perimeter barrier at a circumference of the substrate that is interior to the edges of the substrate where the spallation occurs, and the shield prohibits the chips from redepositing across portions of the surface of the substrate that are interior to the perimeter barrier.
- In this manner, the chips that are produced during the thermal processing do not redeposit on devices on the substrate that are otherwise good devices. Thus, the spallation of chips does not reduce the yield of otherwise good devices.
- In various preferred embodiments, the processing chamber is a degas chamber. The shield is preferably disposed at a distance of between about zero millimeters and about five millimeters from the substrate. Preferably, the shield is formed of at least one of stainless steel, titanium, molybdenum, and quartz. The shield preferably has a thickness of between about one-half millimeter and about one and one-half millimeters. In one preferred embodiment, the shield is held at an absolute bias voltage relative to the substrate of between about zero volts and about five thousand volts. In this embodiment, the shield is preferably electrically insulated from the processing chamber at a location where the shield is physically attached to the processing chamber.
- The shield is preferably adjustable as to the circumference of the substrate, and may also be adjustable as to the proximity to the substrate. In the preferred embodiment, the substrate is a semiconducting substrate, and is most preferably formed of at least one of silicon, germanium, and a III-V compound such as gallium arsenide. The reduced pressure is preferably less than about one millitorr, and the elevated temperature is preferably at least about two hundred centigrade. Preferably, the shield is formed in a cylinder. The shield may be formed of a solid sheet, or in alternate embodiments the shield is formed of a mesh sheet. Further yet, the shield in some embodiments is formed of a ceramic material having a vitreous surface. Preferably, the shield is formed of a material having a thermal expansion that is less than that of the substrate.
- Further advantages of the invention are apparent by reference to the detailed description when considered in conjunction with the figures, which are not to scale so as to more clearly show the details, wherein like reference numbers indicate like elements throughout the several views, and wherein:
- FIG. 1 is a cross sectional representation of a processing chamber incorporating a particle shield according to an embodiment of the invention, and
- FIG. 2 is a top plan view of a particle shield according to an embodiment of the invention.
- With reference now to FIG. 1, there is depicted a cross sectional representation of a
processing chamber 10 incorporating aparticle shield 24 according to an embodiment of the invention. It is appreciated that the construction of theprocessing chamber 10 as depicted in FIG. 1 is representative only, and that in actual implementation theparticle shield 24 could be incorporated intoprocessing chambers 10 of many different configurations, based on the principles as described herein. - In the example depicted in FIG. 1, the
processing chamber 10 is preferably a degas chamber. Thus, thechamber 10 preferably has aprocessing environment 12, into which asubstrate 14 is introduced and processed. In the present example of a degas chamber, thesubstrate 12 is preferably heated, such as bythermal energy source 16, and a vacuum is preferably drawn within theprocessing environment 12, so as to draw away any materials that are volatized either by the reduced pressure or the elevated temperature of theprocessing environment 12. - As mentioned above, such an
environment 12 as described herein, and other processing environments as well, have a tendency to cause thesubstrate 14 to spall near thecircumferential edges 18 of thesubstrate 14. Thus, theparticle shield 24 is preferably so disposed within thechamber 10 as to create a relatively closedsub-environment 30 within theprocessing environment 12. As flakes, chips, or other particle forms are expelled from thecircumferential edges 18 of thesubstrate 14, they are substantially trapped within thesub-environment 30 by theparticle shield 24, and thus prohibited in substantial measure from redepositing on theinterior portions 20 of thesubstrate 14. Thus, the particles generated at thecircumferential edges 18 of thesubstrate 14 do not create further yield problems with the devices located on theinterior portions 20 of thesubstrate 14. - The
substrate 14 is preferably retained against asupport 28, such as by gravity. The support may also provide other functions, such as elevating thesubstrate 14 within theprocessing chamber 10, and bringing it up into theprocessing environment 12. Thesupport 28 also preferably brings thesubstrate 14 in to the desired proximity with theparticle shield 24. - The
particle shield 24 is preferably retained within theprocessing chamber 10 such as by amount 26. In the example as depicted, themount 26 is affixed to thecollimator 22 of the degas chamber. However, in other embodiments themount 26 could be affixed to other elements within theprocessing chamber 10, or the particle shield could be mounted directly to one or more elements within theprocessing chamber 10, without the benefit of anintermediate mount 26. However, in the preferred embodiment of a degas chamber, there is a collimator present to which themount 26 can be affixed, and there are some benefits to doing so, and to having anintermediary mount 26 between thecollimator 22 and theparticle shield 24, as described in more detail elsewhere herein. - In one preferred embodiment, the
particle shield 24 is held at an absolute bias voltage relative to thesubstrate 14 of between about zero volts and about five thousand volts. In other words, the bias of theparticle shield 24 may be positive or negative in regard to the bias of thesubstrate 14, but with a voltage differential within the limits as given above. In this embodiment, theparticle shield 24 is preferably electrically insulated from theprocessing chamber 10 at a location where theparticle shield 24 is physically attached to theprocessing chamber 10. In this embodiment, it is particularly convenient and preferred to electrically insulate thecollimator 22 from thechamber body 10, which thus provides the electrical insulation between theparticle shield 24 and the other elements of theprocessing chamber 10. - The benefit of the potential bias is that it tends to attract the particles that are generated at the circumferential edges of the
substrate 14 to theparticle shield 24, and thus tends to help retain theclean environment 12 within theprocessing chamber 10. In such an embodiment, theparticle shield 24 may even be formed of a mesh sheet, as the voltage bias may be sufficient to adequately prohibit particles from leaving the sub-environment 30 and entering themain environment 12 of theprocessing chamber 10 at the interior 20 of thesubstrate 14. - The
particle shield 24 is preferably disposed at a distance of between about zero millimeters and about five millimeters from thesubstrate 14. Thus, theparticle shield 24 preferably does not actually touch thesubstrate 14, but is close enough to the surface of thesubstrate 14 that spalling material from thecircumferential edges 18 of thesubstrate 14 cannot easily traverse the small gap between theparticle shield 24 and the surface of thesubstrate 14, and redeposit on theinterior portions 20 of thesubstrate 14. Preferably, theparticle shield 24 is formed of at least one of stainless steel, molybdenum, titanium, and quartz. Theparticle shield 24 preferably has a thickness of between about one-half millimeter and about one and one-half millimeters. - The
particle shield 24 may adjustable as to the circumference of thesubstrate 14, and may also be adjustable as to the proximity to thesubstrate 14. In other embodiments, theparticle shield 24 may be replaceable, with various particle shields 24 having standardized fittings to attach to themount 26, but having interior diameters of different values to accommodatesubstrates 14 of different sizes. Preferably, theparticle shield 24 is substantially formed in a cylinder, as depicted in FIG. 2, which is a top plan view of theparticle shield 24. Theparticle shield 24 is preferably formed of a solid sheet of material. Alternately, theparticle shield 24 is in some embodiments formed of a ceramic material having a vitreous surface. Preferably, theparticle shield 24 is formed of a material having a thermal capacitance that is less than that of thesubstrate 14, so as to not disrupt the thermal processing within thedegas chamber 10. - The
particle shield 24 may have agap 32 in it, as depicted in FIG. 2. Thegap 32 allows for several purposes, as may be desirable in different configurations of theprocessing chamber 10. For example, thegap 32 in theparticle shield 24 allows theparticle shield 24 to be squeezed in on itself, reducing the overall diameter of theparticle shield 24 and allowing it to be removed from themount 26 in the configuration as depicted in FIG. 1. Further, thegap 32 provides for a line of sight through a view port in the outer wall of theprocessing chamber 10. Thegap 32 may also provide room for other elements of necessity or convenience within theprocessing chamber 10. Most preferably, thegap 32 is as small as necessary to accomplish the purposes for which it may be present, so as to provide as complete a barrier to the particles as possible. - The foregoing description of preferred embodiments for this invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise form disclosed. Obvious modifications or variations are possible in light of the above teachings. The embodiments are chosen and described in an effort to provide the best illustrations of the principles of the invention and its practical application, and to thereby enable one of ordinary skill in the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. All such modifications and variations are within the scope of the invention as determined by the appended claims when interpreted in accordance with the breadth to which they are fairly, legally, and equitably entitled.
Claims (20)
1. In a substrate processing chamber of the type adapted for processing a substrate having edges and a surface at a reduced pressure and elevated temperature relative to ambient, where a combination of the elevated temperature and the reduced pressure tends to produce spallation of the substrate near the edges, which spallation produces chips that are redeposited across the surface of the substrate, and which chips inhibit proper operation of subsequent processing of the substrate, the improvement comprising a shield disposed in proximity to the surface of the substrate, and not touching the substrate, the shield forming a perimeter barrier at a circumference of the substrate that is interior to the edges of the substrate where the spallation occurs, the shield prohibiting the chips from redepositing across portions of the surface of the substrate that are interior to the perimeter barrier.
2. The processing chamber of claim 1 , wherein the processing chamber is a degas chamber.
3. The processing chamber of claim 1 , wherein the shield is disposed at a distance of between about zero millimeters and about five millimeters from the substrate.
4. The processing chamber of claim 1 , wherein the shield is formed of at least one of stainless steel, titanium, molybdenum, and quartz.
5. The processing chamber of claim 1 , wherein the shield has a thickness of between about one-half millimeter and about one and one-half millimeters.
6. The processing chamber of claim 1 , wherein the shield is held at an absolute bias voltage relative to the substrate of between about zero volts and about five thousand volts.
7. The processing chamber of claim 1 , wherein the shield is electrically insulated from the processing chamber at a location where the shield is electrically attached to the processing chamber.
8. The processing chamber of claim 1 , wherein the shield is adjustable as to the circumference of the substrate.
9. The processing chamber of claim 1 , wherein the shield is adjustable as to the proximity to the substrate.
10. The processing chamber of claim 1 , wherein the substrate is a semiconducting substrate.
11. The processing chamber of claim 1 , wherein the substrate is formed of at least one of silicon, germanium, and a III-V compound such as gallium arsenide.
12. The processing chamber of claim 1 , wherein the reduced pressure is less than about one millitorr.
13. The processing chamber of claim 1 , wherein the elevated temperature is at least about two hundred centigrade.
14. The processing chamber of claim 1 , wherein the shield is formed in a cylinder.
15. The processing chamber of claim 1 , wherein the shield is formed of a solid sheet.
16. The processing chamber of claim 1 , wherein the shield is formed of a mesh sheet.
17. The processing chamber of claim 1 , wherein the shield is formed of a ceramic material having a vitreous surface.
18. The processing chamber of claim 1 , wherein the shield is formed of a material having a thermal expansion that is less than that of the substrate.
19. In a substrate processing chamber of the type adapted for processing a substrate having edges and a surface at a reduced pressure and elevated temperature relative to ambient, where a combination of the elevated temperature and the reduced pressure tends to produce spallation of the substrate near the edges, which spallation produces chips that are redeposited across the surface of the substrate, and which chips inhibit proper operation of subsequent processing of the substrate, the improvement comprising a shield disposed in proximity to the surface of the substrate, and not touching the substrate, the shield forming a perimeter barrier at a circumference of the substrate that is interior to the edges of the substrate where the spallation occurs, the shield disposed at a distance of between about zero millimeters and about five millimeters from the substrate, the shield formed of at least one of stainless steel, titanium, molybdenum, and quartz, and the shield prohibiting the chips from redepositing across portions of the surface of the substrate that are interior to the perimeter barrier.
20. In a substrate processing chamber of the type adapted for processing a substrate having edges and a surface at a reduced pressure and elevated temperature relative to ambient, where a combination of the elevated temperature and the reduced pressure tends to produce spallation of the substrate near the edges, which spallation produces chips that are redeposited across the surface of the substrate, and which chips inhibit proper operation of subsequent processing of the substrate, the improvement comprising a shield disposed in proximity to the surface of the substrate, and not touching the substrate, the shield forming a perimeter barrier at a circumference of the substrate that is interior to the edges of the substrate where the spallation occurs, the shield held at an absolute bias voltage relative to the substrate of between about zero volts and about five thousand volts, the shield electrically insulated from the processing chamber at a location where the shield is electrically attached to the processing chamber, and the shield prohibiting the chips from redepositing across portions of the surface of the substrate that are interior to the perimeter barrier.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/407,694 US20040194885A1 (en) | 2003-04-04 | 2003-04-04 | Degas chamber particle shield |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/407,694 US20040194885A1 (en) | 2003-04-04 | 2003-04-04 | Degas chamber particle shield |
Publications (1)
Publication Number | Publication Date |
---|---|
US20040194885A1 true US20040194885A1 (en) | 2004-10-07 |
Family
ID=33097601
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/407,694 Abandoned US20040194885A1 (en) | 2003-04-04 | 2003-04-04 | Degas chamber particle shield |
Country Status (1)
Country | Link |
---|---|
US (1) | US20040194885A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060213436A1 (en) * | 2003-05-08 | 2006-09-28 | Tadahire Ohmi | Substrate processing apparatus |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5632873A (en) * | 1995-05-22 | 1997-05-27 | Stevens; Joseph J. | Two piece anti-stick clamp ring |
US5879523A (en) * | 1997-09-29 | 1999-03-09 | Applied Materials, Inc. | Ceramic coated metallic insulator particularly useful in a plasma sputter reactor |
US5893962A (en) * | 1995-09-19 | 1999-04-13 | Anelva Corporation | Electrode unit for in-situ cleaning in thermal CVD apparatus |
US5935338A (en) * | 1993-04-05 | 1999-08-10 | Applied Materials, Inc. | Chemical vapor deposition chamber |
US6051122A (en) * | 1997-08-21 | 2000-04-18 | Applied Materials, Inc. | Deposition shield assembly for a semiconductor wafer processing system |
US6296712B1 (en) * | 1997-12-02 | 2001-10-02 | Applied Materials, Inc. | Chemical vapor deposition hardware and process |
US20030085121A1 (en) * | 2001-11-05 | 2003-05-08 | Applied Materials, Inc. | Mesh shield in a sputter reactor |
US6589352B1 (en) * | 1999-12-10 | 2003-07-08 | Applied Materials, Inc. | Self aligning non contact shadow ring process kit |
US6676812B2 (en) * | 2002-05-09 | 2004-01-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Alignment mark shielding ring without arcing defect and method for using |
US6743340B2 (en) * | 2002-02-05 | 2004-06-01 | Applied Materials, Inc. | Sputtering of aligned magnetic materials and magnetic dipole ring used therefor |
US20040137745A1 (en) * | 2003-01-10 | 2004-07-15 | International Business Machines Corporation | Method and apparatus for removing backside edge polymer |
US6837967B1 (en) * | 2002-11-06 | 2005-01-04 | Lsi Logic Corporation | Method and apparatus for cleaning deposited films from the edge of a wafer |
-
2003
- 2003-04-04 US US10/407,694 patent/US20040194885A1/en not_active Abandoned
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5935338A (en) * | 1993-04-05 | 1999-08-10 | Applied Materials, Inc. | Chemical vapor deposition chamber |
US5632873A (en) * | 1995-05-22 | 1997-05-27 | Stevens; Joseph J. | Two piece anti-stick clamp ring |
US5893962A (en) * | 1995-09-19 | 1999-04-13 | Anelva Corporation | Electrode unit for in-situ cleaning in thermal CVD apparatus |
US6051122A (en) * | 1997-08-21 | 2000-04-18 | Applied Materials, Inc. | Deposition shield assembly for a semiconductor wafer processing system |
US5879523A (en) * | 1997-09-29 | 1999-03-09 | Applied Materials, Inc. | Ceramic coated metallic insulator particularly useful in a plasma sputter reactor |
US6296712B1 (en) * | 1997-12-02 | 2001-10-02 | Applied Materials, Inc. | Chemical vapor deposition hardware and process |
US6589352B1 (en) * | 1999-12-10 | 2003-07-08 | Applied Materials, Inc. | Self aligning non contact shadow ring process kit |
US20030085121A1 (en) * | 2001-11-05 | 2003-05-08 | Applied Materials, Inc. | Mesh shield in a sputter reactor |
US6645357B2 (en) * | 2001-11-05 | 2003-11-11 | Applied Materials, Inc. | Mesh shield in a sputter reactor |
US6743340B2 (en) * | 2002-02-05 | 2004-06-01 | Applied Materials, Inc. | Sputtering of aligned magnetic materials and magnetic dipole ring used therefor |
US20040216998A1 (en) * | 2002-02-05 | 2004-11-04 | Jianming Fu | Cover ring and shield supporting a wafer ring in a plasma reactor |
US6676812B2 (en) * | 2002-05-09 | 2004-01-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Alignment mark shielding ring without arcing defect and method for using |
US6837967B1 (en) * | 2002-11-06 | 2005-01-04 | Lsi Logic Corporation | Method and apparatus for cleaning deposited films from the edge of a wafer |
US20040137745A1 (en) * | 2003-01-10 | 2004-07-15 | International Business Machines Corporation | Method and apparatus for removing backside edge polymer |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060213436A1 (en) * | 2003-05-08 | 2006-09-28 | Tadahire Ohmi | Substrate processing apparatus |
US7374620B2 (en) * | 2003-05-08 | 2008-05-20 | Tokyo Electron Limited | Substrate processing apparatus |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP5931055B2 (en) | Apparatus for processing a substrate and process kit shield included in the apparatus | |
US9017484B2 (en) | Susceptor | |
US8941969B2 (en) | Single-body electrostatic chuck | |
TWI616552B (en) | Process kit shield and physical vapor deposition chamber having same | |
WO2016025573A1 (en) | Method and apparatus of processing wafers with compressive or tensile stress at elevated temperatures in a plasma enhanced chemical vapor deposition system | |
US20120216955A1 (en) | Plasma processing apparatus | |
TWI744902B (en) | Capacitor of semiconductor integrated circuit and method for manufacturing the same | |
KR20030067518A (en) | Plasma processing method and apparatus | |
CN105990081A (en) | Plasma processing device and manufacturing method thereof | |
JP2006165093A (en) | Plasma processing device | |
KR20230169913A (en) | Electrode for plasma processing chamber | |
US20040194885A1 (en) | Degas chamber particle shield | |
US20160168687A1 (en) | Particle reduction in a deposition chamber using thermal expansion coefficient compatible coating | |
JP2018533838A (en) | Capacitor deposition apparatus and dielectric film deposition method using the same | |
CN104593735B (en) | A kind of shielding construction for reaction chamber | |
CN102034678A (en) | Vaccum processing apparatus | |
KR20180131631A (en) | Non-shadow frame plasma processing chamber | |
TW201445404A (en) | Transparent conductive film structure and touch panel thereof | |
WO2020163132A1 (en) | Plasma resistant component for a plasma processing chamber | |
JP6037814B2 (en) | Plasma processing equipment | |
US20090056625A1 (en) | Shielding member of processing system | |
JP2004031493A (en) | Sputtering system | |
KR102701133B1 (en) | Supporting unit and substrate precessing apparatus including the same | |
KR102388206B1 (en) | Method for manufacturing trench capacitor | |
US20230162955A1 (en) | Electrostatic chuck with detachable shaft |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LSI LOGIC CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:STACEY, DAVID A.;ALLINGER, JONATHAN D.;PRATHER, ZACHARY A.;REEL/FRAME:013969/0542;SIGNING DATES FROM 20030402 TO 20030403 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |