US20030062570A1 - Method for making trench MIS device with reduced gate-to-drain capacitance - Google Patents
Method for making trench MIS device with reduced gate-to-drain capacitance Download PDFInfo
- Publication number
- US20030062570A1 US20030062570A1 US10/264,816 US26481602A US2003062570A1 US 20030062570 A1 US20030062570 A1 US 20030062570A1 US 26481602 A US26481602 A US 26481602A US 2003062570 A1 US2003062570 A1 US 2003062570A1
- Authority
- US
- United States
- Prior art keywords
- trench
- insulative layer
- sidewall
- region
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 23
- 239000000758 substrate Substances 0.000 claims abstract description 37
- 238000004519 manufacturing process Methods 0.000 claims abstract description 5
- 230000008859 change Effects 0.000 claims abstract description 4
- 210000000746 body region Anatomy 0.000 claims description 26
- 238000000151 deposition Methods 0.000 claims description 15
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 14
- 229920005591 polysilicon Polymers 0.000 claims description 14
- 239000004065 semiconductor Substances 0.000 claims description 14
- 238000005530 etching Methods 0.000 claims description 6
- 230000001590 oxidative effect Effects 0.000 claims 1
- 230000007704 transition Effects 0.000 claims 1
- 230000008569 process Effects 0.000 abstract description 7
- 239000007943 implant Substances 0.000 abstract 1
- 238000001465 metallisation Methods 0.000 abstract 1
- 238000002161 passivation Methods 0.000 abstract 1
- 239000012212 insulator Substances 0.000 description 14
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 10
- 239000004020 conductor Substances 0.000 description 9
- 230000004888 barrier function Effects 0.000 description 7
- 239000005380 borophosphosilicate glass Substances 0.000 description 5
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 235000012239 silicon dioxide Nutrition 0.000 description 5
- 239000000377 silicon dioxide Substances 0.000 description 5
- 230000008021 deposition Effects 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 229910001092 metal group alloy Inorganic materials 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 239000005360 phosphosilicate glass Substances 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 241000293849 Cordylanthus Species 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000005240 physical vapour deposition Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
- 238000003892 spreading Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0297—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D12/00—Bipolar devices controlled by the field effect, e.g. insulated-gate bipolar transistors [IGBT]
- H10D12/411—Insulated-gate bipolar transistors [IGBT]
- H10D12/441—Vertical IGBTs
- H10D12/461—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions
- H10D12/481—Vertical IGBTs having non-planar surfaces, e.g. having trenches, recesses or pillars in the surfaces of the emitter, base or collector regions having gate structures on slanted surfaces, on vertical surfaces, or in grooves, e.g. trench gate IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D18/00—Thyristors
- H10D18/40—Thyristors with turn-on by field effect
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
- H10D62/156—Drain regions of DMOS transistors
- H10D62/157—Impurity concentrations or distributions
Definitions
- This invention relates to trench metal-insulator-semiconductor (MIS) devices and in particular to trench MOSFETs that are suitable for high frequency operation.
- MIS trench metal-insulator-semiconductor
- MIS devices include a gate located in a trench that extends downward from the surface of a semiconductor substrate (e.g., silicon).
- the current flow in such devices is primarily vertical and, as a result, the cells can be more densely packed. All else being equal, this increases the current carrying capability and reduces the on-resistance of the device.
- Devices included in the general category of MIS devices include metal-oxide-semiconductor field effect transistors (MOSFETs), insulated gate bipolar transistors (IGBTs), and MOS-gated thyristors.
- Trench MOSFETs for example, can be fabricated with a high transconductance (g m,max ) and low specific on resistance (R on ), which are important for optimal linear signal amplification and switching.
- the internal capacitances include the gate-to-drain capacitance (C gd ), which is also called the feedback capacitance (C rss ), the input capacitance (C iss ), and the output capacitance (C oss ).
- FIG. 1 is a cross-sectional view of a conventional n-type trench MOSFET 10 .
- MOSFET 10 an n-type epitaxial (“N-epi”) layer 13 , which is usually grown on an N + substrate (not shown), is the drain.
- N-epi layer 13 may be a lightly doped layer, that is, an N ⁇ layer.
- a p-type body region 12 separates N-epi layer 13 from N + source regions 11 .
- Current flows vertically through a channel (denoted by the dashed lines) along the sidewall of a trench 19 .
- the sidewall and bottom of trench 19 are lined with a thin gate insulator 15 (e.g., silicon dioxide).
- a thin gate insulator 15 e.g., silicon dioxide
- Trench 19 is filled with a conductive material, such as doped polysilicon, which forms a gate 14 .
- a conductive material such as doped polysilicon
- Trench 19 including gate 14 therein, is covered with an insulative layer 16 , which may be borophosphosilicate glass (BPSG).
- BPSG borophosphosilicate glass
- Electrical contact to source regions 11 and body region 12 is made with a conductor 17 , which is typically a metal or metal alloy.
- Gate 14 is contacted in the third dimension, outside of the plane of FIG. 1.
- a significant disadvantage of MOSFET 10 is a large overlap region 18 formed between gate 14 and N-epi layer 13 , which subjects a portion of thin gate insulator 15 to the drain operating voltage.
- the large overlap limits the drain voltage rating of MOSFET 10 , presents long term reliability issues for thin gate insulator 15 , and greatly increases the gate-to-drain capacitance, C gd , of MOSFET 10 .
- C gd is larger than in conventional lateral devices, limiting the switching speed of MOSFET 10 and thus its use in high frequency applications.
- FIG. 2 is a cross-sectional view of a trench MOSFET 20 with an undoped polysilicon plug 22 near the bottom of trench 19 .
- MOSFET 20 is similar to MOSFET 10 of FIG. 1, except for polysilicon plug 22 , which is isolated from the bottom of trench 19 by oxide layer 21 and from gate 14 by oxide layer 23 .
- the sandwich of oxide layer 21 , polysilicon plug 22 , and oxide layer 23 serves to increase the distance between gate 14 and N-epi layer 13 , thereby decreasing C gd .
- a metal-insulator-semiconductor (MIS) device includes a semiconductor substrate including a trench extending into the substrate from a surface of the substrate.
- a source region of a first conductivity type is adjacent to a sidewall of the trench and to the surface of the substrate.
- a body region of a second conductivity type opposite to the first conductivity type is adjacent to the source region and to the sidewall.
- a drain region of the first conductivity type is adjacent to the body region and to the sidewall.
- the trench is lined with a first insulative layer along a portion of the sidewall that abuts the body region.
- the trench is also lined with a second insulative layer along a bottom portion of the trench.
- the second insulative layer is coupled to the first insulative layer, and the second insulative layer is thicker than the first insulative layer.
- a trench including a sidewall and a bottom is formed in a substrate.
- a thick insulative layer is deposited on the bottom of the trench.
- a thin insulative layer is formed on the sidewall, and is coupled to the thick insulative layer.
- a gate is formed above the portion of the thick insulative layer and adjacent to the thin insulative layer in the trench.
- the thick insulative layer separates the trench gate from the drain conductive region at the bottom of the trench resulting in a reduced gate-to-drain capacitance.
- FIG. 1 is a cross-sectional view of a conventional trench MOSFET.
- FIG. 2 is a cross-sectional view of a trench MOSFET with a polysilicon plug at the bottom of the trench.
- FIG. 3 is a cross-sectional view of one embodiment of a trench MOSFET in accordance with the present invention.
- FIGS. 4 A- 4 K are cross-sectional views illustrating one embodiment of a process for fabricating a trench MOSFET in accordance with the present invention.
- FIG. 5 is a cross-sectional view of an alternative embodiment of a trench MOSFET in accordance with the present invention.
- FIG. 3 is a cross-sectional view of one embodiment of a trench MOSFET 30 in accordance with the present invention.
- MOSFET 30 has some similarities to MOSFET 10 of FIG. 1.
- the elements of MOSFET 30 outside of trench 19 can be the same as those of MOSFET 10 of FIG. 1.
- thin gate insulator 15 e.g., silicon dioxide.
- a thick insulative layer 31 e.g., silicon dioxide lines the bottom of trench 19 of MOSFET 30 of FIG. 3.
- Thick insulative layer 31 separates gate 14 from N-epi layer 13 (which may be an N ⁇ layer).
- Thick insulative layer 31 also provides a more effective insulator than is achievable with polysilicon plug 22 as shown in FIG. 2. Thus, thick insulative layer 31 minimizes the gate-to-drain capacitance, C gd , and yields a trench MOSFET 30 useful for high frequency applications.
- FIGS. 4 A- 4 K are cross-sectional views illustrating one embodiment of a process for fabricating a trench MOSFET, such as MOSFET 30 of FIG. 3, in accordance with the present invention.
- the process begins with a lightly-doped N-epi layer 413 (typically about 8 ⁇ m thick) grown on a heavily doped N + substrate (not shown).
- a trench mask 450 which may be photoresist or an oxide, is deposited on N-epi layer 413 and patterned to form an opening 452 where a trench 419 is to be located.
- Trench 419 is etched through opening 452 , typically using a dry plasma etch, for example, a reactive ion etch (RIE).
- RIE reactive ion etch
- a thick insulative layer 431 (e.g., about 0.1-0.3 ⁇ m) is deposited on N-epi layer 413 , as shown in FIG. 4B.
- the deposition process is chosen, according to conventional deposition techniques such as chemical vapor deposition (CVD), to yield conformal deposition of insulative layer 431 on the sidewall and bottom of trench 419 , as well as on the top surface of N-epi layer 413 .
- Thick insulative layer 431 may be, for example, a low temperature oxide (LTO), a phosphosilicate glass (PSG), a BPSG, or another insulative material.
- a thin insulative layer (e.g., 100-200 ⁇ of silicon dioxide) could be thermally grown, for example, using a well known dry oxidation process at 950 ° C. for 10 minutes, prior to deposition of thick insulative layer 431 .
- a barrier layer 454 is then deposited by CVD. This deposition can be non-conformal, filling trench 419 and overflowing past the topmost surface of thick insulative layer 431 .
- Barrier layer 454 may be, for example, silicon nitride (Si 3 N 4 ), and may be 2-4 ⁇ m thick.
- Barrier layer 454 is etched back, typically by performing a dry etch followed by a wet etch, using etchants that have high selectivity for barrier layer 454 over thick insulative layer 431 . Barrier layer 454 is etched back into trench 419 until only about 0.1-0.2 ⁇ m remains in trench 419 , as shown in FIG. 4D.
- Thick insulative layer 431 is then etched, typically by a wet etch technique, using an etchant that has high selectivity for insulative layer 431 over barrier layer 454 and over N-epi layer 413 .
- Insulative layer 431 is etched from the top of N-epi layer 413 and from the sidewall of trench 419 until insulative layer 431 remains only in the bottom of trench 431 .
- the remainder of barrier layer 454 is removed, leaving the structure shown in FIG. 4E.
- a thin gate insulator 415 (e.g., about 100-1000 ⁇ thick) is then formed on the top surface of N-epi layer 413 and on the sidewall of trench 419 .
- Thin gate insulator 415 may be, for example, a silicon dioxide layer that is thermally grown using a dry oxidation technique at 1050° C. for 20 minutes.
- a sacrificial gate oxide (not shown) can be thermally grown and removed by a wet etch to clean the sidewall of trench 419 prior to growing thin gate insulator 415 . The wet etch of such a sacrificial gate oxide is kept short to minimize etching of thick insulative layer 431 .
- a conductive material 456 is deposited by CVD, possibly by low pressure CVD (LPCVD), to fill trench 419 and overflow past the topmost surface of thin gate insulator 415 .
- Conductive material 456 may be, for example, an in-situ doped polysilicon, or an undoped polysilicon layer that is subsequently implanted and annealed, or an alternative conductive material.
- Conductive material 456 is etched, typically using a reactive ion etch, until the top surface of material 456 is approximately level with the top of N-epi layer 413 , thereby forming gate 414 , as shown in FIG. 4H.
- gate 414 may be, for example, a polysilicon layer with a doping concentration of 10 20 cm ⁇ 3 .
- conductive material 456 may be etched past the top of trench 419 , thereby recessing gate 414 to minimize the gate-to-source overlap capacitance.
- p-type body regions 412 and N + source regions 411 are formed in N-epi layer 413 as shown in FIG. 41.
- the PN junctions between p-type body regions 412 and the remainder of N-epi layer 413 are located at a depth above the interface between thick insulative layer 431 and thin gate insulator 415 .
- an insulative layer 416 which may be borophosphosilicate glass (BPSG), is deposited by CVD on the surfaces of N-epi layer 413 and gate 414 .
- Insulative layer 416 is etched, typically using a dry etch, to expose portions of p-type body regions 412 and N + source regions 411 , as shown in FIG. 4K.
- Electrical contact to body regions 412 and source regions 411 is made with a conductor 417 , which is typically a deposited (e.g., by physical vapor deposition, plating, sputtering, or evaporation) metal or metal alloy.
- Electrical contact to gate 414 is made in the third dimension, outside of the plane of FIG. 4K. Electrical contact to the drain (not shown) is made to the opposite surface of the N + substrate (not shown) on which N-epi layer 413 is grown.
- This method thus allows incorporation of thick insulative layer 431 at the bottom of trench 419 to minimize C gd with minimal undesirable effects or manufacturing concerns, which may be caused by thermally growing thick insulative layer 431 .
- stress effects from growing a thick oxide in the concave bottom of trench 419 are avoided by depositing the oxide rather than thermally growing it.
- Thinning of the insulative layers at the juncture of thick insulative layer 431 and thin gate insulator 415 possibly caused by formation of a “bird's beak” during a thermal growth of thick insulative layer 431 , are avoided by depositing thick insulative layer 431 .
- shifts in the etched sidewall profile of trench 419 are also avoided by depositing thick insulative layer 431 .
- Growing thick insulative layer 431 could cause such shifts, resulting in a “bulb” effect at the bottom of trench 419 that is not compensated by subsequent growth of thin gate insulator 415 on the sidewall of trench 419 .
- FIG. 5 is a cross-sectional view of an alternative embodiment of a trench MOSFET 50 in accordance with the present invention.
- MOSFET 50 has many similarities to MOSFET 30 of FIG. 3. In particular, only the sidewall of trench 19 is lined with thin gate insulator 15 , while thick insulative layer 31 lines the bottom of trench 19 . In MOSFET 30 of FIG. 3, thick insulative layer 31 may increase the on-resistance (R on ) of MOSFET 30 due to an increase in the spreading resistance in the accumulation layer at the bottom of trench 19 .
- High doping region 53 is formed in N-epi layer 13 , which overlies an N + substrate 55 .
- High doping region 53 may be created by implanting an n-type dopant, such as arsenic or phosphorous, before mask 450 is removed after the trench etch shown in FIG. 4A.
- thick insulative layer 31 minimizes gate-to-drain capacitance, C gd
- high doped region 53 minimizes on-resistance, R on , yielding a trench MOSFET 50 well-suited for high frequency applications.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- This application is related to U.S. patent application Ser. No. 09/591,179, filed Jun. 8, 2000, which is incorporated herein by reference in its entirety.
- This invention relates to trench metal-insulator-semiconductor (MIS) devices and in particular to trench MOSFETs that are suitable for high frequency operation.
- Some metal-insulator-semiconductor (MIS) devices include a gate located in a trench that extends downward from the surface of a semiconductor substrate (e.g., silicon). The current flow in such devices is primarily vertical and, as a result, the cells can be more densely packed. All else being equal, this increases the current carrying capability and reduces the on-resistance of the device. Devices included in the general category of MIS devices include metal-oxide-semiconductor field effect transistors (MOSFETs), insulated gate bipolar transistors (IGBTs), and MOS-gated thyristors.
- Trench MOSFETs, for example, can be fabricated with a high transconductance (gm,max) and low specific on resistance (Ron), which are important for optimal linear signal amplification and switching. One of the most important issues for high frequency operation, however, is reduction of the MOSFET internal capacitances. The internal capacitances include the gate-to-drain capacitance (Cgd), which is also called the feedback capacitance (Crss), the input capacitance (Ciss), and the output capacitance (Coss).
- FIG. 1 is a cross-sectional view of a conventional n-
type trench MOSFET 10. InMOSFET 10, an n-type epitaxial (“N-epi”)layer 13, which is usually grown on an N+ substrate (not shown), is the drain. N-epi layer 13 may be a lightly doped layer, that is, an N− layer. A p-type body region 12 separates N-epi layer 13 from N+ source regions 11. Current flows vertically through a channel (denoted by the dashed lines) along the sidewall of atrench 19. The sidewall and bottom oftrench 19 are lined with a thin gate insulator 15 (e.g., silicon dioxide).Trench 19 is filled with a conductive material, such as doped polysilicon, which forms agate 14.Trench 19, includinggate 14 therein, is covered with aninsulative layer 16, which may be borophosphosilicate glass (BPSG). Electrical contact tosource regions 11 andbody region 12 is made with aconductor 17, which is typically a metal or metal alloy. Gate 14 is contacted in the third dimension, outside of the plane of FIG. 1. - A significant disadvantage of
MOSFET 10 is alarge overlap region 18 formed betweengate 14 and N-epi layer 13, which subjects a portion ofthin gate insulator 15 to the drain operating voltage. The large overlap limits the drain voltage rating ofMOSFET 10, presents long term reliability issues forthin gate insulator 15, and greatly increases the gate-to-drain capacitance, Cgd, ofMOSFET 10. In a trench structure, Cgd is larger than in conventional lateral devices, limiting the switching speed ofMOSFET 10 and thus its use in high frequency applications. - One possible method to address this disadvantage is described in the above-referenced U.S. patent application Ser. No. 09/591,179 and is illustrated in FIG. 2. FIG. 2 is a cross-sectional view of a
trench MOSFET 20 with anundoped polysilicon plug 22 near the bottom oftrench 19.MOSFET 20 is similar toMOSFET 10 of FIG. 1, except forpolysilicon plug 22, which is isolated from the bottom oftrench 19 byoxide layer 21 and fromgate 14 byoxide layer 23. The sandwich ofoxide layer 21,polysilicon plug 22, andoxide layer 23 serves to increase the distance betweengate 14 and N-epi layer 13, thereby decreasing Cgd. - In some situations, however, it may be preferable to have a material even more insulative than undoped polysilicon in the bottom of
trench 19 to minimize Cgd for high frequency applications. Accordingly, a trench MOSFET with decreased gate-to-drain capacitance, Cgd, and better high frequency performance is desirable. - In accordance with the present invention, a metal-insulator-semiconductor (MIS) device includes a semiconductor substrate including a trench extending into the substrate from a surface of the substrate. A source region of a first conductivity type is adjacent to a sidewall of the trench and to the surface of the substrate. A body region of a second conductivity type opposite to the first conductivity type is adjacent to the source region and to the sidewall. A drain region of the first conductivity type is adjacent to the body region and to the sidewall. The trench is lined with a first insulative layer along a portion of the sidewall that abuts the body region. The trench is also lined with a second insulative layer along a bottom portion of the trench. The second insulative layer is coupled to the first insulative layer, and the second insulative layer is thicker than the first insulative layer. The stress in the substrate along the bottom portion of the trench does not change appreciably.
- In an exemplary embodiment of a fabrication process for such an MIS device, a trench including a sidewall and a bottom is formed in a substrate. A thick insulative layer is deposited on the bottom of the trench. A thin insulative layer is formed on the sidewall, and is coupled to the thick insulative layer. A gate is formed above the portion of the thick insulative layer and adjacent to the thin insulative layer in the trench.
- The thick insulative layer separates the trench gate from the drain conductive region at the bottom of the trench resulting in a reduced gate-to-drain capacitance. This makes MIS devices in accordance with the present invention, such as trench MOSFETs, suitable for high frequency applications.
- This invention will be better understood by reference to the following description and drawings. In the drawings, like or similar features are typically labeled with the same reference numbers.
- FIG. 1 is a cross-sectional view of a conventional trench MOSFET.
- FIG. 2 is a cross-sectional view of a trench MOSFET with a polysilicon plug at the bottom of the trench.
- FIG. 3 is a cross-sectional view of one embodiment of a trench MOSFET in accordance with the present invention.
- FIGS.4A-4K are cross-sectional views illustrating one embodiment of a process for fabricating a trench MOSFET in accordance with the present invention.
- FIG. 5 is a cross-sectional view of an alternative embodiment of a trench MOSFET in accordance with the present invention.
- FIG. 3 is a cross-sectional view of one embodiment of a
trench MOSFET 30 in accordance with the present invention.MOSFET 30 has some similarities toMOSFET 10 of FIG. 1. The elements ofMOSFET 30 outside oftrench 19 can be the same as those ofMOSFET 10 of FIG. 1. InMOSFET 30, however, only the sidewall oftrench 19 is lined with thin gate insulator 15 (e.g., silicon dioxide). UnlikeMOSFET 10 of FIG. 1, a thick insulative layer 31 (e.g., silicon dioxide) lines the bottom oftrench 19 ofMOSFET 30 of FIG. 3. Thickinsulative layer 31 separatesgate 14 from N-epi layer 13 (which may be an N− layer). This circumvents the problems that occur when onlythin gate insulator 15 separatesgate 14 from N-epi layer 13 (the drain) as in FIG. 1.Thick insulative layer 31 also provides a more effective insulator than is achievable withpolysilicon plug 22 as shown in FIG. 2. Thus,thick insulative layer 31 minimizes the gate-to-drain capacitance, Cgd, and yields atrench MOSFET 30 useful for high frequency applications. - FIGS.4A-4K are cross-sectional views illustrating one embodiment of a process for fabricating a trench MOSFET, such as
MOSFET 30 of FIG. 3, in accordance with the present invention. As shown in FIG. 4A, the process begins with a lightly-doped N-epi layer 413 (typically about 8 μm thick) grown on a heavily doped N+ substrate (not shown). Atrench mask 450, which may be photoresist or an oxide, is deposited on N-epi layer 413 and patterned to form anopening 452 where atrench 419 is to be located.Trench 419 is etched throughopening 452, typically using a dry plasma etch, for example, a reactive ion etch (RIE). Trench 419 may be about 0.5-1.2 μm wide and about 1-2 μm deep. -
Mask 450 is removed, and a thick insulative layer 431 (e.g., about 0.1-0.3 μm) is deposited on N-epi layer 413, as shown in FIG. 4B. The deposition process is chosen, according to conventional deposition techniques such as chemical vapor deposition (CVD), to yield conformal deposition ofinsulative layer 431 on the sidewall and bottom oftrench 419, as well as on the top surface of N-epi layer 413.Thick insulative layer 431 may be, for example, a low temperature oxide (LTO), a phosphosilicate glass (PSG), a BPSG, or another insulative material. In some embodiments, a thin insulative layer (e.g., 100-200 Å of silicon dioxide) could be thermally grown, for example, using a well known dry oxidation process at 950 ° C. for 10 minutes, prior to deposition ofthick insulative layer 431. - As shown in FIG. 4C, a
barrier layer 454 is then deposited by CVD. This deposition can be non-conformal, fillingtrench 419 and overflowing past the topmost surface ofthick insulative layer 431.Barrier layer 454 may be, for example, silicon nitride (Si3N4), and may be 2-4 μm thick.Barrier layer 454 is etched back, typically by performing a dry etch followed by a wet etch, using etchants that have high selectivity forbarrier layer 454 overthick insulative layer 431.Barrier layer 454 is etched back intotrench 419 until only about 0.1-0.2 μm remains intrench 419, as shown in FIG. 4D. -
Thick insulative layer 431 is then etched, typically by a wet etch technique, using an etchant that has high selectivity forinsulative layer 431 overbarrier layer 454 and over N-epi layer 413.Insulative layer 431 is etched from the top of N-epi layer 413 and from the sidewall oftrench 419 untilinsulative layer 431 remains only in the bottom oftrench 431. The remainder ofbarrier layer 454 is removed, leaving the structure shown in FIG. 4E. - As shown in FIG. 4F, a thin gate insulator415 (e.g., about 100-1000 Å thick) is then formed on the top surface of N-
epi layer 413 and on the sidewall oftrench 419.Thin gate insulator 415 may be, for example, a silicon dioxide layer that is thermally grown using a dry oxidation technique at 1050° C. for 20 minutes. In some embodiments, a sacrificial gate oxide (not shown) can be thermally grown and removed by a wet etch to clean the sidewall oftrench 419 prior to growingthin gate insulator 415. The wet etch of such a sacrificial gate oxide is kept short to minimize etching ofthick insulative layer 431. - As shown in FIG. 4G, a
conductive material 456 is deposited by CVD, possibly by low pressure CVD (LPCVD), to filltrench 419 and overflow past the topmost surface ofthin gate insulator 415.Conductive material 456 may be, for example, an in-situ doped polysilicon, or an undoped polysilicon layer that is subsequently implanted and annealed, or an alternative conductive material.Conductive material 456 is etched, typically using a reactive ion etch, until the top surface ofmaterial 456 is approximately level with the top of N-epi layer 413, thereby forminggate 414, as shown in FIG. 4H. In an n-type MOSFET,gate 414 may be, for example, a polysilicon layer with a doping concentration of 1020 cm−3. In some embodiments,conductive material 456 may be etched past the top oftrench 419, thereby recessinggate 414 to minimize the gate-to-source overlap capacitance. - Using known implantation and diffusion processes, p-
type body regions 412 and N+ source regions 411 are formed in N-epi layer 413 as shown in FIG. 41. The PN junctions between p-type body regions 412 and the remainder of N-epi layer 413 are located at a depth above the interface between thickinsulative layer 431 andthin gate insulator 415. - As shown in FIG. 4J, an
insulative layer 416, which may be borophosphosilicate glass (BPSG), is deposited by CVD on the surfaces of N-epi layer 413 andgate 414.Insulative layer 416 is etched, typically using a dry etch, to expose portions of p-type body regions 412 and N+ source regions 411, as shown in FIG. 4K. Electrical contact tobody regions 412 andsource regions 411 is made with aconductor 417, which is typically a deposited (e.g., by physical vapor deposition, plating, sputtering, or evaporation) metal or metal alloy. Electrical contact togate 414 is made in the third dimension, outside of the plane of FIG. 4K. Electrical contact to the drain (not shown) is made to the opposite surface of the N+ substrate (not shown) on which N-epi layer 413 is grown. - This method thus allows incorporation of
thick insulative layer 431 at the bottom oftrench 419 to minimize Cgd with minimal undesirable effects or manufacturing concerns, which may be caused by thermally growingthick insulative layer 431. For example, stress effects from growing a thick oxide in the concave bottom oftrench 419 are avoided by depositing the oxide rather than thermally growing it. Thinning of the insulative layers at the juncture ofthick insulative layer 431 andthin gate insulator 415, possibly caused by formation of a “bird's beak” during a thermal growth ofthick insulative layer 431, are avoided by depositingthick insulative layer 431. In addition, shifts in the etched sidewall profile oftrench 419 are also avoided by depositingthick insulative layer 431. Growingthick insulative layer 431 could cause such shifts, resulting in a “bulb” effect at the bottom oftrench 419 that is not compensated by subsequent growth ofthin gate insulator 415 on the sidewall oftrench 419. - FIG. 5 is a cross-sectional view of an alternative embodiment of a
trench MOSFET 50 in accordance with the present invention.MOSFET 50 has many similarities to MOSFET 30 of FIG. 3. In particular, only the sidewall oftrench 19 is lined withthin gate insulator 15, whilethick insulative layer 31 lines the bottom oftrench 19. InMOSFET 30 of FIG. 3,thick insulative layer 31 may increase the on-resistance (Ron) ofMOSFET 30 due to an increase in the spreading resistance in the accumulation layer at the bottom oftrench 19.MOSFET 50 of FIG. 5, however, includes ahigh doping region 53 at the bottom oftrench 19 to help spread current more effectively.High doping region 53 is formed in N-epi layer 13, which overlies an N+ substrate 55.High doping region 53 may be created by implanting an n-type dopant, such as arsenic or phosphorous, beforemask 450 is removed after the trench etch shown in FIG. 4A. Thus,thick insulative layer 31 minimizes gate-to-drain capacitance, Cgd, and high dopedregion 53 minimizes on-resistance, Ron, yielding atrench MOSFET 50 well-suited for high frequency applications. - The foregoing embodiments are intended to be illustrative and not limiting of the broad principles of this invention. Many additional embodiments will be apparent to persons skilled in the art. For example, the structures and methods of this invention can be used with any type of metal-insulator-semiconductor (MIS) device in which it is desirable to form an insulating layer between a trench gate and a region outside the trench. Also, various insulative or conductive materials can be used where appropriate, and the invention is also applicable to p-type MOSFETs. The invention is limited only by the following claims.
Claims (29)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/264,816 US6921697B2 (en) | 2001-08-10 | 2002-10-03 | Method for making trench MIS device with reduced gate-to-drain capacitance |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/927,320 US6882000B2 (en) | 2001-08-10 | 2001-08-10 | Trench MIS device with reduced gate-to-drain capacitance |
US10/264,816 US6921697B2 (en) | 2001-08-10 | 2002-10-03 | Method for making trench MIS device with reduced gate-to-drain capacitance |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/927,320 Division US6882000B2 (en) | 2001-08-10 | 2001-08-10 | Trench MIS device with reduced gate-to-drain capacitance |
Publications (2)
Publication Number | Publication Date |
---|---|
US20030062570A1 true US20030062570A1 (en) | 2003-04-03 |
US6921697B2 US6921697B2 (en) | 2005-07-26 |
Family
ID=25454563
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/927,320 Expired - Lifetime US6882000B2 (en) | 2001-08-10 | 2001-08-10 | Trench MIS device with reduced gate-to-drain capacitance |
US10/264,816 Expired - Lifetime US6921697B2 (en) | 2001-08-10 | 2002-10-03 | Method for making trench MIS device with reduced gate-to-drain capacitance |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/927,320 Expired - Lifetime US6882000B2 (en) | 2001-08-10 | 2001-08-10 | Trench MIS device with reduced gate-to-drain capacitance |
Country Status (6)
Country | Link |
---|---|
US (2) | US6882000B2 (en) |
EP (1) | EP1417717A2 (en) |
JP (2) | JP2004538648A (en) |
KR (1) | KR100624683B1 (en) |
TW (1) | TW552680B (en) |
WO (1) | WO2003015179A2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030168696A1 (en) * | 2002-03-11 | 2003-09-11 | So Koon Chong | Trench DMOS transistor having improved trench structure |
US20050116282A1 (en) * | 2003-12-02 | 2005-06-02 | Vishay-Siliconix | Closed cell trench metal-oxide-semiconductor field effect transistor |
US20070284754A1 (en) * | 2006-05-12 | 2007-12-13 | Ronald Wong | Power MOSFET contact metallization |
US20080258212A1 (en) * | 2007-04-19 | 2008-10-23 | Vishay-Siliconix | Trench metal oxide semiconductor with recessed trench material and remote contacts |
US20090050960A1 (en) * | 2004-05-13 | 2009-02-26 | Vishay-Siliconix | Stacked Trench Metal-Oxide-Semiconductor Field Effect Transistor Device |
US20110101525A1 (en) * | 2009-10-30 | 2011-05-05 | Vishay-Siliconix | Semiconductor device with trench-like feed-throughs |
US8604525B2 (en) | 2009-11-02 | 2013-12-10 | Vishay-Siliconix | Transistor structure with feed-through source-to-substrate contact |
US9425304B2 (en) | 2014-08-21 | 2016-08-23 | Vishay-Siliconix | Transistor structure with improved unclamped inductive switching immunity |
Families Citing this family (49)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9063191B2 (en) * | 2012-02-24 | 2015-06-23 | Power Probe, Inc. | Electrical test device and method |
US6291298B1 (en) * | 1999-05-25 | 2001-09-18 | Advanced Analogic Technologies, Inc. | Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses |
AU2002355547A1 (en) * | 2001-08-10 | 2003-02-24 | Siliconix Incorporated | Mis device having a trench gate electrode and method of making the same |
US6882000B2 (en) * | 2001-08-10 | 2005-04-19 | Siliconix Incorporated | Trench MIS device with reduced gate-to-drain capacitance |
US6838722B2 (en) * | 2002-03-22 | 2005-01-04 | Siliconix Incorporated | Structures of and methods of fabricating trench-gated MIS devices |
US8629019B2 (en) | 2002-09-24 | 2014-01-14 | Vishay-Siliconix | Method of forming self aligned contacts for a power MOSFET |
US8080459B2 (en) * | 2002-09-24 | 2011-12-20 | Vishay-Siliconix | Self aligned contact in a semiconductor device and method of fabricating the same |
JP2006030318A (en) * | 2004-07-12 | 2006-02-02 | Sanyo Electric Co Ltd | Display device |
US7494876B1 (en) | 2005-04-21 | 2009-02-24 | Vishay Siliconix | Trench-gated MIS device having thick polysilicon insulation layer at trench bottom and method of fabricating the same |
EP1742257B1 (en) * | 2005-07-08 | 2012-09-05 | STMicroelectronics Srl | Method of manufacturing a semiconductor power device |
US7544545B2 (en) | 2005-12-28 | 2009-06-09 | Vishay-Siliconix | Trench polysilicon diode |
WO2007084688A1 (en) * | 2006-01-18 | 2007-07-26 | Vishay-Siliconix | Floating gate structure with high electrostatic discharge performance |
JP4957005B2 (en) * | 2006-01-31 | 2012-06-20 | 富士電機株式会社 | Method for manufacturing silicon carbide semiconductor element |
KR100909777B1 (en) * | 2006-07-28 | 2009-07-29 | 주식회사 하이닉스반도체 | Manufacturing Method of Semiconductor Device |
US9437729B2 (en) | 2007-01-08 | 2016-09-06 | Vishay-Siliconix | High-density power MOSFET with planarized metalization |
US9947770B2 (en) | 2007-04-03 | 2018-04-17 | Vishay-Siliconix | Self-aligned trench MOSFET and method of manufacture |
US9484451B2 (en) | 2007-10-05 | 2016-11-01 | Vishay-Siliconix | MOSFET active area and edge termination area charge balance |
US10600902B2 (en) | 2008-02-13 | 2020-03-24 | Vishay SIliconix, LLC | Self-repairing field effect transisitor |
US8159021B2 (en) * | 2008-02-20 | 2012-04-17 | Force-Mos Technology Corporation | Trench MOSFET with double epitaxial structure |
TWI435447B (en) * | 2009-01-09 | 2014-04-21 | Niko Semiconductor Co Ltd | Power MOS semiconductor field effect transistor and manufacturing method thereof |
US8426275B2 (en) | 2009-01-09 | 2013-04-23 | Niko Semiconductor Co., Ltd. | Fabrication method of trenched power MOSFET |
US9443974B2 (en) * | 2009-08-27 | 2016-09-13 | Vishay-Siliconix | Super junction trench power MOSFET device fabrication |
US9230810B2 (en) | 2009-09-03 | 2016-01-05 | Vishay-Siliconix | System and method for substrate wafer back side and edge cross section seals |
US8105903B2 (en) * | 2009-09-21 | 2012-01-31 | Force Mos Technology Co., Ltd. | Method for making a trench MOSFET with shallow trench structures |
US9431530B2 (en) | 2009-10-20 | 2016-08-30 | Vishay-Siliconix | Super-high density trench MOSFET |
US9425305B2 (en) | 2009-10-20 | 2016-08-23 | Vishay-Siliconix | Structures of and methods of fabricating split gate MIS devices |
US9419129B2 (en) | 2009-10-21 | 2016-08-16 | Vishay-Siliconix | Split gate semiconductor device with curved gate oxide profile |
JP5736394B2 (en) | 2010-03-02 | 2015-06-17 | ヴィシェイ−シリコニックス | Semiconductor device structure and manufacturing method thereof |
US20120028425A1 (en) * | 2010-08-02 | 2012-02-02 | Hamilton Lu | Methods for fabricating trench metal oxide semiconductor field effect transistors |
WO2012127821A1 (en) | 2011-03-23 | 2012-09-27 | パナソニック株式会社 | Semiconductor device and method for producing same |
DE112012002136B4 (en) | 2011-05-18 | 2025-03-27 | Vishay-Siliconix | Semiconductor devices |
WO2013013698A1 (en) * | 2011-07-22 | 2013-01-31 | X-Fab Semiconductor Foundries Ag | A semiconductor device |
CN103247529B (en) * | 2012-02-10 | 2016-08-03 | 无锡华润上华半导体有限公司 | A kind of trench field-effect device and preparation method thereof |
US9842911B2 (en) | 2012-05-30 | 2017-12-12 | Vishay-Siliconix | Adaptive charge balanced edge termination |
US8802530B2 (en) * | 2012-06-06 | 2014-08-12 | Alpha And Omega Semiconductor Incorporated | MOSFET with improved performance through induced net charge region in thick bottom insulator |
JP5799046B2 (en) | 2013-03-22 | 2015-10-21 | 株式会社東芝 | Semiconductor device |
CN103311112B (en) * | 2013-06-14 | 2016-01-27 | 矽力杰半导体技术(杭州)有限公司 | The method of polysilicon is formed in groove |
US9887259B2 (en) | 2014-06-23 | 2018-02-06 | Vishay-Siliconix | Modulated super junction power MOSFET devices |
WO2016028943A1 (en) | 2014-08-19 | 2016-02-25 | Vishay-Siliconix | Electronic circuit |
KR102098996B1 (en) | 2014-08-19 | 2020-04-08 | 비쉐이-실리코닉스 | Super-junction metal oxide semiconductor field effect transistor |
CN109273534A (en) * | 2018-10-30 | 2019-01-25 | 贵州恒芯微电子科技有限公司 | A Novel Shielded Gate Power MOS Device |
US11217541B2 (en) | 2019-05-08 | 2022-01-04 | Vishay-Siliconix, LLC | Transistors with electrically active chip seal ring and methods of manufacture |
US11218144B2 (en) | 2019-09-12 | 2022-01-04 | Vishay-Siliconix, LLC | Semiconductor device with multiple independent gates |
CN110896026A (en) | 2019-11-22 | 2020-03-20 | 矽力杰半导体技术(杭州)有限公司 | Trench type MOSFET structure and manufacturing method thereof |
CN111129152B (en) * | 2019-12-17 | 2023-09-26 | 杭州芯迈半导体技术有限公司 | Trench MOSFET structure and manufacturing method |
CN111554746B (en) | 2020-04-23 | 2022-09-16 | 杭州芯迈半导体技术有限公司 | Silicon carbide MOSFET device and manufacturing method thereof |
CN112735954B (en) * | 2020-12-30 | 2021-12-14 | 深圳市汇德科技有限公司 | Method for manufacturing semiconductor chip |
CN113437137A (en) * | 2021-08-09 | 2021-09-24 | 无锡新洁能股份有限公司 | Fast recovery power MOSFET and method of manufacturing the same |
CN114975126B (en) * | 2022-07-29 | 2022-10-25 | 威晟半导体科技(广州)有限公司 | A manufacturing method of shielded gate trench MOSFET with reduced gate charge |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4893160A (en) * | 1987-11-13 | 1990-01-09 | Siliconix Incorporated | Method for increasing the performance of trenched devices and the resulting structure |
US4894695A (en) * | 1987-03-23 | 1990-01-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with no stress generated at the trench corner portion and the method for making the same |
US4992390A (en) * | 1989-07-06 | 1991-02-12 | General Electric Company | Trench gate structure with thick bottom oxide |
US5424231A (en) * | 1994-08-09 | 1995-06-13 | United Microelectronics Corp. | Method for manufacturing a VDMOS transistor |
US6071794A (en) * | 1999-06-01 | 2000-06-06 | Mosel Vitelic, Inc. | Method to prevent the formation of a thinner portion of insulating layer at the junction between the side walls and the bottom insulator |
US6262453B1 (en) * | 1998-04-24 | 2001-07-17 | Magepower Semiconductor Corp. | Double gate-oxide for reducing gate-drain capacitance in trenched DMOS with high-dopant concentration buried-region under trenched gate |
US6265269B1 (en) * | 1999-08-04 | 2001-07-24 | Mosel Vitelic Inc. | Method for fabricating a concave bottom oxide in a trench |
US6391699B1 (en) * | 2000-06-05 | 2002-05-21 | Fairchild Semiconductor Corporation | Method of manufacturing a trench MOSFET using selective growth epitaxy |
US6444528B1 (en) * | 2000-08-16 | 2002-09-03 | Fairchild Semiconductor Corporation | Selective oxide deposition in the bottom of a trench |
Family Cites Families (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS63237460A (en) * | 1987-03-25 | 1988-10-03 | Mitsubishi Electric Corp | Semiconductor device |
US5183774A (en) * | 1987-11-17 | 1993-02-02 | Mitsubishi Denki Kabushiki Kaisha | Method of making a semiconductor memory device |
KR910000246B1 (en) * | 1988-02-15 | 1991-01-23 | 삼성전자 주식회사 | Semiconductor memory device |
US5183772A (en) | 1989-05-10 | 1993-02-02 | Samsung Electronics Co., Ltd. | Manufacturing method for a DRAM cell |
US4954854A (en) * | 1989-05-22 | 1990-09-04 | International Business Machines Corporation | Cross-point lightly-doped drain-source trench transistor and fabrication process therefor |
JP2917922B2 (en) * | 1996-07-15 | 1999-07-12 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
DE69739206D1 (en) | 1996-07-19 | 2009-02-26 | Siliconix Inc | HIGH DENSITY TRIANGLE DIGITAL TRANSISTOR WITH TRIANGLE IMPLANT PLANTING |
JP3705919B2 (en) * | 1998-03-05 | 2005-10-12 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
JP2000100928A (en) * | 1998-09-21 | 2000-04-07 | Kawasaki Steel Corp | Semiconductor device and manufacture thereof |
JP2000195945A (en) * | 1998-12-25 | 2000-07-14 | Fujitsu Ltd | Method for manufacturing semiconductor device |
US6291298B1 (en) * | 1999-05-25 | 2001-09-18 | Advanced Analogic Technologies, Inc. | Process of manufacturing Trench gate semiconductor device having gate oxide layer with multiple thicknesses |
JP2001024055A (en) * | 1999-07-06 | 2001-01-26 | Matsushita Electronics Industry Corp | Manufacture of semiconductor device |
DE19935442C1 (en) * | 1999-07-28 | 2000-12-21 | Siemens Ag | Power trench-metal oxide semiconductor transistor is produced using a temporary layer to allow formation of a trench insulating film which is thicker at the trench lower end than at the trench upper end |
JP3384365B2 (en) * | 1999-08-23 | 2003-03-10 | 日本電気株式会社 | Vertical MOS field effect transistor and method of manufacturing the same |
JP4379982B2 (en) * | 1999-11-16 | 2009-12-09 | トヨタ自動車株式会社 | Manufacturing method of semiconductor device |
US6437386B1 (en) * | 2000-08-16 | 2002-08-20 | Fairchild Semiconductor Corporation | Method for creating thick oxide on the bottom surface of a trench structure in silicon |
AU2002355547A1 (en) * | 2001-08-10 | 2003-02-24 | Siliconix Incorporated | Mis device having a trench gate electrode and method of making the same |
US6882000B2 (en) * | 2001-08-10 | 2005-04-19 | Siliconix Incorporated | Trench MIS device with reduced gate-to-drain capacitance |
-
2001
- 2001-08-10 US US09/927,320 patent/US6882000B2/en not_active Expired - Lifetime
-
2002
- 2002-07-19 JP JP2003520004A patent/JP2004538648A/en active Pending
- 2002-07-19 EP EP02750165A patent/EP1417717A2/en not_active Ceased
- 2002-07-19 KR KR1020047002073A patent/KR100624683B1/en not_active Expired - Lifetime
- 2002-07-19 WO PCT/US2002/022937 patent/WO2003015179A2/en not_active Application Discontinuation
- 2002-07-26 TW TW091116779A patent/TW552680B/en not_active IP Right Cessation
- 2002-10-03 US US10/264,816 patent/US6921697B2/en not_active Expired - Lifetime
-
2009
- 2009-07-28 JP JP2009175470A patent/JP5500898B2/en not_active Expired - Lifetime
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4894695A (en) * | 1987-03-23 | 1990-01-16 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with no stress generated at the trench corner portion and the method for making the same |
US4893160A (en) * | 1987-11-13 | 1990-01-09 | Siliconix Incorporated | Method for increasing the performance of trenched devices and the resulting structure |
US4992390A (en) * | 1989-07-06 | 1991-02-12 | General Electric Company | Trench gate structure with thick bottom oxide |
US5424231A (en) * | 1994-08-09 | 1995-06-13 | United Microelectronics Corp. | Method for manufacturing a VDMOS transistor |
US6262453B1 (en) * | 1998-04-24 | 2001-07-17 | Magepower Semiconductor Corp. | Double gate-oxide for reducing gate-drain capacitance in trenched DMOS with high-dopant concentration buried-region under trenched gate |
US6071794A (en) * | 1999-06-01 | 2000-06-06 | Mosel Vitelic, Inc. | Method to prevent the formation of a thinner portion of insulating layer at the junction between the side walls and the bottom insulator |
US6265269B1 (en) * | 1999-08-04 | 2001-07-24 | Mosel Vitelic Inc. | Method for fabricating a concave bottom oxide in a trench |
US6391699B1 (en) * | 2000-06-05 | 2002-05-21 | Fairchild Semiconductor Corporation | Method of manufacturing a trench MOSFET using selective growth epitaxy |
US6444528B1 (en) * | 2000-08-16 | 2002-09-03 | Fairchild Semiconductor Corporation | Selective oxide deposition in the bottom of a trench |
Cited By (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030168696A1 (en) * | 2002-03-11 | 2003-09-11 | So Koon Chong | Trench DMOS transistor having improved trench structure |
US6781196B2 (en) * | 2002-03-11 | 2004-08-24 | General Semiconductor, Inc. | Trench DMOS transistor having improved trench structure |
US20050116282A1 (en) * | 2003-12-02 | 2005-06-02 | Vishay-Siliconix | Closed cell trench metal-oxide-semiconductor field effect transistor |
US20050148128A1 (en) * | 2003-12-02 | 2005-07-07 | Pattanayak Deva N. | Method of manufacturing a closed cell trench MOSFET |
US7279743B2 (en) * | 2003-12-02 | 2007-10-09 | Vishay-Siliconix | Closed cell trench metal-oxide-semiconductor field effect transistor |
US7361558B2 (en) | 2003-12-02 | 2008-04-22 | Vishay-Siliconix | Method of manufacturing a closed cell trench MOSFET |
US7833863B1 (en) | 2003-12-02 | 2010-11-16 | Vishay-Siliconix | Method of manufacturing a closed cell trench MOSFET |
US20090050960A1 (en) * | 2004-05-13 | 2009-02-26 | Vishay-Siliconix | Stacked Trench Metal-Oxide-Semiconductor Field Effect Transistor Device |
US8183629B2 (en) | 2004-05-13 | 2012-05-22 | Vishay-Siliconix | Stacked trench metal-oxide-semiconductor field effect transistor device |
US20070284754A1 (en) * | 2006-05-12 | 2007-12-13 | Ronald Wong | Power MOSFET contact metallization |
US8697571B2 (en) | 2006-05-12 | 2014-04-15 | Vishay-Siliconix | Power MOSFET contact metallization |
US8471390B2 (en) | 2006-05-12 | 2013-06-25 | Vishay-Siliconix | Power MOSFET contact metallization |
US8368126B2 (en) | 2007-04-19 | 2013-02-05 | Vishay-Siliconix | Trench metal oxide semiconductor with recessed trench material and remote contacts |
US20080258212A1 (en) * | 2007-04-19 | 2008-10-23 | Vishay-Siliconix | Trench metal oxide semiconductor with recessed trench material and remote contacts |
US8883580B2 (en) | 2007-04-19 | 2014-11-11 | Vishay-Siliconix | Trench metal oxide semiconductor with recessed trench material and remote contacts |
US20110101525A1 (en) * | 2009-10-30 | 2011-05-05 | Vishay-Siliconix | Semiconductor device with trench-like feed-throughs |
US9306056B2 (en) | 2009-10-30 | 2016-04-05 | Vishay-Siliconix | Semiconductor device with trench-like feed-throughs |
US10032901B2 (en) | 2009-10-30 | 2018-07-24 | Vishay-Siliconix | Semiconductor device with trench-like feed-throughs |
US8604525B2 (en) | 2009-11-02 | 2013-12-10 | Vishay-Siliconix | Transistor structure with feed-through source-to-substrate contact |
US9064896B2 (en) | 2009-11-02 | 2015-06-23 | Vishay-Siliconix | Transistor structure with feed-through source-to-substrate contact |
US9443959B2 (en) | 2009-11-02 | 2016-09-13 | Vishay-Siliconix | Transistor structure with feed-through source-to-substrate contact |
US9425304B2 (en) | 2014-08-21 | 2016-08-23 | Vishay-Siliconix | Transistor structure with improved unclamped inductive switching immunity |
US9716166B2 (en) | 2014-08-21 | 2017-07-25 | Vishay-Siliconix | Transistor structure with improved unclamped inductive switching immunity |
US10181523B2 (en) | 2014-08-21 | 2019-01-15 | Vishay-Siliconix | Transistor structure with improved unclamped inductive switching immunity |
Also Published As
Publication number | Publication date |
---|---|
KR100624683B1 (en) | 2006-09-19 |
US6882000B2 (en) | 2005-04-19 |
KR20040051584A (en) | 2004-06-18 |
WO2003015179A2 (en) | 2003-02-20 |
US6921697B2 (en) | 2005-07-26 |
US20030030092A1 (en) | 2003-02-13 |
WO2003015179A3 (en) | 2003-12-04 |
EP1417717A2 (en) | 2004-05-12 |
TW552680B (en) | 2003-09-11 |
JP2009283969A (en) | 2009-12-03 |
JP5500898B2 (en) | 2014-05-21 |
JP2004538648A (en) | 2004-12-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6921697B2 (en) | Method for making trench MIS device with reduced gate-to-drain capacitance | |
US6849898B2 (en) | Trench MIS device with active trench corners and thick bottom oxide | |
US7416947B2 (en) | Method of fabricating trench MIS device with thick oxide layer in bottom of trench | |
US7012005B2 (en) | Self-aligned differential oxidation in trenches by ion implantation | |
US6709930B2 (en) | Thicker oxide formation at the trench bottom by selective oxide deposition | |
US6319777B1 (en) | Trench semiconductor device manufacture with a thicker upper insulating layer | |
US7435650B2 (en) | Process for manufacturing trench MIS device having implanted drain-drift region and thick bottom oxide | |
US20050236665A1 (en) | Trench MIS device having implanted drain-drift region and thick bottom oxide and process for manufacturing the same | |
JP2005524970A (en) | Trench type power MOS gate device | |
EP1573824B1 (en) | Vertical insulated gate transistor and manufacturing method | |
EP1162665A2 (en) | Trench gate MIS device and method of fabricating the same | |
US7494876B1 (en) | Trench-gated MIS device having thick polysilicon insulation layer at trench bottom and method of fabricating the same | |
JP4299665B2 (en) | Trench MIS device with active trench corner and thick bottom oxide, and method of manufacturing the same | |
WO2002078093A1 (en) | Reduced mask count process for manufacture of mosgated device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: COMERICA BANK, AS AGENT,MICHIGAN Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC;VISHAY DALE ELECTRONICS, INC.;VISHAY INTERTECHNOLOGY, INC.;AND OTHERS;REEL/FRAME:024006/0515 Effective date: 20100212 Owner name: COMERICA BANK, AS AGENT, MICHIGAN Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC;VISHAY DALE ELECTRONICS, INC.;VISHAY INTERTECHNOLOGY, INC.;AND OTHERS;REEL/FRAME:024006/0515 Effective date: 20100212 |
|
AS | Assignment |
Owner name: YOSEMITE INVESTMENT, INC., AN INDIANA CORPORATION, Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY INTERTECHNOLOGY, INC., A DELAWARE CORPORATI Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY MEASUREMENTS GROUP, INC., A DELAWARE CORPOR Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY SPRAGUE, INC., SUCCESSOR-IN-INTEREST TO VIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY DALE ELECTRONICS, INC., A DELAWARE CORPORAT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY VITRAMON, INCORPORATED, A DELAWARE CORPORAT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY GENERAL SEMICONDUCTOR, LLC, F/K/A GENERAL S Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: SILICONIX INCORPORATED, A DELAWARE CORPORATION, PE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, TEXAS Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY INTERTECHNOLOGY, INC.;VISHAY DALE ELECTRONICS, INC.;SILICONIX INCORPORATED;AND OTHERS;REEL/FRAME:025675/0001 Effective date: 20101201 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY INTERTECHNOLOGY, INC.;VISHAY DALE ELECTRONICS, INC.;SILICONIX INCORPORATED;AND OTHERS;REEL/FRAME:025675/0001 Effective date: 20101201 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNORS:VISHAY DALE ELECTRONICS, INC.;DALE ELECTRONICS, INC.;VISHAY DALE ELECTRONICS, LLC;AND OTHERS;REEL/FRAME:049440/0876 Effective date: 20190605 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:VISHAY DALE ELECTRONICS, INC.;DALE ELECTRONICS, INC.;VISHAY DALE ELECTRONICS, LLC;AND OTHERS;REEL/FRAME:049440/0876 Effective date: 20190605 |
|
AS | Assignment |
Owner name: SILICONIX INCORPORATED, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: DALE ELECTRONICS, INC., NEBRASKA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY SPRAGUE, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY VITRAMON, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY TECHNO COMPONENTS, LLC, VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: SPRAGUE ELECTRIC COMPANY, VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY DALE ELECTRONICS, INC., NEBRASKA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY EFI, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY INTERTECHNOLOGY, INC., PENNSYLVANIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 |