US20020102832A1 - Semiconductor device and method of manufacturing the same - Google Patents
Semiconductor device and method of manufacturing the same Download PDFInfo
- Publication number
- US20020102832A1 US20020102832A1 US09/478,508 US47850800A US2002102832A1 US 20020102832 A1 US20020102832 A1 US 20020102832A1 US 47850800 A US47850800 A US 47850800A US 2002102832 A1 US2002102832 A1 US 2002102832A1
- Authority
- US
- United States
- Prior art keywords
- conductive metal
- metal layer
- electrodes
- layer
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 105
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 23
- 229910052751 metal Inorganic materials 0.000 claims abstract description 289
- 239000002184 metal Substances 0.000 claims abstract description 289
- 230000004888 barrier function Effects 0.000 claims abstract description 70
- 238000012360 testing method Methods 0.000 claims abstract description 63
- 150000002739 metals Chemical class 0.000 claims abstract description 59
- 239000000463 material Substances 0.000 claims description 60
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 claims description 54
- 239000000523 sample Substances 0.000 claims description 39
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 38
- 238000000034 method Methods 0.000 claims description 32
- 238000000576 coating method Methods 0.000 claims description 26
- 239000010931 gold Substances 0.000 claims description 24
- 239000011248 coating agent Substances 0.000 claims description 22
- 239000010949 copper Substances 0.000 claims description 21
- 238000005304 joining Methods 0.000 claims description 18
- 229910052763 palladium Inorganic materials 0.000 claims description 18
- 229910045601 alloy Inorganic materials 0.000 claims description 15
- 239000000956 alloy Substances 0.000 claims description 15
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 claims description 15
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 14
- 229910052737 gold Inorganic materials 0.000 claims description 14
- 229910052759 nickel Inorganic materials 0.000 claims description 13
- 239000010936 titanium Substances 0.000 claims description 13
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 11
- 229910052802 copper Inorganic materials 0.000 claims description 11
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims description 9
- 239000010948 rhodium Substances 0.000 claims description 9
- 229910052709 silver Inorganic materials 0.000 claims description 9
- 239000004332 silver Substances 0.000 claims description 9
- 239000011651 chromium Substances 0.000 claims description 8
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 7
- 239000000758 substrate Substances 0.000 claims description 7
- 229910052719 titanium Inorganic materials 0.000 claims description 7
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 claims description 6
- 238000006243 chemical reaction Methods 0.000 claims description 5
- 238000007254 oxidation reaction Methods 0.000 claims description 5
- 229910052697 platinum Inorganic materials 0.000 claims description 5
- 229910052703 rhodium Inorganic materials 0.000 claims description 5
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 claims description 5
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 5
- 229910052721 tungsten Inorganic materials 0.000 claims description 5
- 239000010937 tungsten Substances 0.000 claims description 5
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 claims description 4
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 claims description 4
- 229910052797 bismuth Inorganic materials 0.000 claims description 4
- JCXGWMGPZLAOME-UHFFFAOYSA-N bismuth atom Chemical compound [Bi] JCXGWMGPZLAOME-UHFFFAOYSA-N 0.000 claims description 4
- 229910052804 chromium Inorganic materials 0.000 claims description 4
- 229910052738 indium Inorganic materials 0.000 claims description 4
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 claims description 4
- 229910052750 molybdenum Inorganic materials 0.000 claims description 4
- 239000011733 molybdenum Substances 0.000 claims description 4
- 230000003647 oxidation Effects 0.000 claims description 4
- 238000010030 laminating Methods 0.000 claims 3
- 238000010586 diagram Methods 0.000 description 14
- 229910000679 solder Inorganic materials 0.000 description 13
- 238000010438 heat treatment Methods 0.000 description 6
- 238000009792 diffusion process Methods 0.000 description 4
- 238000005530 etching Methods 0.000 description 3
- 238000007747 plating Methods 0.000 description 3
- 230000015556 catabolic process Effects 0.000 description 2
- 238000006731 degradation reaction Methods 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 229910001128 Sn alloy Inorganic materials 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000012299 nitrogen atmosphere Substances 0.000 description 1
- 238000012216 screening Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/20—Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
- H01L2224/05572—Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05639—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05644—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05664—Palladium [Pd] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05669—Platinum [Pt] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05673—Rhodium [Rh] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13109—Indium [In] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13113—Bismuth [Bi] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13116—Lead [Pb] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13139—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01007—Nitrogen [N]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01028—Nickel [Ni]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01042—Molybdenum [Mo]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01045—Rhodium [Rh]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01046—Palladium [Pd]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01049—Indium [In]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
Definitions
- the present invention generally relates to a semiconductor device and a method of manufacturing the same.
- the present invention particularly relates to a method of manufacturing a semiconductor device provided with electrodes formed on a semiconductor substrate, barrier metals formed on respective electrodes and protruded electrodes joined to the electrodes via the barrier metals.
- the semiconductor devices having protruded electrodes may be a BGA (Ball Grid Array) type semiconductor device or a CSP (Chip Size Package) type semiconductor device.
- the semiconductor devices require higher reliability, and thus, it is necessary that protruded electrodes also realize higher reliability.
- FIG. 1 is a side view of an example of a semiconductor device of a related art having bumps and electrode pads.
- FIG. 1 shows a semiconductor device 1 of a general CSP type.
- the semiconductor device 1 has a plurality of electrode pads 3 provided on a circuit forming surface 2 a of the semiconductor chip 2 .
- Each electrode pad 3 is provided with a bump 4 which serves as an external connection terminal.
- FIG. 2 is an enlarged view showing a region around the electrode pad 3 provided on the semiconductor device 1 of FIG. 1.
- the electrode pad 3 includes an electrode 5 and a barrier metal 10 .
- the bump 4 is not directly formed on the electrode 5 , but is joined to the electrode 5 via the barrier metal 10 provided on the electrode 5 .
- the detailed structure of the semiconductor device 1 will be described below.
- the circuit forming surface 2 a of the semiconductor chip 2 is provided with an insulating layer 6 for protecting the circuit forming surface 2 a .
- the insulating layer 6 is provided with openings 7 at positions corresponding to the electrodes 5 such that the electrodes 5 are exposed via the openings 7 .
- the barrier metal 10 has a layered structure of a first conductive metal layer 11 , a second conductive metal layer 12 , and a third conductive metal layer 13 .
- the barrier metal 10 prevents the bump 4 from diffusing into the electrode 5 .
- the bump 4 is made of solder and a gold (Au) plating is applied on the electrode 5 , and if the bump 4 is directly joined to the electrode 5 , the solder will diffuse into the gold plating of the electrode 5 . This causes a decrease in strength of the diffused part, which may result in the peeling off of the bump 4 from the electrode 5 .
- the barrier metal 10 prevents the bump 4 from diffusing into the electrode 5 and thus prevents the bump 4 from being peeled off from the electrode 5 .
- the first conductive metal layer 11 is provided at a position nearest to the semiconductor chip 2 or at the lowermost position. This first conductive metal layer 11 is made of a material having a good joining property with the electrode 5 .
- the second conductive metal layer 12 is provided on the first conductive metal layer 11 . This second conductive metal layer 12 is made of a material having a good joining property with the first conductive metal layer 11 .
- the third conductive metal layer 13 is provided on the second conductive metal layer 12 . This third conductive metal layer 13 is made of a material having a good joining property with the second conductive metal layer 12 and the bump 4 . Also, the third conductive metal layer 13 should be made of a material which can prevent the diffusion of the bump 4 .
- the semiconductor device 1 is manufactured in the following manner. First, the barrier metals 10 are formed. In order to manufacture the barrier metal 10 , the first conductive metal layer 11 is formed on the semiconductor chip 2 such that the first conductive metal layer 11 is electrically connected to the electrode 5 . Then, the second conductive metal layer 12 is laminated on the first conductive metal layer 11 . Subsequently, a resist having openings corresponding to predetermined shapes of the barrier metals is formed on the second conductive metal layer 12 . With this resist being provided on the second conductive metal layer, the third conductive metal layer 13 is formed. Thereafter, the resist is removed. Further, unwanted parts of the first and second conductive metal layers 11 and 12 are removed by etching. Thus, the barrier metal 10 is obtained.
- the bumps 4 serving as external connection terminals are formed by transferring solder balls onto the barrier metals 10 and heating the solder balls so that the solder balls will be joined to the barrier metals 10 .
- a testing step is carried out. As shown in FIG. 3, probes 14 connected to a tester or a testing device (not shown) are brought in contact with the bumps 4 . This may be referred to as “probing”. Then, test signals from the tester are supplied to the semiconductor chip 2 via the probes 4 . Thus, a predetermined test such as a reliability test or an operational test can be implemented on the semiconductor chip 2 . Thereby, good semiconductor devices are selected.
- the testing step is carried out after the bumps 4 have been formed on the barrier metals 10 . Therefore, the probes 14 should be connected to the bump 4 . However, it is difficult to properly connect the probe 14 to the bump 4 having a spherical shape. Also, according to the recent miniaturization of the semiconductor device 1 , further fine-pitched structures, such as an area array, have been introduced. Then, there arises a problem that it is even more difficult to properly connect the probe 14 to the bump 4 having a spherical shape.
- the material of the bump 4 will adhere to the tip part of the probe 14 .
- the material forming the bump 4 may be tin (Sn) or lead (Pb).
- the tip part of the probe 14 is provided with a plated part 15 .
- the plated part 15 may be of gold.
- a method of manufacturing a semiconductor device includes the steps of:
- step b) implementing, after the step a), a predetermined test on the semiconductor device by applying a signal to the semiconductor device via at least one of the barrier metals;
- connection terminals e.g., probes
- connection terminals for testing used in the testing step are not connected to the spherical protruded electrodes but connected to the barrier metal having substantially flat surfaces. Therefore, the connection terminals for testing can be securely connected to the barrier metals.
- the step a) includes a step of forming the barrier metals each having a multilayer structure having uppermost conductive metal layer which is made of a material which can be alloyed with a material of the second protruded electrodes and has a resistance to reaction and adhesion with a material of probes used for the step b) and with a material of plated parts provided on the probes.
- FIG. 1 is a side view of an example of a semiconductor device of a related art having bumps and electrode pads.
- FIG. 2 is an enlarged view showing a region around the electrode pad provided on the semiconductor device of FIG. 1.
- FIG. 3 is diagram showing a testing step carried out in a method of manufacturing a semiconductor device of the related art.
- FIGS. 4 to 9 are diagrams showing various sub-steps of a barrier metal forming step of a first embodiment of a method of manufacturing a semiconductor device of the present invention.
- FIG. 10 is a diagram showing an individualized semiconductor chip provided with barrier metals.
- FIGS. 11 and 12 are diagrams showing how the electrical test is carried out on the semiconductor chip.
- FIG. 13 is a diagram showing how the burn-in test is carried out on the semiconductor chip.
- FIG. 14 is an enlarged view showing a region around the electrode pad provided on the semiconductor device of a first embodiment of the present invention.
- FIG. 15 is a chart showing combinations of materials of the probe and the third conductive metal layer and possible materials of the fourth conductive metal layer.
- FIGS. 16 to 19 are diagrams showing various barrier metal forming steps of a second embodiment of a method of manufacturing a semiconductor device of the present invention.
- FIGS. 4 to 15 are diagrams illustrating a manufacturing method of a semiconductor device 20 of a first embodiment of the present invention.
- FIGS. 4 to 9 components similar to those shown in FIGS. 1 to 3 are indicated with similar reference numerals.
- FIG. 14 is an enlarged view showing a region around an electrode pad 23 provided on the semiconductor device 20 of a first embodiment of the present invention.
- the electrode pad 23 provided on the semiconductor device 20 includes an electrode 5 formed on a semiconductor chip 27 and a barrier metal 30 A formed on the electrode 5 .
- the barrier metal 30 A provided on the semiconductor device 20 of the present embodiment has a layered structure of a first conductive metal layer 31 , a second conductive metal layer 32 , a third conductive metal layer 33 and a fourth conductive metal layer 34 .
- the first conductive metal layer 31 is layered at a position nearest to the semiconductor chip 2 so as to be joined to the electrode 5 .
- the first conductive metal layer 31 may also be referred to as a lowermost conductive metal layer.
- This first conductive metal layer 31 is made of a material having a good joining property with the electrode 5 .
- the first conductive metal layer 31 is made of a material such as titanium (Ti) and has a thickness of about 500 nm.
- the first conductive metal layer 31 may be made of a metal chosen from a group consisting of chromium (Cr), molybdenum (Mo) and tungsten (W), or of an alloy containing a metal chosen from a group consisting of titanium (Ti), chromium (Cr), molybdenum (Mo) and tungsten (W).
- the second conductive metal layer 32 is interposed between the first conductive metal layer 31 and the third conductive metal layer 33 .
- This second conductive metal layer 32 is made of a material having a good joining property with both the first conductive metal layer 31 and the third conductive metal layer 33 .
- the second conductive metal layer 32 is made of a material such as nickel (Ni) and has a thickness of about 500 nm.
- the second conductive metal layer 32 may be made of a metal chosen from a group consisting of copper (Cu) and palladium (Pd), or of an alloy containing a metal chosen from a group consisting of copper (Cu), nickel (Ni) and palladium (Pd).
- the third conductive metal layer 33 is interposed between the second conductive metal layer 32 and the fourth conductive metal layer 34 .
- This third conductive metal layer 33 is made of a material having a good joining property with both the second conductive metal layer 32 and the fourth conductive metal layer 34 .
- the third conductive metal layer 33 is made of a material such as copper (Cu) and has a thickness of about 500 nm.
- the third conductive metal layer 33 may be made of a metal chosen from a group consisting of nickel (Ni) and palladium (Pd), or of an alloy containing a metal chosen from a group consisting of copper (Cu), nickel (Ni) and palladium (Pd).
- the second conductive metal layer 32 and the third conductive metal layer 33 are interposed between the first conductive metal layer 31 (lowermost conductive layer) and the fourth conductive metal layer 34 .
- a combination of the second conductive metal layer 32 and the third conductive metal layer 33 may also be referred to as an intermediate conductive layer.
- the fourth conductive metal layer 34 is layered at a position distal from the semiconductor chip 2 .
- the fourth conductive metal layer 34 may also be referred to as an uppermost conductive metal layer.
- This fourth conductive metal layer 34 is made of a material which can be easily alloyed with the material of a bump 35 and which has resistance to oxidation. In the present embodiment, the material of the bump 35 is solder. Also, the fourth conductive metal layer 34 is made of a material such as gold (Au) and has a thickness of about 0.1 ⁇ m.
- the fourth conductive metal layer 34 may be made of a metal chosen from a group consisting of platinum (Pt), palladium (Pd), silver (Ag) and rhodium (Rh) or of an alloy containing a metal chosen from a group consisting of gold (Au), platinum (Pt), palladium (Pd), silver (Ag) and rhodium (Rh).
- each one of the first to fourth conductive metal layers 31 to 34 are described as a single metal layer. However, each one of the first to fourth conductive metal layers 31 to 34 may also have a layered structure of a plurality of conductive metal layers.
- the bump 35 is an example of a protruded electrode. It is to be note that the protruded electrode is not limited to a spherical ball but can also take other shapes such as a stud bump. In the present embodiment, the bump 35 serves as an external terminal and has a substantially spherical shape. Considering a secure mounting of the semiconductor device 20 , the bump 35 is made of a material chosen so as to improve joining property with the mounting substrate. Thus, in the present embodiment, the bump 35 is made of solder which is an alloy of tin (Sn) and lead (Pb). For example, a solder having a Pb/Sn ratio of 95%/5% is used. The bump 35 may have a height of about 100 ⁇ m.
- the bump 35 may be made of a metal chosen from a group consisting of tin (Sn), lead (Pb), silver (Ag), indium (In) and bismuth (Bi) or of an alloy containing a metal chosen from a group consisting of tin (Sn), lead (Pb), silver (Ag), indium (In) and bismuth (Bi). Any of the metals and alloys may be selected, as long as the selected metal or alloy has a low melting point of less than or equal to about 350° C.
- the fourth conductive metal layer 34 is made of gold (Au) which can be easily alloyed with solder used as a material of the bump 35 .
- Au gold
- a metal having a good joining property with the bump 35 may be selected as a material of the fourth conductive metal layer 34 , so as to improve the joining property between the fourth conductive metal layer 34 and the bump 35 .
- the fourth conductive metal layer 34 is made of a material having a good resistance to oxidation. Therefore, even if a heat treatment is implemented after the barrier metal 30 A has been formed and then the bump 35 is formed on the barrier metal 30 A, an oxide layer will not be formed on the surface of the fourth conductive metal layer 34 during the heat treatment. This is advantageous since the oxide layer has a negative effect for joining the bumps. Therefore, the bump 35 can be securely joined on the barrier metal 30 A, and thus the reliability of the semiconductor device 20 can be improved.
- the semiconductor device 20 is manufactured through a number of steps, only those steps essential to the present invention will be described in detail.
- the following explanation relates to a step of forming barrier metals (barrier metal forming step) a step of forming bumps (protruded electrode forming step), and a step of testing a plurality of semiconductor chips provided on a wafer (testing step).
- FIGS. 4 to 9 are diagrams showing various sub-steps of the barrier metal forming step of a first embodiment of a method of manufacturing a semiconductor device of the present invention.
- FIG. 4 shows a part of a wafer 25 provided with the electrodes 5 and the insulating layer 6 having the openings 7 through which the electrodes 5 are exposed. It is to be noted that, as a result of other manufacturing steps, the wafer 25 has already been provided with a plurality of semiconductor chips (not shown) integrated thereon.
- FIG. 4 is an enlarged view showing a region at one of the electrodes 5 provided on one of the plurality of semiconductor chips formed on the wafer 25 .
- a first conductive metal coating 41 is formed on the wafer 25 through a sputtering process. Then, a second conductive metal coating 42 is provided on the first conductive metal coating 41 .
- the first conductive metal coating 41 may be made of titanium (Ti) and has a thickness of about 500 nm.
- the second conductive metal coating 42 may be made of copper (Cu) and also has a thickness of about 500 nm.
- a positive resist 44 is provided on the second conductive metal coating 42 . Then, the positive resist 44 undergoes an etching process so as to provide openings 45 formed at positions corresponding to the electrodes 5 .
- the opening 45 is formed with an area greater than the area of the electrode 5 .
- FIG. 7 is a diagram showing a state where the third conductive metal layer 33 and the fourth conductive metal layer 34 have been formed.
- the third conductive metal layer 33 is made of nickel (Ni) and the fourth conductive metal layer 34 is made of gold (Au).
- the fourth conductive metal layer 34 is a thin metal layer having a thickness of about 0.1 ⁇ m.
- the weight of the fourth conductive metal layer 34 is less than 2% (weight percentage) of the weight of the bump 35 to be formed in the protruded electrode forming process.
- the weight of the fourth conductive metal layer 34 can be easily controlled by changing the current conducting time and the plating current during the electrolytic plating process.
- the opening 7 provided in the resist 44 has an area greater than that of the electrode 5 (e.g., the opening has a size of ⁇ 110 ⁇ m). Therefore, since the resist 44 is used as a mask, the fourth conductive metal layer 34 has an area greater than the area of the electrode 5 .
- a diameter of the fourth conductive metal layer 34 is substantially the same as a diameter of the bump 35 .
- the surface of the uppermost fourth conductive metal layer 34 will be substantially flat.
- the resist 44 is removed. Then, unwanted portions of the first and second conductive metal coatings 41 , 42 are removed by wet etching, so as to provide the first and second conductive layers 31 , 32 , respectively. Thus, the barrier metal 30 A having a structure shown in FIG. 9 is formed.
- FIG. 10 is a diagram showing the individualized semiconductor chip 27 .
- FIGS. 11 to 13 are diagrams showing the testing step.
- the testing step includes an electrical test and a burn-in test.
- FIGS. 11 and 12 are diagrams showing how the electrical test is carried out on the semiconductor chip 27 .
- a plurality of probes 14 connected to a tester is electrically connected to the semiconductor chip 27 .
- the testing signals are supplied to the semiconductor chip 27 via the probes 14 .
- the probes 14 are connected to an upper part of the barrier metal 30 A.
- the test step is implemented after the barrier metal forming step and before the protruded electrode forming step.
- the bump 35 is not yet provided on the barrier metal 30 A. Therefore, the semiconductor chip 27 can be tested by directly connecting the probe 14 to the barrier metal 30 A.
- the fourth conductive metal layer 34 positioned at the uppermost part of the barrier metal has a comparatively great area and is substantially flat. Therefore, the probe 14 can be more securely connected to the barrier metal 30 A (the fourth conductive metal layer 34 ) as compared to the method of the related art in which the probe 14 is connected to the spherical bump 4 (see FIG. 3). Thus, the test can be implemented with an improved reliability.
- the fourth conductive metal layer 34 is made of a material having a good resistance to reaction and adhesion with the metal used for the probe 14 .
- the fourth conductive metal layer 34 is made of a material having a good resistance to reaction and adhesion with the metal used for the plated part 15 .
- FIG. 15 is a chart showing combinations of materials of the probe 14 (or of the plated part 15 , if any) and the third conductive metal layer 33 , and possible materials of the fourth conductive metal layer 34 .
- the material of the probe 14 and the material of the third conductive metal layer 33 are used as parameters for specifying the material of the fourth conductive metal layer 34 .
- the combination of the materials of the fourth conductive metal layer 34 and the probe 14 is related to the material of the third conductive metal layer 33 which provided under the fourth conductive layer and which prevents the diffusion of the bump 35 .
- the probe 14 (or the plated part 15 ) is made of palladium (Pd) and the third conductive metal layer 33 is made of nickel (Ni), a preferable material for the fourth conductive metal layer 34 is palladium (Pd) or gold (Au).
- a preferable material for the fourth conductive metal layer 34 is selected from a group consisting of gold (Au), silver (Ag), platinum (Pt) and rhodium (Rd).
- FIG. 13 is a diagram showing how the burn-in test, which is a type of a reliability test, is carried out on the semiconductor chip 27 .
- the semiconductor chip 27 is mounted on a testing card 50 and then placed in a burn-in chamber 52 . Then, a heating process and a cooling process are alternately repeated.
- the burn-in test may be considered as a type of a screening test.
- test card 50 is provided with test terminals 51 , such as stud bumps, and the test terminals 51 are respectively connected to the barrier metals 30 A of the semiconductor chip 27 .
- the fourth conductive metal layer 34 is made of a material having resistance to oxidization. Therefore, even if the heating process is carried out in the testing step, the oxide layer will not be formed on the surface of the fourth conductive metal layer 34 . Accordingly, in the protruded electrode forming step (described later), the bump 35 can be securely joined on the barrier metal 30 A (the fourth conductive metal layer 34 ).
- the protruded electrode forming step is carried out. Solder balls of solder having a Pb/Sn ratio of 95%/5% are transferred onto the barrier metal 30 A. Then, a reflow process is carried out under at 350° C. under nitrogen atmosphere. Thereby, the bump 35 having a height of about 100 ⁇ m are formed. Subsequently, processes such as cleaning the flux are implemented. Thus, the semiconductor device 20 shown in FIG. 14 is manufactured.
- the reflow process heat treatment
- the fourth conductive metal layer 34 is made of a material which can be easily alloyed with the bump 35 , there is a risk that the fourth conductive metal layer 34 dissolves and alloys with the bump 35 .
- the weight of the fourth conductive metal layer 34 is less than 2% (weight percentage) of the weight of the bump 35 . Therefore, even if the fourth conductive metal layer 34 is entirely alloyed with the bump 35 , the amount of the fourth conductive metal layer 34 in the bump 35 is considerably small. Thus, the degradation of the bump 35 can be prevented.
- the fourth conductive metal layer 34 may be made of a material which can be easily alloyed with the bump 35 so as to improve the electrical connectivity and prevent the degradation of the probe 14 in the testing step.
- the joining force between the bumps 35 and the barrier metals 30 A can be maintained due to low amount of the fourth conductive layer 34 .
- the bumps 35 will not fall off when mounted on the semiconductor device 20 , and the mounting reliability of the semiconductor device 20 can be improved.
- FIGS. 16 to 19 are diagrams showing various barrier metal forming steps of a second embodiment of a method of manufacturing a semiconductor device of the present invention.
- same elements as those shown in FIGS. 4 to 14 are illustrated with same reference numerals.
- the present embodiment is characterized in that the barrier metal does not include the third conductive metal layer 33 of the first embodiment.
- the intermediate conductive layer must include one of nickel (Ni) and palladium (Pd), since those material have high diffusion protection property.
- the intermediate conductive layer need not contain copper (Cu) which has a low diffusion protection property.
- the first conductive metal layer 31 is made of a material such as titanium (Ti).
- the second conductive metal layer 32 is made of a material such as nickel (Ni) or palladium (Pd).
- the fourth conductive metal layer 34 is made of a material such as gold (Au). In the present embodiment, the fourth conductive metal layer 34 is directly laminated on the second conductive metal layer 32 .
- the barrier metal of the present embodiment In order to manufacture the barrier metal of the present embodiment, first of all, the first and second conductive metal coatings 41 , 42 are formed as shown in FIG. 16. Then, the resist 44 having openings 45 are formed on the second conductive metal coating 42 . Then, as shown in FIG. 17, the fourth conductive metal layer 34 is directly formed on the second conductive metal coating 42 . Subsequently, as shown in FIG. 18, the resist 44 is removed. Thereafter, the unwanted parts of the first and second conductive metal coatings 41 and 42 are removed by etching, so as to provide the first and second conductive layers 31 , 32 , respectively. Thus, the barrier metal 30 B having a triple-layered structure shown in FIG. 19 is formed.
- the number of layers of the barrier metal can be altered by appropriately selecting the material of each conductive metal layer. Therefore, the structure of the barrier metal is not limited to the four-layered structure of the first embodiment or to the triple-layered structure of the second embodiment, but can be a layered structure having five or more conductive metal layers. Even with the layered structure having five or more conductive metal layers, if a material of the uppermost conductive metal layer is selected to have an appropriate property with the material of the bump (protruded electrode), the testing step can be implemented before the protruded electrode forming step.
- the barrier metal forming step is implemented. Subsequently, the wafer 25 is diced so as to obtain individualized semiconductor chips 27 . Therefore, in the above-described embodiment, the testing step and the protruded electrode forming step are implemented on the individualized semiconductor chips 27 .
- testing step and the protruded electrode forming step on each one of the individualized semiconductor chips 27 .
- dicing can be implemented not immediately after the barrier metal forming step.
- the testing step and the protruded electrode forming step can implemented after the barrier metal forming step.
- the wafer 25 can be diced thereafter.
- the testing step and the protruded electrode forming step can be simultaneously implemented on the plurality of semiconductor chips 27 formed on the wafer 25 . Thereby, the manufacturing efficiency of the semiconductor devices can be improved.
- the protruded electrode forming step is implemented only on those semiconductor devices which have been determined as good semiconductor devices during the testing step.
- the bumps 35 will not be formed on bad semiconductor devices, so that a wasteful use of bump material can be avoided.
- the above-described steps of selectively forming the bumps 35 may be carried out in various transferring method where the bumps 35 are transferred to the individualized semiconductor chip 27 .
- bump forming method such as metal jet method
- the bumps 35 may be only formed on good semiconductor chips based on the location data of bad semiconductor chips. With the metal jet method, the solder is expelled onto the wafer 25 in a similar to ink jet method, so as to form the bumps.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Wire Bonding (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
Abstract
A method of manufacturing a semiconductor device includes the steps of forming barrier metals on first electrodes provided on a chip of the semiconductor device, implementing a predetermined test on the semiconductor device by applying a signal to the semiconductor device via at least one of the barrier metals, and forming second protruded electrodes on the barrier metals. The predetermined tests are implemented before forming second protruded electrodes on the barrier metals.
Description
- 1. Field of the Invention
- The present invention generally relates to a semiconductor device and a method of manufacturing the same. The present invention particularly relates to a method of manufacturing a semiconductor device provided with electrodes formed on a semiconductor substrate, barrier metals formed on respective electrodes and protruded electrodes joined to the electrodes via the barrier metals.
- Recently, there is a decrease in the sizes of semiconductor devices. It is known to use protruded electrodes such as bumps as external connection terminals of the miniaturized semiconductor devices. The semiconductor devices having protruded electrodes may be a BGA (Ball Grid Array) type semiconductor device or a CSP (Chip Size Package) type semiconductor device.
- Also, the semiconductor devices require higher reliability, and thus, it is necessary that protruded electrodes also realize higher reliability.
- 2. Description of the Related Art
- FIG. 1 is a side view of an example of a semiconductor device of a related art having bumps and electrode pads. Here, FIG. 1 shows a
semiconductor device 1 of a general CSP type. As shown in FIG. 1, thesemiconductor device 1 has a plurality ofelectrode pads 3 provided on acircuit forming surface 2 a of thesemiconductor chip 2. Eachelectrode pad 3 is provided with abump 4 which serves as an external connection terminal. - FIG. 2 is an enlarged view showing a region around the
electrode pad 3 provided on thesemiconductor device 1 of FIG. 1. Theelectrode pad 3 includes anelectrode 5 and abarrier metal 10. As shown in FIG. 2, thebump 4 is not directly formed on theelectrode 5, but is joined to theelectrode 5 via thebarrier metal 10 provided on theelectrode 5. The detailed structure of thesemiconductor device 1 will be described below. - The
circuit forming surface 2 a of thesemiconductor chip 2 is provided with aninsulating layer 6 for protecting thecircuit forming surface 2 a. Theinsulating layer 6 is provided withopenings 7 at positions corresponding to theelectrodes 5 such that theelectrodes 5 are exposed via theopenings 7. - The
barrier metal 10 has a layered structure of a firstconductive metal layer 11, a secondconductive metal layer 12, and a thirdconductive metal layer 13. Thebarrier metal 10 prevents thebump 4 from diffusing into theelectrode 5. For example, when thebump 4 is made of solder and a gold (Au) plating is applied on theelectrode 5, and if thebump 4 is directly joined to theelectrode 5, the solder will diffuse into the gold plating of theelectrode 5. This causes a decrease in strength of the diffused part, which may result in the peeling off of thebump 4 from theelectrode 5. Thebarrier metal 10 prevents thebump 4 from diffusing into theelectrode 5 and thus prevents thebump 4 from being peeled off from theelectrode 5. - The first
conductive metal layer 11 is provided at a position nearest to thesemiconductor chip 2 or at the lowermost position. This firstconductive metal layer 11 is made of a material having a good joining property with theelectrode 5. The secondconductive metal layer 12 is provided on the firstconductive metal layer 11. This secondconductive metal layer 12 is made of a material having a good joining property with the firstconductive metal layer 11. The thirdconductive metal layer 13 is provided on the secondconductive metal layer 12. This thirdconductive metal layer 13 is made of a material having a good joining property with the secondconductive metal layer 12 and thebump 4. Also, the thirdconductive metal layer 13 should be made of a material which can prevent the diffusion of thebump 4. - The
semiconductor device 1 is manufactured in the following manner. First, thebarrier metals 10 are formed. In order to manufacture thebarrier metal 10, the firstconductive metal layer 11 is formed on thesemiconductor chip 2 such that the firstconductive metal layer 11 is electrically connected to theelectrode 5. Then, the secondconductive metal layer 12 is laminated on the firstconductive metal layer 11. Subsequently, a resist having openings corresponding to predetermined shapes of the barrier metals is formed on the secondconductive metal layer 12. With this resist being provided on the second conductive metal layer, the thirdconductive metal layer 13 is formed. Thereafter, the resist is removed. Further, unwanted parts of the first and secondconductive metal layers barrier metal 10 is obtained. - The
bumps 4 serving as external connection terminals are formed by transferring solder balls onto thebarrier metals 10 and heating the solder balls so that the solder balls will be joined to thebarrier metals 10. - After the
bumps 4 have been formed as described above, a testing step is carried out. As shown in FIG. 3,probes 14 connected to a tester or a testing device (not shown) are brought in contact with thebumps 4. This may be referred to as “probing”. Then, test signals from the tester are supplied to thesemiconductor chip 2 via theprobes 4. Thus, a predetermined test such as a reliability test or an operational test can be implemented on thesemiconductor chip 2. Thereby, good semiconductor devices are selected. - With the method of manufacturing the semiconductor device of the related art, the testing step is carried out after the
bumps 4 have been formed on thebarrier metals 10. Therefore, theprobes 14 should be connected to thebump 4. However, it is difficult to properly connect theprobe 14 to thebump 4 having a spherical shape. Also, according to the recent miniaturization of thesemiconductor device 1, further fine-pitched structures, such as an area array, have been introduced. Then, there arises a problem that it is even more difficult to properly connect theprobe 14 to thebump 4 having a spherical shape. - Also, when the
probe 14 is directly probed on thebump 4, the material of thebump 4 will adhere to the tip part of theprobe 14. Examples of the material forming thebump 4 may be tin (Sn) or lead (Pb). On the other hand, generally, the tip part of theprobe 14 is provided with aplated part 15. For example, when theprobe 14 is made of palladium (Pd), theplated part 15 may be of gold. - It is well known that tin reacts with gold. Therefore, if the material of the
bump 4 adheres onto the tip part of theprobe 14, theprobe 14 will be degraded over a several usage. This results in a drawback that the reliability of the testing step is reduced. Also, there is a drawback that the testing cost increases since a frequent replacement of thecostly probes 14 is necessary. - Accordingly, it is a general object of the present invention to provide a method and a device of manufacturing a semiconductor device which can overcome the drawbacks described above.
- It is another and more specific object of the present invention to provide method and a device of manufacturing a semiconductor device which can improve the reliability of the testing step while reducing the cost of the testing step.
- In order to achieve the above objects according to the present invention, a method of manufacturing a semiconductor device includes the steps of:
- a) forming barrier metals on first electrodes provided on a chip of the semiconductor device;
- b) implementing, after the step a), a predetermined test on the semiconductor device by applying a signal to the semiconductor device via at least one of the barrier metals; and
- c) forming, after the step a), second protruded electrodes on the barrier metals.
- With the method described above, connection terminals (e.g., probes) for testing used in the testing step are not connected to the spherical protruded electrodes but connected to the barrier metal having substantially flat surfaces. Therefore, the connection terminals for testing can be securely connected to the barrier metals.
- It is still another object of the present invention to provide method and a device of manufacturing a semiconductor device which can reduce the cost of the testing step while improving the reliability of the testing step. Thereby, reliability test such as an electric test and a burn-in test can be implemented with a high reliablity.
- In order to achieve the above object, the step a) includes a step of forming the barrier metals each having a multilayer structure having uppermost conductive metal layer which is made of a material which can be alloyed with a material of the second protruded electrodes and has a resistance to reaction and adhesion with a material of probes used for the step b) and with a material of plated parts provided on the probes.
- With the above structure, the reliability of the test can be improved and there is no need for a frequent replacement of costly probes.
- Other objects and further features of the present invention will be apparent from the following detailed description when read in conjunction with the accompanying drawings.
- FIG. 1 is a side view of an example of a semiconductor device of a related art having bumps and electrode pads.
- FIG. 2 is an enlarged view showing a region around the electrode pad provided on the semiconductor device of FIG. 1.
- FIG. 3 is diagram showing a testing step carried out in a method of manufacturing a semiconductor device of the related art.
- FIGS.4 to 9 are diagrams showing various sub-steps of a barrier metal forming step of a first embodiment of a method of manufacturing a semiconductor device of the present invention.
- FIG. 10 is a diagram showing an individualized semiconductor chip provided with barrier metals.
- FIGS. 11 and 12 are diagrams showing how the electrical test is carried out on the semiconductor chip.
- FIG. 13 is a diagram showing how the burn-in test is carried out on the semiconductor chip.
- FIG. 14 is an enlarged view showing a region around the electrode pad provided on the semiconductor device of a first embodiment of the present invention.
- FIG. 15 is a chart showing combinations of materials of the probe and the third conductive metal layer and possible materials of the fourth conductive metal layer.
- FIGS.16 to 19 are diagrams showing various barrier metal forming steps of a second embodiment of a method of manufacturing a semiconductor device of the present invention.
- In the following, principles and embodiments of the present invention will be described with reference to the accompanying drawings.
- FIGS.4 to 15 are diagrams illustrating a manufacturing method of a semiconductor device 20 of a first embodiment of the present invention. In FIGS. 4 to 9, components similar to those shown in FIGS. 1 to 3 are indicated with similar reference numerals.
- First of all, for the sake of convenience, a structure of the semiconductor device20 to be manufactured will be described in detail. FIG. 14 is an enlarged view showing a region around an
electrode pad 23 provided on the semiconductor device 20 of a first embodiment of the present invention. - Referring to FIG. 14, the
electrode pad 23 provided on the semiconductor device 20 includes anelectrode 5 formed on asemiconductor chip 27 and abarrier metal 30A formed on theelectrode 5. Thebarrier metal 30A provided on the semiconductor device 20 of the present embodiment has a layered structure of a firstconductive metal layer 31, a secondconductive metal layer 32, a thirdconductive metal layer 33 and a fourthconductive metal layer 34. - The first
conductive metal layer 31 is layered at a position nearest to thesemiconductor chip 2 so as to be joined to theelectrode 5. The firstconductive metal layer 31 may also be referred to as a lowermost conductive metal layer. This firstconductive metal layer 31 is made of a material having a good joining property with theelectrode 5. In the present embodiment, the firstconductive metal layer 31 is made of a material such as titanium (Ti) and has a thickness of about 500 nm. - Instead of titanium, the first
conductive metal layer 31 may be made of a metal chosen from a group consisting of chromium (Cr), molybdenum (Mo) and tungsten (W), or of an alloy containing a metal chosen from a group consisting of titanium (Ti), chromium (Cr), molybdenum (Mo) and tungsten (W). - The second
conductive metal layer 32 is interposed between the firstconductive metal layer 31 and the thirdconductive metal layer 33. This secondconductive metal layer 32 is made of a material having a good joining property with both the firstconductive metal layer 31 and the thirdconductive metal layer 33. In the present embodiment, the secondconductive metal layer 32 is made of a material such as nickel (Ni) and has a thickness of about 500 nm. - Instead of nickel, the second
conductive metal layer 32 may be made of a metal chosen from a group consisting of copper (Cu) and palladium (Pd), or of an alloy containing a metal chosen from a group consisting of copper (Cu), nickel (Ni) and palladium (Pd). - The third
conductive metal layer 33 is interposed between the secondconductive metal layer 32 and the fourthconductive metal layer 34. This thirdconductive metal layer 33 is made of a material having a good joining property with both the secondconductive metal layer 32 and the fourthconductive metal layer 34. In the present embodiment, the thirdconductive metal layer 33 is made of a material such as copper (Cu) and has a thickness of about 500 nm. - Instead of copper, the third
conductive metal layer 33 may be made of a metal chosen from a group consisting of nickel (Ni) and palladium (Pd), or of an alloy containing a metal chosen from a group consisting of copper (Cu), nickel (Ni) and palladium (Pd). - The second
conductive metal layer 32 and the thirdconductive metal layer 33 are interposed between the first conductive metal layer 31 (lowermost conductive layer) and the fourthconductive metal layer 34. Thus, a combination of the secondconductive metal layer 32 and the thirdconductive metal layer 33 may also be referred to as an intermediate conductive layer. - The fourth
conductive metal layer 34 is layered at a position distal from thesemiconductor chip 2. The fourthconductive metal layer 34 may also be referred to as an uppermost conductive metal layer. This fourthconductive metal layer 34 is made of a material which can be easily alloyed with the material of abump 35 and which has resistance to oxidation. In the present embodiment, the material of thebump 35 is solder. Also, the fourthconductive metal layer 34 is made of a material such as gold (Au) and has a thickness of about 0.1 μm. - Instead of gold, the fourth
conductive metal layer 34 may be made of a metal chosen from a group consisting of platinum (Pt), palladium (Pd), silver (Ag) and rhodium (Rh) or of an alloy containing a metal chosen from a group consisting of gold (Au), platinum (Pt), palladium (Pd), silver (Ag) and rhodium (Rh). - In the above described structure, each one of the first to fourth
conductive metal layers 31 to 34 are described as a single metal layer. However, each one of the first to fourthconductive metal layers 31 to 34 may also have a layered structure of a plurality of conductive metal layers. - The
bump 35 is an example of a protruded electrode. It is to be note that the protruded electrode is not limited to a spherical ball but can also take other shapes such as a stud bump. In the present embodiment, thebump 35 serves as an external terminal and has a substantially spherical shape. Considering a secure mounting of the semiconductor device 20, thebump 35 is made of a material chosen so as to improve joining property with the mounting substrate. Thus, in the present embodiment, thebump 35 is made of solder which is an alloy of tin (Sn) and lead (Pb). For example, a solder having a Pb/Sn ratio of 95%/5% is used. Thebump 35 may have a height of about 100 μm. - Instead of solder, the
bump 35 may be made of a metal chosen from a group consisting of tin (Sn), lead (Pb), silver (Ag), indium (In) and bismuth (Bi) or of an alloy containing a metal chosen from a group consisting of tin (Sn), lead (Pb), silver (Ag), indium (In) and bismuth (Bi). Any of the metals and alloys may be selected, as long as the selected metal or alloy has a low melting point of less than or equal to about 350° C. - In the present embodiment, the fourth
conductive metal layer 34 is made of gold (Au) which can be easily alloyed with solder used as a material of thebump 35. Thus, a metal having a good joining property with thebump 35 may be selected as a material of the fourthconductive metal layer 34, so as to improve the joining property between the fourthconductive metal layer 34 and thebump 35. - Also, the fourth
conductive metal layer 34 is made of a material having a good resistance to oxidation. Therefore, even if a heat treatment is implemented after thebarrier metal 30A has been formed and then thebump 35 is formed on thebarrier metal 30A, an oxide layer will not be formed on the surface of the fourthconductive metal layer 34 during the heat treatment. This is advantageous since the oxide layer has a negative effect for joining the bumps. Therefore, thebump 35 can be securely joined on thebarrier metal 30A, and thus the reliability of the semiconductor device 20 can be improved. - In the following, a method of manufacturing the semiconductor device20 of the above-described structure will be described.
- Although the semiconductor device20 is manufactured through a number of steps, only those steps essential to the present invention will be described in detail. The following explanation relates to a step of forming barrier metals (barrier metal forming step) a step of forming bumps (protruded electrode forming step), and a step of testing a plurality of semiconductor chips provided on a wafer (testing step).
- FIGS.4 to 9 are diagrams showing various sub-steps of the barrier metal forming step of a first embodiment of a method of manufacturing a semiconductor device of the present invention. FIG. 4 shows a part of a
wafer 25 provided with theelectrodes 5 and the insulatinglayer 6 having theopenings 7 through which theelectrodes 5 are exposed. It is to be noted that, as a result of other manufacturing steps, thewafer 25 has already been provided with a plurality of semiconductor chips (not shown) integrated thereon. FIG. 4 is an enlarged view showing a region at one of theelectrodes 5 provided on one of the plurality of semiconductor chips formed on thewafer 25. - As shown in FIG. 5, first of all, a first
conductive metal coating 41 is formed on thewafer 25 through a sputtering process. Then, a secondconductive metal coating 42 is provided on the firstconductive metal coating 41. In the present embodiment, the firstconductive metal coating 41 may be made of titanium (Ti) and has a thickness of about 500 nm. The secondconductive metal coating 42 may be made of copper (Cu) and also has a thickness of about 500 nm. - As shown in FIG. 6, after the first and second
conductive metal coatings conductive metal coating 42. Then, the positive resist 44 undergoes an etching process so as to provideopenings 45 formed at positions corresponding to theelectrodes 5. Theopening 45 is formed with an area greater than the area of theelectrode 5. - Then, an electric current is applied to the first
conductive metal coating 41 or the secondconductive metal coating 42. Then, an electrolytic plating process is carried out so as to provide the thirdconductive metal layer 33 on the secondconductive metal coating 42 and to provide the fourthconductive metal layer 34 on thirdconductive metal layer 33. The thirdconductive metal layer 33 has a thickness of about 2 μm and the fourthconductive metal layer 34 has a thickness of about 0.1 μm. FIG. 7 is a diagram showing a state where the thirdconductive metal layer 33 and the fourthconductive metal layer 34 have been formed. - In the present embodiment, the third
conductive metal layer 33 is made of nickel (Ni) and the fourthconductive metal layer 34 is made of gold (Au). Also, as has been described above, the fourthconductive metal layer 34 is a thin metal layer having a thickness of about 0.1 μm. The weight of the fourthconductive metal layer 34 is less than 2% (weight percentage) of the weight of thebump 35 to be formed in the protruded electrode forming process. The weight of the fourthconductive metal layer 34 can be easily controlled by changing the current conducting time and the plating current during the electrolytic plating process. - Also, as has been described above, the
opening 7 provided in the resist 44 has an area greater than that of the electrode 5 (e.g., the opening has a size of φ110 μm). Therefore, since the resist 44 is used as a mask, the fourthconductive metal layer 34 has an area greater than the area of theelectrode 5. In detail, when viewed as a plan view, a diameter of the fourthconductive metal layer 34 is substantially the same as a diameter of thebump 35. Also, since the first to fourthconductive metal layers 31 to 34 are laminated as a layered structure, the surface of the uppermost fourthconductive metal layer 34 will be substantially flat. - After the third and fourth conductive metal layers33, 34 are formed in the
opening 45, the resist 44 is removed. Then, unwanted portions of the first and secondconductive metal coatings conductive layers barrier metal 30A having a structure shown in FIG. 9 is formed. - In the present embodiment, after the barrier metal forming step, the
wafer 25 is diced so as to be separated intoindividual semiconductor chips 27. FIG. 10 is a diagram showing theindividualized semiconductor chip 27. - After individualizing the
wafer 25 into the semiconductor chips 27, the testing step is carried out on eachsemiconductor chip 27. FIGS. 11 to 13 are diagrams showing the testing step. - In the present embodiment, the testing step includes an electrical test and a burn-in test. FIGS. 11 and 12 are diagrams showing how the electrical test is carried out on the
semiconductor chip 27. First, a plurality ofprobes 14 connected to a tester is electrically connected to thesemiconductor chip 27. The testing signals are supplied to thesemiconductor chip 27 via theprobes 14. Then, based on the output signals from thesemiconductor chip 27, it is determined whether thesemiconductor chip 27 is good or bad. - As shown in FIGS. 11 and 12, in the present embodiment, the
probes 14 are connected to an upper part of thebarrier metal 30A. - That is to say, in the present embodiment, the test step is implemented after the barrier metal forming step and before the protruded electrode forming step. Thus, at the time of implementing the testing step, the
bump 35 is not yet provided on thebarrier metal 30A. Therefore, thesemiconductor chip 27 can be tested by directly connecting theprobe 14 to thebarrier metal 30A. - As has been described, the fourth
conductive metal layer 34 positioned at the uppermost part of the barrier metal has a comparatively great area and is substantially flat. Therefore, theprobe 14 can be more securely connected to thebarrier metal 30A (the fourth conductive metal layer 34) as compared to the method of the related art in which theprobe 14 is connected to the spherical bump 4 (see FIG. 3). Thus, the test can be implemented with an improved reliability. - Also, the fourth
conductive metal layer 34 is made of a material having a good resistance to reaction and adhesion with the metal used for theprobe 14. When theprobe 14 is provided with the platedpart 15, the fourthconductive metal layer 34 is made of a material having a good resistance to reaction and adhesion with the metal used for the platedpart 15. - Therefore, even if the
probe 14 is connected to the fourthconductive metal layer 34 and a part of the fourthconductive metal layer 34 adheres to the probe 14 (or to the plated part 15), theprobe 14 and the platedpart 15 will not be degraded. Thus, since it is no longer necessary to replace expensive theprobes 14 frequently, the testing cost can be reduced while increasing the reliability of the test step. - FIG. 15 is a chart showing combinations of materials of the probe14 (or of the plated
part 15, if any) and the thirdconductive metal layer 33, and possible materials of the fourthconductive metal layer 34. The material of theprobe 14 and the material of the thirdconductive metal layer 33 are used as parameters for specifying the material of the fourthconductive metal layer 34. The combination of the materials of the fourthconductive metal layer 34 and theprobe 14 is related to the material of the thirdconductive metal layer 33 which provided under the fourth conductive layer and which prevents the diffusion of thebump 35. - From FIG. 15, it can be seen that when the probe14 (or the plated part 15) is made of palladium (Pd) and the third
conductive metal layer 33 is made of nickel (Ni), a preferable material for the fourthconductive metal layer 34 is palladium (Pd) or gold (Au). - Similarly, when the probe14 (or the plated part 15) is made of tungsten (W) and the third
conductive metal layer 33 is made of palladium (Pd), a preferable material for the fourthconductive metal layer 34 is selected from a group consisting of gold (Au), silver (Ag), platinum (Pt) and rhodium (Rd). - Now, FIG. 13 is a diagram showing how the burn-in test, which is a type of a reliability test, is carried out on the
semiconductor chip 27. As shown in FIG. 13, thesemiconductor chip 27 is mounted on atesting card 50 and then placed in a burn-inchamber 52. Then, a heating process and a cooling process are alternately repeated. Thus, the semiconductor chips which may cause a failure due to inherent weakness or manufacturing variation will be removed. Therefore, the burn-in test may be considered as a type of a screening test. - In the present embodiment, a burn-in test at 125° C. for 48 hours is repeated twice. The
test card 50 is provided with test terminals 51, such as stud bumps, and the test terminals 51 are respectively connected to thebarrier metals 30A of thesemiconductor chip 27. - With the testing step of the present embodiment in which the test terminals51 are brought in contact with the
barrier metals 30A, when the above-described burn-in test is implemented, an oxide layer may be produced at the surface of the fourthconductive metal layer 34. Accordingly, there is a risk that the joining property between thebumps 35 and thebarrier metals 30A may be degraded. - However, in the present embodiment, since the fourth
conductive metal layer 34 is made of a material having resistance to oxidization. Therefore, even if the heating process is carried out in the testing step, the oxide layer will not be formed on the surface of the fourthconductive metal layer 34. Accordingly, in the protruded electrode forming step (described later), thebump 35 can be securely joined on thebarrier metal 30A (the fourth conductive metal layer 34). - After the testing step described above, the protruded electrode forming step is carried out. Solder balls of solder having a Pb/Sn ratio of 95%/5% are transferred onto the
barrier metal 30A. Then, a reflow process is carried out under at 350° C. under nitrogen atmosphere. Thereby, thebump 35 having a height of about 100 μm are formed. Subsequently, processes such as cleaning the flux are implemented. Thus, the semiconductor device 20 shown in FIG. 14 is manufactured. - In the protruded electrode forming step, the reflow process (heat treatment) is implemented. However, since the fourth
conductive metal layer 34 is made of a material which can be easily alloyed with thebump 35, there is a risk that the fourthconductive metal layer 34 dissolves and alloys with thebump 35. - However, in the present embodiment, the weight of the fourth
conductive metal layer 34 is less than 2% (weight percentage) of the weight of thebump 35. Therefore, even if the fourthconductive metal layer 34 is entirely alloyed with thebump 35, the amount of the fourthconductive metal layer 34 in thebump 35 is considerably small. Thus, the degradation of thebump 35 can be prevented. - The fourth
conductive metal layer 34 may be made of a material which can be easily alloyed with thebump 35 so as to improve the electrical connectivity and prevent the degradation of theprobe 14 in the testing step. However, as has been described above, the joining force between thebumps 35 and thebarrier metals 30A can be maintained due to low amount of the fourthconductive layer 34. Thus, thebumps 35 will not fall off when mounted on the semiconductor device 20, and the mounting reliability of the semiconductor device 20 can be improved. - FIGS.16 to 19 are diagrams showing various barrier metal forming steps of a second embodiment of a method of manufacturing a semiconductor device of the present invention. In FIGS. 16 to 19, same elements as those shown in FIGS. 4 to 14 are illustrated with same reference numerals.
- The present embodiment is characterized in that the barrier metal does not include the third
conductive metal layer 33 of the first embodiment. In other words, the intermediate conductive layer must include one of nickel (Ni) and palladium (Pd), since those material have high diffusion protection property. However, depending on materials of other stacked layers, the intermediate conductive layer need not contain copper (Cu) which has a low diffusion protection property. - Therefore, in the present invention, the first
conductive metal layer 31 is made of a material such as titanium (Ti). The secondconductive metal layer 32 is made of a material such as nickel (Ni) or palladium (Pd). The fourthconductive metal layer 34 is made of a material such as gold (Au). In the present embodiment, the fourthconductive metal layer 34 is directly laminated on the secondconductive metal layer 32. - In order to manufacture the barrier metal of the present embodiment, first of all, the first and second
conductive metal coatings openings 45 are formed on the secondconductive metal coating 42. Then, as shown in FIG. 17, the fourthconductive metal layer 34 is directly formed on the secondconductive metal coating 42. Subsequently, as shown in FIG. 18, the resist 44 is removed. Thereafter, the unwanted parts of the first and secondconductive metal coatings conductive layers barrier metal 30B having a triple-layered structure shown in FIG. 19 is formed. - It can be understood that the number of layers of the barrier metal can be altered by appropriately selecting the material of each conductive metal layer. Therefore, the structure of the barrier metal is not limited to the four-layered structure of the first embodiment or to the triple-layered structure of the second embodiment, but can be a layered structure having five or more conductive metal layers. Even with the layered structure having five or more conductive metal layers, if a material of the uppermost conductive metal layer is selected to have an appropriate property with the material of the bump (protruded electrode), the testing step can be implemented before the protruded electrode forming step.
- In the above-described embodiment, first, the barrier metal forming step is implemented. Subsequently, the
wafer 25 is diced so as to obtainindividualized semiconductor chips 27. Therefore, in the above-described embodiment, the testing step and the protruded electrode forming step are implemented on theindividualized semiconductor chips 27. - However, it is inefficient to implement the testing step and the protruded electrode forming step on each one of the
individualized semiconductor chips 27. Thus, dicing can be implemented not immediately after the barrier metal forming step. Instead, the testing step and the protruded electrode forming step can implemented after the barrier metal forming step. Thewafer 25 can be diced thereafter. - In this manner, the testing step and the protruded electrode forming step can be simultaneously implemented on the plurality of
semiconductor chips 27 formed on thewafer 25. Thereby, the manufacturing efficiency of the semiconductor devices can be improved. - Also, the protruded electrode forming step is implemented only on those semiconductor devices which have been determined as good semiconductor devices during the testing step. Thus, the
bumps 35 will not be formed on bad semiconductor devices, so that a wasteful use of bump material can be avoided. - Also, the above-described steps of selectively forming the
bumps 35 may be carried out in various transferring method where thebumps 35 are transferred to theindividualized semiconductor chip 27. Also, when thebumps 35 are formed on an undiced wafer, if bump forming method such as metal jet method is employed, thebumps 35 may be only formed on good semiconductor chips based on the location data of bad semiconductor chips. With the metal jet method, the solder is expelled onto thewafer 25 in a similar to ink jet method, so as to form the bumps. - Further, the present invention is not limited to these embodiments, but variations and modifications may be made without departing from the scope of the present invention.
- The present application is based on Japanese priority application No. 11-118543 filed on Apr. 26, 1999, the entire contents of which are hereby incorporated by reference.
Claims (15)
1. A method of manufacturing a semiconductor device provided with first electrodes formed on a semiconductor substrate and second protruded electrodes provided on said first electrodes, respectively, said method comprising the steps of:
a) forming a barrier metal on each one of said plurality of first electrodes, said step a) further comprising the sub-steps of:
laminating a lowermost conductive metal layer on said first electrode, said lowermost conductive metal layer having a comparatively good joining property with said first electrode;
laminating an intermediate conductive metal layer on said lowermost conductive metal layer; and
laminating an uppermost conductive metal layer on said intermediate conductive metal layer, said uppermost conductive metal layer serving as a barrier layer for preventing said second protruded electrode from being diffused in said first electrode;
b) forming said second protruded electrodes on said barrier metals; and
c) implementing one or more predetermined test on said semiconductor substrate by applying signals to said semiconductor substrate,
wherein said step c) is carried out after said step a) and before said step b).
2. The method as claimed in claim 1 , wherein, in said step c), the signals are supplied to the semiconductor substrate by contacting said barrier metals with probes.
3. The method as claimed in claim 1 , wherein said uppermost conductive metal layer is made of a material having resistance to reaction and adhesion with the metal used for the probe.
4. The method as claimed in claim 1 , wherein said uppermost conductive metal layer is made of a material which can be easily alloyed with the material of the protruded electrode and has resistance to oxidation.
5. The method as claimed in claim 1 , wherein said step b) is implemented only on those semiconductor chips which have been determined as good semiconductor chips during said step c).
6. The method as claimed in claim 1 , said step b) further comprising the sub-steps of:
forming a first metal coating, which will become said lowermost conductive metal layer, on substantially the entire surface on said semiconductor substrate, said first metal coating having a layered structure of one or more layer having a comparatively good joining property with said first electrodes;
forming a second metal coating, which will become a part of said intermediate conductive metal layer, on said first metal coating, said second metal coating having a layered structure of one or more layer having a comparatively good joining property with said first metal coating;
forming third conductive metal layers, which will become a part of said intermediate conducive metal, by forming a resist provided with openings at positions corresponding to said first electrodes and having areas greater than the areas of the first electrodes, then forming third conductive metal layers in said openings such that the third conductive metal layers cover the second conductive coating, said third metal conductive layers having layered structure of one or more layer having a comparatively good joining property with said second metal coating and to said second protruded electrodes;
forming fourth conductive metal layers, which will become said upper most conductive metal layer, on said third conductive metal layer, said fourth conductive metal layers having layered structure of one or more layer which easily alloys with the material of the second protruded electrodes and has resistance to oxidation;
forming first conductive metal layers and second conductive metal layers by removing said first conductive metal coating and second conductive metal coating while using the third conductive metal layer and fourth conductive metal layer as masks.
7. The method as claimed in claim 6 , wherein a weight of the fourth conductive metal layer is less than 2% (weight percentage) of the weight of the protruded electrode.
8. The method as claimed in claim 6 , wherein said first conductive metal layer is made of a metal chosen from a group consisting of titanium (Ti), chromium (Cr), molybdenum (Mo) and tungsten (W), or of an alloy containing a metal chosen from a group consisting of titanium (Ti), chromium (Cr), molybdenum (Mo) and tungsten (W).
9. The method as claimed in claim 6 , wherein said second conductive metal layer is made of a metal chosen from a group consisting of copper (Cu), nickel (Ni) and palladium (Pd), or of an alloy containing a metal chosen from a group consisting of copper (Cu), nickel (Ni) and palladium (Pd).
10. The method as claimed in claim 6 , wherein said third conductive metal layer is made of a metal chosen from a group consisting of copper (Cu), nickel (Ni) and palladium (Pd), or of an alloy containing a metal chosen from a group consisting of copper (Cu), nickel (Ni) and palladium (Pd).
11. The method as claimed in claim 6 , wherein said fourth conductive metal layer is made of a metal chosen from a group consisting of gold (Au), platinum (Pt), palladium (Pd), silver (Ag) and rhodium (Rh) or of an alloy containing a metal chosen from a group consisting of gold (Au), platinum (Pt), palladium (Pd), silver (Ag) and rhodium (Rh).
12. The method as claimed in claim 6 , wherein said protruded electrode is made of a metal chosen from a group consisting of tin (Sn), lead (Pb), silver (Ag), indium (In) and bismuth (Bi) or of an alloy containing a metal chosen from a group consisting of tin (Sn), lead (Pb), silver (Ag), indium (In) and bismuth (Bi).
13. A semiconductor device having a semiconductor chip, first electrodes formed on said semiconductor chip, barrier metals formed on said first electrodes and having laminated structures, a plurality of second protruded electrodes, which serves as external connection terminals, formed on said barrier metals,
said barrier metal comprising:
a lowermost conductive metal layer laminated on said first electrodes and made of one or more conductive metal coating having a comparatively good joining property with said first electrodes;
an intermediate conductive metal layer laminated on said lowermost conductive metal layer and made of one or more conductive metal layer having a comparatively good joining property with said lowermost conductive metal layer, at least one of said conductive metal layers serving as a barrier layer for preventing said protruded electrodes from diffused into said conductive metal layers; and
an uppermost conductive metal layer laminated on said intermediate conductive metal layers and made of one or more uppermost conductive metal layers made of a material which easily alloys with the material of said plurality of the uppermost conductive metal layers.
14. A method of manufacturing a semiconductor device comprising the steps of:
a) forming barrier metals on first electrodes provided on a chip of the semiconductor device;
b) implementing, after said step a), a predetermined test on the semiconductor device by applying a signal to the semiconductor device via at least one of the barrier metals; and
c) forming, after said step a), second protruded electrodes on the barrier metals.
15. The method as claimed in claim 14 wherein said step a) comprises a step of forming the barrier metals each having a multilayer structure having uppermost conductive metal layer which is made of a material which can be alloyed with a material of the second protruded electrodes and has a resistance to reaction and adhesion with a material of probes used for said step b) and with a material of plated parts provided on the probes.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/914,235 US7276386B2 (en) | 1999-04-26 | 2004-08-10 | Semiconductor device and method of manufacturing the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP11-118543 | 1999-04-26 | ||
JP11854399A JP3553413B2 (en) | 1999-04-26 | 1999-04-26 | Method for manufacturing semiconductor device |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/914,235 Division US7276386B2 (en) | 1999-04-26 | 2004-08-10 | Semiconductor device and method of manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020102832A1 true US20020102832A1 (en) | 2002-08-01 |
Family
ID=14739204
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/478,508 Abandoned US20020102832A1 (en) | 1999-04-26 | 2000-01-06 | Semiconductor device and method of manufacturing the same |
US10/914,235 Expired - Fee Related US7276386B2 (en) | 1999-04-26 | 2004-08-10 | Semiconductor device and method of manufacturing the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/914,235 Expired - Fee Related US7276386B2 (en) | 1999-04-26 | 2004-08-10 | Semiconductor device and method of manufacturing the same |
Country Status (4)
Country | Link |
---|---|
US (2) | US20020102832A1 (en) |
JP (1) | JP3553413B2 (en) |
KR (1) | KR100527260B1 (en) |
TW (1) | TW457612B (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030025202A1 (en) * | 2001-07-17 | 2003-02-06 | Nec Corporation | Semiconductor device having an external electrode |
US20060011703A1 (en) * | 2002-11-06 | 2006-01-19 | Hitoshi Arita | Solder alloy material layer composition, electroconductive and adhesive composition, flux material layer composition, solder ball transferring sheet, bump and bump forming process, and semiconductore device |
US20060131745A1 (en) * | 2004-12-14 | 2006-06-22 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method therefor |
US20060258045A1 (en) * | 2003-12-10 | 2006-11-16 | Fujitsu Limited | Semiconductor device and method of fabricating the same |
US8740047B2 (en) * | 2008-11-28 | 2014-06-03 | Fujitsu Limited | Method of manufacturing electronic apparatus, electronic component-mounting board, and method of manufacturing the same |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI240977B (en) * | 2004-07-23 | 2005-10-01 | Advanced Semiconductor Eng | Structure and formation method for conductive bump |
KR100804392B1 (en) | 2005-12-02 | 2008-02-15 | 주식회사 네패스 | Semiconductor package and manufacturing method thereof |
WO2007064073A1 (en) * | 2005-12-02 | 2007-06-07 | Nepes Corporation | Bump with multiple vias for semiconductor package, method of fabrication method thereof, and semiconductor package using the same |
US9070387B1 (en) | 2013-08-23 | 2015-06-30 | Western Digital Technologies, Inc. | Integrated heat-assisted magnetic recording head/laser assembly |
US9042048B1 (en) | 2014-09-30 | 2015-05-26 | Western Digital (Fremont), Llc | Laser-ignited reactive HAMR bonding |
US9202478B1 (en) | 2015-02-10 | 2015-12-01 | Western Digital (Fremont), Llc | Method and structure for soldering a laser submount to a mounting face of a slider |
JP7562331B2 (en) * | 2020-08-04 | 2024-10-07 | キヤノン株式会社 | Vibration motor control device |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5277756A (en) * | 1990-07-02 | 1994-01-11 | Digital Equipment Corporation | Post fabrication processing of semiconductor chips |
US5597737A (en) * | 1995-11-03 | 1997-01-28 | Motorola Inc. | Method for testing and burning-in a semiconductor wafer |
US5821627A (en) * | 1993-03-11 | 1998-10-13 | Kabushiki Kaisha Toshiba | Electronic circuit device |
US6162718A (en) * | 1998-09-04 | 2000-12-19 | Advanced Micro Devices | High speed bump plating/forming |
US6268114B1 (en) * | 1998-09-18 | 2001-07-31 | Taiwan Semiconductor Manufacturing Company, Ltd | Method for forming fine-pitched solder bumps |
US6440836B1 (en) * | 1999-03-16 | 2002-08-27 | Industrial Technology Research Institute | Method for forming solder bumps on flip chips and devices formed |
US6512256B1 (en) * | 1998-11-20 | 2003-01-28 | Symetrix Corporation | Integrated circuit having self-aligned hydrogen barrier layer and method for fabricating same |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0294442A (en) | 1988-09-29 | 1990-04-05 | Nec Corp | Manufacture of semiconductor device |
US4922322A (en) * | 1989-02-09 | 1990-05-01 | National Semiconductor Corporation | Bump structure for reflow bonding of IC devices |
JP3141364B2 (en) * | 1992-05-06 | 2001-03-05 | 住友電気工業株式会社 | Semiconductor chip |
JP2796919B2 (en) * | 1992-05-11 | 1998-09-10 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Metallization composites and semiconductor devices |
US5508229A (en) * | 1994-05-24 | 1996-04-16 | National Semiconductor Corporation | Method for forming solder bumps in semiconductor devices |
JP2830903B2 (en) * | 1995-07-21 | 1998-12-02 | 日本電気株式会社 | Method for manufacturing semiconductor device |
JPH09148331A (en) | 1995-11-20 | 1997-06-06 | Hitachi Ltd | Semiconductor integrated circuit device and method for manufacturing the same |
US6111317A (en) * | 1996-01-18 | 2000-08-29 | Kabushiki Kaisha Toshiba | Flip-chip connection type semiconductor integrated circuit device |
US6117299A (en) * | 1997-05-09 | 2000-09-12 | Mcnc | Methods of electroplating solder bumps of uniform height on integrated circuit substrates |
JP2000294605A (en) | 1999-04-08 | 2000-10-20 | Nec Corp | Semiconductor device and testing device and method of the same |
-
1999
- 1999-04-26 JP JP11854399A patent/JP3553413B2/en not_active Expired - Fee Related
-
2000
- 2000-01-06 US US09/478,508 patent/US20020102832A1/en not_active Abandoned
- 2000-01-07 TW TW089100203A patent/TW457612B/en not_active IP Right Cessation
- 2000-01-10 KR KR10-2000-0000851A patent/KR100527260B1/en not_active IP Right Cessation
-
2004
- 2004-08-10 US US10/914,235 patent/US7276386B2/en not_active Expired - Fee Related
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5277756A (en) * | 1990-07-02 | 1994-01-11 | Digital Equipment Corporation | Post fabrication processing of semiconductor chips |
US5821627A (en) * | 1993-03-11 | 1998-10-13 | Kabushiki Kaisha Toshiba | Electronic circuit device |
US5597737A (en) * | 1995-11-03 | 1997-01-28 | Motorola Inc. | Method for testing and burning-in a semiconductor wafer |
US6162718A (en) * | 1998-09-04 | 2000-12-19 | Advanced Micro Devices | High speed bump plating/forming |
US6268114B1 (en) * | 1998-09-18 | 2001-07-31 | Taiwan Semiconductor Manufacturing Company, Ltd | Method for forming fine-pitched solder bumps |
US6512256B1 (en) * | 1998-11-20 | 2003-01-28 | Symetrix Corporation | Integrated circuit having self-aligned hydrogen barrier layer and method for fabricating same |
US6440836B1 (en) * | 1999-03-16 | 2002-08-27 | Industrial Technology Research Institute | Method for forming solder bumps on flip chips and devices formed |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20030025202A1 (en) * | 2001-07-17 | 2003-02-06 | Nec Corporation | Semiconductor device having an external electrode |
US20060011703A1 (en) * | 2002-11-06 | 2006-01-19 | Hitoshi Arita | Solder alloy material layer composition, electroconductive and adhesive composition, flux material layer composition, solder ball transferring sheet, bump and bump forming process, and semiconductore device |
US7847406B2 (en) * | 2002-11-06 | 2010-12-07 | Ricoh Company, Ltd. | Solder alloy material layer composition, electroconductive and adhesive composition, flux material layer composition, solder ball transferring sheet, bump and bump forming process, and semiconductore device |
US20060258045A1 (en) * | 2003-12-10 | 2006-11-16 | Fujitsu Limited | Semiconductor device and method of fabricating the same |
US20060131745A1 (en) * | 2004-12-14 | 2006-06-22 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method therefor |
US20090004761A1 (en) * | 2004-12-14 | 2009-01-01 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method therefor |
US7880763B2 (en) | 2004-12-14 | 2011-02-01 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method therefor |
US20110057311A1 (en) * | 2004-12-14 | 2011-03-10 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method therefor |
US8178972B2 (en) | 2004-12-14 | 2012-05-15 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and manufacturing method therefor |
US8740047B2 (en) * | 2008-11-28 | 2014-06-03 | Fujitsu Limited | Method of manufacturing electronic apparatus, electronic component-mounting board, and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
TW457612B (en) | 2001-10-01 |
JP2000311913A (en) | 2000-11-07 |
KR100527260B1 (en) | 2005-11-09 |
US20050006792A1 (en) | 2005-01-13 |
JP3553413B2 (en) | 2004-08-11 |
KR20000071232A (en) | 2000-11-25 |
US7276386B2 (en) | 2007-10-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6030890A (en) | Method of manufacturing a semiconductor device | |
US6809020B2 (en) | Method for forming bump, semiconductor device and method for making the same, circuit board, and electronic device | |
US5854513A (en) | Semiconductor device having a bump structure and test electrode | |
US6559666B2 (en) | Method and device for semiconductor testing using electrically conductive adhesives | |
US7132750B2 (en) | Semiconductor component having conductors with wire bondable metalization layers | |
US7064446B2 (en) | Under bump metallization layer to enable use of high tin content solder bumps | |
US9368447B2 (en) | Electronic device and method for production | |
US6259159B1 (en) | Reflowed solder ball with low melting point metal cap | |
US7276386B2 (en) | Semiconductor device and method of manufacturing the same | |
KR100536036B1 (en) | Semiconductor device | |
US6774495B2 (en) | Solder terminal and fabricating method thereof | |
JP2009505404A (en) | Semiconductor device with improved mechanical and thermal reliability | |
US6452271B2 (en) | Interconnect component for a semiconductor die including a ruthenium layer and a method for its fabrication | |
US6893799B2 (en) | Dual-solder flip-chip solder bump | |
US6392291B1 (en) | Semiconductor component having selected terminal contacts with multiple electrical paths | |
US8456022B2 (en) | Weldable contact and method for the production thereof | |
US6897141B2 (en) | Solder terminal and fabricating method thereof | |
US20060017171A1 (en) | Formation method and structure of conductive bumps | |
JP2006108284A (en) | Semiconductor package | |
JPH11145174A (en) | Semiconductor and manufacture of the same | |
JP3638085B2 (en) | Semiconductor device | |
US6281693B1 (en) | Semiconductor device test board and a method of testing a semiconductor device | |
JPH09330932A (en) | Bump formation body and formation of bump | |
US8648466B2 (en) | Method for producing a metallization having two multiple alternating metallization layers for at least one contact pad and semiconductor wafer having said metallization for at least one contact pad | |
JP3951869B2 (en) | Mounting board and method for manufacturing the same, electronic circuit device and method for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FUJITSU LIMITED, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MIYATA, KATSUMI;WATANABE, EIJI;YODA, HIROYUKI;REEL/FRAME:010501/0273 Effective date: 19991217 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |