US20010052822A1 - Phase Locked loop with high-speed locking characteristic - Google Patents
Phase Locked loop with high-speed locking characteristic Download PDFInfo
- Publication number
- US20010052822A1 US20010052822A1 US09/733,837 US73383700A US2001052822A1 US 20010052822 A1 US20010052822 A1 US 20010052822A1 US 73383700 A US73383700 A US 73383700A US 2001052822 A1 US2001052822 A1 US 2001052822A1
- Authority
- US
- United States
- Prior art keywords
- signal
- coupled
- drain
- gate
- frequency
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000010355 oscillation Effects 0.000 claims description 13
- 238000001514 detection method Methods 0.000 claims description 6
- 239000003990 capacitor Substances 0.000 claims description 4
- 230000009189 diving Effects 0.000 claims 1
- 238000004891 communication Methods 0.000 abstract description 2
- 238000010586 diagram Methods 0.000 description 8
- 238000000034 method Methods 0.000 description 8
- 238000011084 recovery Methods 0.000 description 2
- 238000007792 addition Methods 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03D—DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
- H03D13/00—Circuits for comparing the phase or frequency of two mutually-independent oscillations
- H03D13/003—Circuits for comparing the phase or frequency of two mutually-independent oscillations in which both oscillations are converted by logic means into pulses which are applied to filtering or integrating means
- H03D13/004—Circuits for comparing the phase or frequency of two mutually-independent oscillations in which both oscillations are converted by logic means into pulses which are applied to filtering or integrating means the logic means delivering pulses at more than one terminal, e.g. up and down pulses
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/089—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
- H03L7/0891—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/095—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using a lock detector
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/10—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
- H03L7/107—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a variable transfer function for the loop, e.g. low pass filter having a variable bandwidth
- H03L7/1075—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using a variable transfer function for the loop, e.g. low pass filter having a variable bandwidth by changing characteristics of the loop filter, e.g. changing the gain, changing the bandwidth
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
Definitions
- the present invention relates to a semiconductor device; and, more particularly, to a phase locked loop (PLL) with a high-speed locking characteristic, which is capable of obtaining a fast locking time and a reduced jitter.
- PLL phase locked loop
- phase locked loop is widely used in a radio communication system, such as a frequency mixer, a carrier recovery circuit, a clock generator, a modulator/demodulator, and the like.
- a phase locked loop PLL
- systems employing a clock recovery circuit or a frequency hopping spread spectrum require a fast frequency/phase locking.
- FIG. 1 is a block diagram showing a conventional PLL.
- a conventional PLL includes a phase/frequency detector (PFD) 10 , a charge pump unit 20 , a low-pass filter (LPF) 30 , a voltage-controlled oscillator (VCO) 40 and a frequency divider 50 .
- PFD phase/frequency detector
- LPF low-pass filter
- VCO voltage-controlled oscillator
- the PFD 10 compares a phase/frequency of a reference signal S R having a predetermined frequency f R with that of a feedback signal S F having a feedback frequency f D , to thereby obtain a phase/frequency difference therebetween. Then, the PFD 10 produces a sequence of an up pulse UP and a down pulse DN according to the phase/frequency difference.
- the charge pump unit 20 converts the phase/frequency difference into a positive pump current signal and a negative pump current signal in response to the up pulse UP and the down pulse DN, respectively.
- the LPF 30 converts the positive pump current signal and the negative pump current signal into corresponding voltage signal.
- the VCO 40 receives the voltage signal outputted from the LPF 30 and generates an output signal S out having a predetermined oscillation frequency f out that is varied with the inputted voltage signal.
- the frequency divider 50 divides the oscillation frequency f OUT to output a divided oscillation frequency f D .
- the PFD 10 again compares the reference signal S R with a feedback signal S F having the divided oscillation frequency f D as the feedback frequency. Then, the frequency/phase of the reference signal S R is synchronized with that of the feedback signal S F after a predetermined time by repeatedly performing the above-described looping operation.
- the PLL repeats the feedback loop procedures in order to obtain a new fixed phase. At this time, a locking time taken to reach a phase-locked state is determined by a characteristic function of the PLL.
- One method is to employ a frequency detector method speedup circuit (FDMSC).
- the FDMSC includes a frequency detector for detecting a frequency difference and a charge controller.
- the charge controller is used to fix an input signal until a first frequency locking is completed when a frequency division ration is changed.
- the other method is to add an LPF, which has a changeable-bandwidth, to the FDMSC.
- a resistance ratio that determines a gain of an active LPF is adjusted according to a frequency difference.
- the LPF since the LPF has a smaller time constant only at a rising time, an input voltage signal of the VCO can reach fast a target voltage, thereby reducing the locking time.
- PLL phase-locked loop
- a phase/frequency detector for comparing a phase/frequency of a reference signal having a reference frequency and that of a feedback signal having a feedback frequency in a phase locked loop (PLL), comprising: a NAND gate logic circuit for NANDing a first signal first signal and a second signal to output a NANDed signal; a first latch means for latching the NANDed signal and outputting the first signal in response to the reference signal; and a second latch means for latching the NANDed signal and outputting the second signal in response to the feedback signal.
- PLL phase locked loop
- a phase locked loop comprising: a phase/frequency detection means for comparing a phase/frequency of a reference signal having a predetermined reference frequency with that of a feedback signal having a predetermined feedback frequency to generate a up pulse and a down pulse according to a phase/frequency difference, wherein the phase/frequency detection means includes two latch circuits and one gate logic circuit; a charge pump means for providing a positive pump current signal and a negative pump current signal in response to the up pulse and the down pulse;
- a filter means for converting the positive pump current signal and the negative pump current signal into corresponding voltage signal; and a voltage controlled oscillation means for receiving the voltage signal to generate an output signal having a predetermined oscillation frequency.
- the phase-locked loop further comprises a filter control means for performing a switching operation in response to the up pulse and the down pulse, thereby changing a resistance of the filter means.
- FIG. 1 is a block diagram showing a conventional PLL
- FIG. 2 is a block diagram illustrating a PLL in accordance with the present invention.
- FIG. 3 is a circuit diagram illustrating a PFD shown in FIG. 2;
- FIG. 4 is a timing chart of a latch circuit in a PFD shown in FIG. 2;
- FIG. 5 is a circuit diagram illustrating a filter control unit shown in FIG. 2.
- FIG. 2 is a block diagram illustrating a PLL in accordance with the present invention.
- the PLL in accordance with the present invention includes a phase/frequency detector (PFD) 200 , a charge pump unit 210 , a low-pass filter (LPF) 220 , a filter control unit 230 , a voltage-controlled oscillator (VCO) 240 , and a frequency divider 250 .
- PFD phase/frequency detector
- LPF low-pass filter
- VCO voltage-controlled oscillator
- the PFD 200 receives a reference signal S R′ having a predetermined frequency f R′ and a feedback signal S F′ having a predetermined feedback frequency f D′ . Then, the PFD 200 compares a phase/frequency of the reference signal S R′ with that of the feedback signal S F′ , to thereby obtain a phase/frequency difference therebetween. Then, the PFD 200 generates a up pulse UP and a down pulse DN according to the phase/frequency difference.
- the charge pump unit 210 generates a positive pump current signal and a negative pump current signal in response to the up pulse UP and the down pulse DN, respectively.
- the filter control unit 230 controls a bandwidth of the LPF 220 in response to the up pulse UP and the down pulse DN. That is, while the phase/frequency is unlocked, the filter control unit 230 performs a switching operation to change a resistance of the LPF 220 . As a result, the bandwidth of the LPF 220 is changed. Meanwhile, if the phase/frequency is locked, the filter control unit 230 is switched off, so that the LPF 220 has its own fixed bandwidth.
- the LPF 220 converts the pump current signal into corresponding voltage signal in response to the pump current signal.
- the LPF 220 implemented with a resistor and a capacitor has a predetermined bandwidth and its bandwidth is controlled by the filter control unit 230 .
- the VCO 240 receives the voltage signal from the LPF 220 to generate an output signal S OUT′ having a predetermined oscillation frequency F OUT′ .
- the frequency divider 250 divides the oscillation frequency f OUT′ to output a divided oscillation frequency f D′ .
- the PFD 200 again compares the reference signal S R′ having the frequency f R′ with the feedback signal S F′ having the divided oscillation frequency f D′ as the feedback frequency. After repeating the above-described looping operation, the frequency/phase of the reference signal S R′ is locked with that of the feedback signal S F′ .
- FIG. 3 is a circuit diagram illustrating the PFD 200 in accordance with the present invention.
- the PFD 200 includes a first latch circuit 300 , a NAND gate logic circuit 320 , and a second latch circuit 330 .
- the NAND gate logic circuit 320 NANDs a first output Q 1 of the first latch circuit 300 and a second output Q 2 of the second latch circuit 310 to output a NANDed signal D 1 .
- the first latch circuit 300 receives and latches the NANDed signal D 1 and generates the first output Q 1 as the up pulse UP in response to the reference signal S R′ .
- the second latch circuit 310 receives and latches the NANDed signal and generates the second output Q 2 as the down pulse DN in response to the feedback signal S F′ .
- the first latch circuit 300 includes: a PMOS transistor 301 having a source coupled to a power terminal VDD and a gate receiving the NANDed signal; an NMOS transistor 302 having a drain coupled to a drain of the PMOS transistor 301 , a gate receiving the reference signal S R′ and a source coupled to a ground terminal GND; a PMOS transistor 303 having a source coupled to the power terminal VDD and a gate receiving the reference signal S R′ ; and an NMOS transistor 304 having a gate coupled to the drain of the NMOS transistor 302 , a drain coupled to a drain of the PMOS transistor and a source coupled to the ground terminal GND.
- the up pulse UP is outputted from the drain of the PMOS transistor 303 .
- the NAND gate logic circuit 320 includes: a PMOS transistor 321 , coupled between the power terminal VDD and a node N 1 , whose gate receives the first output Q 1 ; a PMOS transistor 322 , coupled between the power terminal VDD and the node N 1 , whose gate receives the second output Q 2 ; an NMOS transistor 323 having a drain coupled to the node N 1 and a gate receiving the first output Q 1 ; and an NMOS transistor 324 having a drain coupled to a source of the NMOS transistor 323 , a gate receiving the second output Q 2 and a source coupled to the ground terminal GND.
- the node N 1 is an output terminal of the NAND gate logic circuit 320 .
- the second latch circuit 310 includes: a PMOS transistor 311 having a source coupled to the power terminal VDD and a gate receiving the NANDed signal; an NMOS transistor 312 having a drain coupled to a drain of the PMOS transistor 311 , a gate receiving the feedback signal S F′ and a source coupled to the ground terminal GND; an NMOS transistor 314 having a gate coupled to the drain of the NMOS transistor 312 and a source coupled to the ground terminal GND; and a PMOS transistor 313 having a source coupled to the power terminal VDD, a gate receiving the feedback signal S F′ and a drain coupled to the drain of the NMOS transistor 314 .
- the down pulse DN is outputted from the drain of the PMOS transistor 313 .
- the first output Q 1 is always high. Additionally, in case where the output signal D 1 of the NAND gate logic circuit 320 is low, the first output Q 1 is always low regardless of the reference frequency f R′ .
- the first latch circuit 300 performs a data input operation, and if the reference frequency f R′ is high, the first latch circuit 300 performs a data latching operation. That is, if the reference frequency f R′ is low and the output signal D 1 is falling, the first output Q 1 is also falling immediately.
- the conventional PFD detects a negative edge of the reference frequency and generates a reset signal if a negative edge of another frequency is detected.
- the PDF in accordance with the present invention does not generate a reset signal if a state of the reference frequency and the feedback frequency is changed.
- the clock CLK and the input data D 1 cannot be falling at the same time.
- An operation of the second latch circuit 320 is the same as that of the first latch circuit 300 .
- FIG. 5 is a circuit diagram illustrating the filter control unit 230 shown in FIG. 2.
- the filter control unit 230 includes an Exclusive-OR (XOR) gate 500 and a bandwidth control circuit 504 .
- the XOR gate 500 XORs the up pulse UP and the down pulse DN to output a XORed signal as a control signal.
- the bandwidth control circuit 504 changes the resistance of the LPF 220 I response to the XORed signal by a switching operation.
- the XOR gate 500 in accordance with the present invention includes a first inverter 501 , a second inverter 502 and a transmission gate 503 .
- the first inverter 501 includes: a PMOS transistor 505 having a source coupled to a power terminal VDD and a gate receiving the up pulse UP; and an NMOS transistor 506 having a drain coupled to a drain of the PMOS transistor 505 , a gate receiving the up pulse UP and a source coupled to a ground terminal GND.
- the second inverter 502 includes: a PMOS transistor 507 having a source coupled to the up pulse UP and a gate receiving the down pulse DN; and an NMOS transistor 508 having a drain coupled to a drain of the PMOS transistor 507 , a gate receiving the down pulse DN and a source coupled to an output of the first inverter 501 .
- the XORed signal is outputted from the drain of the PMOS transistor 507 .
- the pass gate 503 includes: a PMOS transistor 509 having a source coupled to an output of the second inverter 502 , a gate receiving the up pulse UP and a drain coupled to the down pulse DN; and an NMOS transistor 510 having a drain coupled to the source of the PMOS transistor 509 , a gate receiving the output of the first inverter 501 and a drain coupled to the down pulse DN.
- the bandwidth control circuit 504 includes: an NMOS transistor 511 having a gate receiving the XORed signal and a source coupled to the ground terminal GND; a resistor 512 coupled to a drain of the NMOS transistor 511 ; and a capacitor 513 coupled between the gate of the NMOS transistor 511 and the ground terminal GND.
- the capacitor 513 is used to stabilize the PLL with respect to a small phase difference.
- the XOR gate logic circuit 500 when either the up pulse UP or the down pulse DN is high, the XOR gate logic circuit 500 generates the XORed signal of a high level signal. Then, the NMOS transistor 511 contained in the bandwidth control circuit 504 is turned on in response to the XORed signal. As a result, the resistor 512 is electrically coupled in parallel to a resistor R contained in the LPF 220 .
- the bandwidth of the LPF 220 is widened by electrically coupling the resistor 511 to the resistor R. Meanwhile, if the locking is completed, the NMOS transistor 511 is turned off in response to the XORed signal so that the LPF 220 has its own fixed resistance. That is, there is no change in the bandwidth of the LPF 220 .
- the PDF in accordance with the present invention is implemented with the dynamic latch circuits so that the PLL obtains a high-speed operation. Furthermore, since a dead zone is very small, a jitter and a phase noise can be remarkably reduced and a locking time can be also shortened.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
- The present invention relates to a semiconductor device; and, more particularly, to a phase locked loop (PLL) with a high-speed locking characteristic, which is capable of obtaining a fast locking time and a reduced jitter.
- Generally, a phase locked loop (PLL) is widely used in a radio communication system, such as a frequency mixer, a carrier recovery circuit, a clock generator, a modulator/demodulator, and the like. In particular, systems employing a clock recovery circuit or a frequency hopping spread spectrum require a fast frequency/phase locking.
- FIG. 1 is a block diagram showing a conventional PLL.
- Referring to FIG. 1, a conventional PLL includes a phase/frequency detector (PFD)10, a
charge pump unit 20, a low-pass filter (LPF) 30, a voltage-controlled oscillator (VCO) 40 and afrequency divider 50. - The
PFD 10 compares a phase/frequency of a reference signal SR having a predetermined frequency fR with that of a feedback signal SF having a feedback frequency fD, to thereby obtain a phase/frequency difference therebetween. Then, thePFD 10 produces a sequence of an up pulse UP and a down pulse DN according to the phase/frequency difference. - The
charge pump unit 20 converts the phase/frequency difference into a positive pump current signal and a negative pump current signal in response to the up pulse UP and the down pulse DN, respectively. - The
LPF 30 converts the positive pump current signal and the negative pump current signal into corresponding voltage signal. - The
VCO 40 receives the voltage signal outputted from theLPF 30 and generates an output signal Sout having a predetermined oscillation frequency fout that is varied with the inputted voltage signal. - The
frequency divider 50 divides the oscillation frequency fOUT to output a divided oscillation frequency fD. - The
PFD 10 again compares the reference signal SR with a feedback signal SF having the divided oscillation frequency fD as the feedback frequency. Then, the frequency/phase of the reference signal SR is synchronized with that of the feedback signal SF after a predetermined time by repeatedly performing the above-described looping operation. - In case where the reference signal is changed or a frequency division ratio of the frequency divider is changed, the PLL repeats the feedback loop procedures in order to obtain a new fixed phase. At this time, a locking time taken to reach a phase-locked state is determined by a characteristic function of the PLL.
- Two methods for reducing the locking time are disclosed in Yasuaki Sumi, “FAST SETTLING PLL FREQUENCY SYNTHESIZER UTILIZING THE FREQUENCY DETECTOR METHOD SPEEDUP CIRCUIT”, IEEE Transaction on Consumer Electronics, Vol. 43, No. 3, August 1997.
- One method is to employ a frequency detector method speedup circuit (FDMSC). The FDMSC includes a frequency detector for detecting a frequency difference and a charge controller. The charge controller is used to fix an input signal until a first frequency locking is completed when a frequency division ration is changed.
- The other method is to add an LPF, which has a changeable-bandwidth, to the FDMSC. In this method, a resistance ratio that determines a gain of an active LPF is adjusted according to a frequency difference. At this time, since the LPF has a smaller time constant only at a rising time, an input voltage signal of the VCO can reach fast a target voltage, thereby reducing the locking time.
- In these methods, however, there are problems that a circuit configuration becomes complicated and a chip size is increased, thereby causing an increase in the power dissipation of the PLL.
- It is, therefore, an object of the present invention to provide a phase-locked loop (PLL) which is capable of obtaining a fast locking time and a reduced jitter.
- In accordance with an aspect of the present invention, there is provided a phase/frequency detector for comparing a phase/frequency of a reference signal having a reference frequency and that of a feedback signal having a feedback frequency in a phase locked loop (PLL), comprising: a NAND gate logic circuit for NANDing a first signal first signal and a second signal to output a NANDed signal; a first latch means for latching the NANDed signal and outputting the first signal in response to the reference signal; and a second latch means for latching the NANDed signal and outputting the second signal in response to the feedback signal.
- In accordance with another aspect of the present invention, there is provided a phase locked loop (PLL) comprising: a phase/frequency detection means for comparing a phase/frequency of a reference signal having a predetermined reference frequency with that of a feedback signal having a predetermined feedback frequency to generate a up pulse and a down pulse according to a phase/frequency difference, wherein the phase/frequency detection means includes two latch circuits and one gate logic circuit; a charge pump means for providing a positive pump current signal and a negative pump current signal in response to the up pulse and the down pulse;
- a filter means for converting the positive pump current signal and the negative pump current signal into corresponding voltage signal; and a voltage controlled oscillation means for receiving the voltage signal to generate an output signal having a predetermined oscillation frequency.
- Furthermore, the phase-locked loop (PLL) further comprises a filter control means for performing a switching operation in response to the up pulse and the down pulse, thereby changing a resistance of the filter means.
- Other objects and aspects of the invention will become apparent from the following description of the embodiments with reference to the accompanying drawings, in which:
- FIG. 1 is a block diagram showing a conventional PLL;
- FIG. 2 is a block diagram illustrating a PLL in accordance with the present invention;
- FIG. 3 is a circuit diagram illustrating a PFD shown in FIG. 2;
- FIG. 4 is a timing chart of a latch circuit in a PFD shown in FIG. 2; and
- FIG. 5 is a circuit diagram illustrating a filter control unit shown in FIG. 2.
- FIG. 2 is a block diagram illustrating a PLL in accordance with the present invention.
- Referring to FIG. 2, the PLL in accordance with the present invention includes a phase/frequency detector (PFD)200, a
charge pump unit 210, a low-pass filter (LPF) 220, afilter control unit 230, a voltage-controlled oscillator (VCO) 240, and afrequency divider 250. - The
PFD 200 receives a reference signal SR′ having a predetermined frequency fR′ and a feedback signal SF′ having a predetermined feedback frequency fD′. Then, thePFD 200 compares a phase/frequency of the reference signal SR′ with that of the feedback signal SF′, to thereby obtain a phase/frequency difference therebetween. Then, thePFD 200 generates a up pulse UP and a down pulse DN according to the phase/frequency difference. - The
charge pump unit 210 generates a positive pump current signal and a negative pump current signal in response to the up pulse UP and the down pulse DN, respectively. - The
filter control unit 230 controls a bandwidth of theLPF 220 in response to the up pulse UP and the down pulse DN. That is, while the phase/frequency is unlocked, thefilter control unit 230 performs a switching operation to change a resistance of theLPF 220. As a result, the bandwidth of theLPF 220 is changed. Meanwhile, if the phase/frequency is locked, thefilter control unit 230 is switched off, so that theLPF 220 has its own fixed bandwidth. - The
LPF 220 converts the pump current signal into corresponding voltage signal in response to the pump current signal. TheLPF 220 implemented with a resistor and a capacitor has a predetermined bandwidth and its bandwidth is controlled by thefilter control unit 230. - The
VCO 240 receives the voltage signal from theLPF 220 to generate an output signal SOUT′ having a predetermined oscillation frequency FOUT′. - The
frequency divider 250 divides the oscillation frequency fOUT′ to output a divided oscillation frequency fD′. - The
PFD 200 again compares the reference signal SR′ having the frequency fR′ with the feedback signal SF′ having the divided oscillation frequency fD′ as the feedback frequency. After repeating the above-described looping operation, the frequency/phase of the reference signal SR′ is locked with that of the feedback signal SF′. - FIG. 3 is a circuit diagram illustrating the
PFD 200 in accordance with the present invention. - Referring to FIG. 3, the
PFD 200 includes afirst latch circuit 300, a NANDgate logic circuit 320, and a second latch circuit 330. - First, the NAND
gate logic circuit 320 NANDs a first output Q1 of thefirst latch circuit 300 and a second output Q2 of thesecond latch circuit 310 to output a NANDed signal D1. - The
first latch circuit 300 receives and latches the NANDed signal D1 and generates the first output Q1 as the up pulse UP in response to the reference signal SR′. - The
second latch circuit 310 receives and latches the NANDed signal and generates the second output Q2 as the down pulse DN in response to the feedback signal SF′. - The
first latch circuit 300 includes: aPMOS transistor 301 having a source coupled to a power terminal VDD and a gate receiving the NANDed signal; anNMOS transistor 302 having a drain coupled to a drain of thePMOS transistor 301, a gate receiving the reference signal SR′ and a source coupled to a ground terminal GND; aPMOS transistor 303 having a source coupled to the power terminal VDD and a gate receiving the reference signal SR′; and anNMOS transistor 304 having a gate coupled to the drain of theNMOS transistor 302, a drain coupled to a drain of the PMOS transistor and a source coupled to the ground terminal GND. At this time, the up pulse UP is outputted from the drain of thePMOS transistor 303. - The NAND
gate logic circuit 320 includes: aPMOS transistor 321, coupled between the power terminal VDD and a node N1, whose gate receives the first output Q1; aPMOS transistor 322, coupled between the power terminal VDD and the node N1, whose gate receives the second output Q2; anNMOS transistor 323 having a drain coupled to the node N1 and a gate receiving the first output Q1; and anNMOS transistor 324 having a drain coupled to a source of theNMOS transistor 323, a gate receiving the second output Q2 and a source coupled to the ground terminal GND. At this time, the node N1 is an output terminal of the NANDgate logic circuit 320. - The
second latch circuit 310 includes: aPMOS transistor 311 having a source coupled to the power terminal VDD and a gate receiving the NANDed signal; anNMOS transistor 312 having a drain coupled to a drain of thePMOS transistor 311, a gate receiving the feedback signal SF′ and a source coupled to the ground terminal GND; an NMOS transistor 314 having a gate coupled to the drain of theNMOS transistor 312 and a source coupled to the ground terminal GND; and aPMOS transistor 313 having a source coupled to the power terminal VDD, a gate receiving the feedback signal SF′ and a drain coupled to the drain of the NMOS transistor 314. At this time, the down pulse DN is outputted from the drain of thePMOS transistor 313. - Hereinafter, an operation of the
latch circuit 300 contained in thePFD 200 will be described with reference to FIGS. 3 and 4. - In case where the output signal Dl of the NAND
gate logic circuit 320 is high and the reference frequency fR′ is falling, the first output Q1 is always high. Additionally, in case where the output signal D1 of the NANDgate logic circuit 320 is low, the first output Q1 is always low regardless of the reference frequency fR′. - Basically, if the reference frequency fR′ is low, the
first latch circuit 300 performs a data input operation, and if the reference frequency fR′ is high, thefirst latch circuit 300 performs a data latching operation. That is, if the reference frequency fR′ is low and the output signal D1 is falling, the first output Q1 is also falling immediately. - Meanwhile, the conventional PFD detects a negative edge of the reference frequency and generates a reset signal if a negative edge of another frequency is detected. However, as shown in a
circle portion 400 of FIG. 4, the PDF in accordance with the present invention does not generate a reset signal if a state of the reference frequency and the feedback frequency is changed. At this time, since there exists a delay time due to the latch circuit and the NAND gate logic circuit, the clock CLK and the input data D1 cannot be falling at the same time. - An operation of the
second latch circuit 320 is the same as that of thefirst latch circuit 300. - FIG. 5 is a circuit diagram illustrating the
filter control unit 230 shown in FIG. 2. - Referring to FIG. 5, the
filter control unit 230 includes an Exclusive-OR (XOR)gate 500 and abandwidth control circuit 504. TheXOR gate 500 XORs the up pulse UP and the down pulse DN to output a XORed signal as a control signal. Thebandwidth control circuit 504 changes the resistance of the LPF 220 I response to the XORed signal by a switching operation. - The
XOR gate 500 in accordance with the present invention includes afirst inverter 501, asecond inverter 502 and atransmission gate 503. - The
first inverter 501 includes: aPMOS transistor 505 having a source coupled to a power terminal VDD and a gate receiving the up pulse UP; and anNMOS transistor 506 having a drain coupled to a drain of thePMOS transistor 505, a gate receiving the up pulse UP and a source coupled to a ground terminal GND. - The
second inverter 502 includes: aPMOS transistor 507 having a source coupled to the up pulse UP and a gate receiving the down pulse DN; and anNMOS transistor 508 having a drain coupled to a drain of thePMOS transistor 507, a gate receiving the down pulse DN and a source coupled to an output of thefirst inverter 501. At this time, the XORed signal is outputted from the drain of thePMOS transistor 507. - The
pass gate 503 includes: aPMOS transistor 509 having a source coupled to an output of thesecond inverter 502, a gate receiving the up pulse UP and a drain coupled to the down pulse DN; and anNMOS transistor 510 having a drain coupled to the source of thePMOS transistor 509, a gate receiving the output of thefirst inverter 501 and a drain coupled to the down pulse DN. - The
bandwidth control circuit 504 includes: anNMOS transistor 511 having a gate receiving the XORed signal and a source coupled to the ground terminal GND; aresistor 512 coupled to a drain of theNMOS transistor 511; and acapacitor 513 coupled between the gate of theNMOS transistor 511 and the ground terminal GND. Thecapacitor 513 is used to stabilize the PLL with respect to a small phase difference. - At this time, when either the up pulse UP or the down pulse DN is high, the XOR
gate logic circuit 500 generates the XORed signal of a high level signal. Then, theNMOS transistor 511 contained in thebandwidth control circuit 504 is turned on in response to the XORed signal. As a result, theresistor 512 is electrically coupled in parallel to a resistor R contained in theLPF 220. - Functionally explaining, during the unlocked period, the bandwidth of the
LPF 220 is widened by electrically coupling theresistor 511 to the resistor R. Meanwhile, if the locking is completed, theNMOS transistor 511 is turned off in response to the XORed signal so that theLPF 220 has its own fixed resistance. That is, there is no change in the bandwidth of theLPF 220. - While the conventional PDF is implemented with D-flip flops, the PDF in accordance with the present invention is implemented with the dynamic latch circuits so that the PLL obtains a high-speed operation. Furthermore, since a dead zone is very small, a jitter and a phase noise can be remarkably reduced and a locking time can be also shortened.
- Although the preferred embodiments of the invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims.
Claims (15)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR2000-31315 | 2000-06-08 | ||
KR1020000031315A KR100358118B1 (en) | 2000-06-08 | 2000-06-08 | Phase locked loop having high-speed locking |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010052822A1 true US20010052822A1 (en) | 2001-12-20 |
US6346861B2 US6346861B2 (en) | 2002-02-12 |
Family
ID=19671394
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/733,837 Expired - Lifetime US6346861B2 (en) | 2000-06-08 | 2000-12-07 | Phase locked loop with high-speed locking characteristic |
Country Status (2)
Country | Link |
---|---|
US (1) | US6346861B2 (en) |
KR (1) | KR100358118B1 (en) |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003061111A3 (en) * | 2002-01-15 | 2004-03-11 | Microtune San Diego Inc | Phase freqency detector |
US20110310682A1 (en) * | 2010-06-18 | 2011-12-22 | Hynix Semiconductor Inc. | Delay-locked loop having loop bandwidth dependency on operating frequency |
US8866519B1 (en) * | 2013-02-28 | 2014-10-21 | Pmc-Sierra Us, Inc. | System and method for reducing spectral pollution in a signal |
US9413295B1 (en) | 2013-03-15 | 2016-08-09 | Gsi Technology, Inc. | Systems and methods of phase frequency detection with clock edge overriding reset, extending detection range, improvement of cycle slipping and/or other features |
CN106330177A (en) * | 2015-06-30 | 2017-01-11 | 展讯通信(上海)有限公司 | Latch |
US20170310357A1 (en) * | 2013-09-04 | 2017-10-26 | Binatone Electronics International Ltd | Methods and devices for mitigating interference with fhss signals |
US10521229B2 (en) | 2016-12-06 | 2019-12-31 | Gsi Technology, Inc. | Computational memory cell and processing array device using memory cells |
US10770133B1 (en) | 2016-12-06 | 2020-09-08 | Gsi Technology, Inc. | Read and write data processing circuits and methods associated with computational memory cells that provides write inhibits and read bit line pre-charge inhibits |
US10777262B1 (en) | 2016-12-06 | 2020-09-15 | Gsi Technology, Inc. | Read data processing circuits and methods associated memory cells |
CN111697965A (en) * | 2019-03-14 | 2020-09-22 | 澜起科技股份有限公司 | High speed phase frequency detector |
US10847213B1 (en) | 2016-12-06 | 2020-11-24 | Gsi Technology, Inc. | Write data processing circuits and methods associated with computational memory cells |
US10847212B1 (en) | 2016-12-06 | 2020-11-24 | Gsi Technology, Inc. | Read and write data processing circuits and methods associated with computational memory cells using two read multiplexers |
US10854284B1 (en) | 2016-12-06 | 2020-12-01 | Gsi Technology, Inc. | Computational memory cell and processing array device with ratioless write port |
US10860320B1 (en) | 2016-12-06 | 2020-12-08 | Gsi Technology, Inc. | Orthogonal data transposition system and method during data transfers to/from a processing array |
US10877731B1 (en) | 2019-06-18 | 2020-12-29 | Gsi Technology, Inc. | Processing array device that performs one cycle full adder operation and bit line read/write logic features |
US10891076B1 (en) | 2016-12-06 | 2021-01-12 | Gsi Technology, Inc. | Results processing circuits and methods associated with computational memory cells |
US10930341B1 (en) | 2019-06-18 | 2021-02-23 | Gsi Technology, Inc. | Processing array device that performs one cycle full adder operation and bit line read/write logic features |
US10943648B1 (en) | 2016-12-06 | 2021-03-09 | Gsi Technology, Inc. | Ultra low VDD memory cell with ratioless write port |
US10958272B2 (en) | 2019-06-18 | 2021-03-23 | Gsi Technology, Inc. | Computational memory cell and processing array device using complementary exclusive or memory cells |
US10998040B2 (en) | 2016-12-06 | 2021-05-04 | Gsi Technology, Inc. | Computational memory cell and processing array device using the memory cells for XOR and XNOR computations |
US11227653B1 (en) | 2016-12-06 | 2022-01-18 | Gsi Technology, Inc. | Storage array circuits and methods for computational memory cells |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
SE514645C2 (en) | 1998-10-06 | 2001-03-26 | Perstorp Flooring Ab | Floor covering material comprising disc-shaped floor elements intended to be joined by separate joint profiles |
SE518184C2 (en) | 2000-03-31 | 2002-09-03 | Perstorp Flooring Ab | Floor covering material comprising disc-shaped floor elements which are joined together by means of interconnecting means |
KR100424174B1 (en) * | 2001-08-21 | 2004-03-24 | 주식회사 하이닉스반도체 | Phase locked loop circuit |
US7015727B2 (en) * | 2001-12-17 | 2006-03-21 | Texas Instruments Incorporated | Generating a lock signal indicating whether an output clock signal generated by a PLL is in lock with an input reference signal |
KR100510523B1 (en) * | 2003-03-13 | 2005-08-26 | 삼성전자주식회사 | Phase-frequency detector providing for reflecting clock transitions at an added delay for a zero dead zone in charge pump control and phase/frequency detection method thereof |
KR100574980B1 (en) * | 2004-04-26 | 2006-05-02 | 삼성전자주식회사 | Phase-locked loop for fast frequency lock |
KR100840695B1 (en) * | 2006-10-27 | 2008-06-24 | 삼성전자주식회사 | Phase locked loop without charge pump and integrated circuit comprising same |
US7928785B2 (en) | 2007-11-07 | 2011-04-19 | Samsung Electronics Co., Ltd. | Loop filter, phase-locked loop, and method of operating the loop filter |
MY143448A (en) * | 2008-11-21 | 2011-05-13 | Mimos Bhd | A phase frequency detector |
DE102010004717A1 (en) | 2010-01-15 | 2011-07-21 | Pergo (Europe) Ab | Set of panels comprising retaining profiles with a separate clip and method for introducing the clip |
CN104831904B (en) | 2010-05-10 | 2017-05-24 | 佩尔戈(欧洲)股份公司 | Set of panels |
KR101421379B1 (en) | 2013-06-03 | 2014-07-18 | 부경대학교 산학협력단 | Phase locked loop |
KR101421380B1 (en) | 2013-06-03 | 2014-07-18 | 부경대학교 산학협력단 | Phase locked loop |
US9041474B2 (en) * | 2013-08-30 | 2015-05-26 | Advanced Micro Devices, Inc. | Phase locked loop with bandwidth control |
KR102778451B1 (en) * | 2019-06-18 | 2025-03-11 | 삼성전자주식회사 | Clock generator capable of adjusting jitter characteristic and operation power, Semiconductor device having the same and operating method of Clock generator |
CN110958015B (en) * | 2019-11-22 | 2023-05-05 | 深圳市纽瑞芯科技有限公司 | Dead-zone-free high-speed clock phase detection circuit |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4017741A (en) * | 1975-11-13 | 1977-04-12 | Rca Corporation | Dynamic shift register cell |
US4291274A (en) * | 1978-11-22 | 1981-09-22 | Tokyo Shibaura Denki Kabushiki Kaisha | Phase detector circuit using logic gates |
JPS5625290A (en) * | 1979-08-07 | 1981-03-11 | Nec Corp | Semiconductor circuit |
US5675291A (en) | 1996-02-16 | 1997-10-07 | National Semiconductor Corporation | Phase-lock loop with reduced acquistion time |
KR19990030658A (en) * | 1997-10-02 | 1999-05-06 | 윤종용 | Fast Phase-Locked Loop and Its Locking Method |
-
2000
- 2000-06-08 KR KR1020000031315A patent/KR100358118B1/en not_active Expired - Fee Related
- 2000-12-07 US US09/733,837 patent/US6346861B2/en not_active Expired - Lifetime
Cited By (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003061111A3 (en) * | 2002-01-15 | 2004-03-11 | Microtune San Diego Inc | Phase freqency detector |
US6778026B2 (en) | 2002-01-15 | 2004-08-17 | Microtune (San Diego), Inc. | High-speed phase frequency detection module |
US20110310682A1 (en) * | 2010-06-18 | 2011-12-22 | Hynix Semiconductor Inc. | Delay-locked loop having loop bandwidth dependency on operating frequency |
US8531909B2 (en) * | 2010-06-18 | 2013-09-10 | SK Hynix Inc. | Delay-locked loop having loop bandwidth dependency on operating frequency |
US8866519B1 (en) * | 2013-02-28 | 2014-10-21 | Pmc-Sierra Us, Inc. | System and method for reducing spectral pollution in a signal |
US9413295B1 (en) | 2013-03-15 | 2016-08-09 | Gsi Technology, Inc. | Systems and methods of phase frequency detection with clock edge overriding reset, extending detection range, improvement of cycle slipping and/or other features |
US9853634B2 (en) | 2013-03-15 | 2017-12-26 | Gsi Technology, Inc. | Systems and methods of phase frequency detection with clock edge overriding reset, extending detection range, improvement of cycle slipping and/or other features |
US20170310357A1 (en) * | 2013-09-04 | 2017-10-26 | Binatone Electronics International Ltd | Methods and devices for mitigating interference with fhss signals |
US10020840B2 (en) * | 2013-09-04 | 2018-07-10 | Binatone Electronics Ltd | Methods and devices for mitigating interference with FHSS signals |
CN106330177A (en) * | 2015-06-30 | 2017-01-11 | 展讯通信(上海)有限公司 | Latch |
US10847212B1 (en) | 2016-12-06 | 2020-11-24 | Gsi Technology, Inc. | Read and write data processing circuits and methods associated with computational memory cells using two read multiplexers |
US10943648B1 (en) | 2016-12-06 | 2021-03-09 | Gsi Technology, Inc. | Ultra low VDD memory cell with ratioless write port |
US10770133B1 (en) | 2016-12-06 | 2020-09-08 | Gsi Technology, Inc. | Read and write data processing circuits and methods associated with computational memory cells that provides write inhibits and read bit line pre-charge inhibits |
US10777262B1 (en) | 2016-12-06 | 2020-09-15 | Gsi Technology, Inc. | Read data processing circuits and methods associated memory cells |
US11763881B2 (en) | 2016-12-06 | 2023-09-19 | Gsi Technology, Inc. | Computational memory cell and processing array device using the memory cells for XOR and XNOR computations |
US10847213B1 (en) | 2016-12-06 | 2020-11-24 | Gsi Technology, Inc. | Write data processing circuits and methods associated with computational memory cells |
US10521229B2 (en) | 2016-12-06 | 2019-12-31 | Gsi Technology, Inc. | Computational memory cell and processing array device using memory cells |
US10854284B1 (en) | 2016-12-06 | 2020-12-01 | Gsi Technology, Inc. | Computational memory cell and processing array device with ratioless write port |
US10860318B2 (en) | 2016-12-06 | 2020-12-08 | Gsi Technology, Inc. | Computational memory cell and processing array device using memory cells |
US10860320B1 (en) | 2016-12-06 | 2020-12-08 | Gsi Technology, Inc. | Orthogonal data transposition system and method during data transfers to/from a processing array |
US11409528B2 (en) | 2016-12-06 | 2022-08-09 | Gsi Technology, Inc. | Orthogonal data transposition system and method during data transfers to/from a processing array |
US10891076B1 (en) | 2016-12-06 | 2021-01-12 | Gsi Technology, Inc. | Results processing circuits and methods associated with computational memory cells |
US11257540B2 (en) | 2016-12-06 | 2022-02-22 | Gsi Technology, Inc. | Write data processing methods associated with computational memory cells |
US10725777B2 (en) | 2016-12-06 | 2020-07-28 | Gsi Technology, Inc. | Computational memory cell and processing array device using memory cells |
US11227653B1 (en) | 2016-12-06 | 2022-01-18 | Gsi Technology, Inc. | Storage array circuits and methods for computational memory cells |
US10998040B2 (en) | 2016-12-06 | 2021-05-04 | Gsi Technology, Inc. | Computational memory cell and processing array device using the memory cells for XOR and XNOR computations |
US11094374B1 (en) | 2016-12-06 | 2021-08-17 | Gsi Technology, Inc. | Write data processing circuits and methods associated with computational memory cells |
US11150903B2 (en) | 2016-12-06 | 2021-10-19 | Gsi Technology, Inc. | Computational memory cell and processing array device using memory cells |
US11194519B2 (en) | 2016-12-06 | 2021-12-07 | Gsi Technology, Inc. | Results processing circuits and methods associated with computational memory cells |
US11205476B1 (en) | 2016-12-06 | 2021-12-21 | Gsi Technology, Inc. | Read data processing circuits and methods associated with computational memory cells |
CN111697965A (en) * | 2019-03-14 | 2020-09-22 | 澜起科技股份有限公司 | High speed phase frequency detector |
US11194548B2 (en) | 2019-06-18 | 2021-12-07 | Gsi Technology, Inc. | Processing array device that performs one cycle full adder operation and bit line read/write logic features |
US10958272B2 (en) | 2019-06-18 | 2021-03-23 | Gsi Technology, Inc. | Computational memory cell and processing array device using complementary exclusive or memory cells |
US10930341B1 (en) | 2019-06-18 | 2021-02-23 | Gsi Technology, Inc. | Processing array device that performs one cycle full adder operation and bit line read/write logic features |
US10877731B1 (en) | 2019-06-18 | 2020-12-29 | Gsi Technology, Inc. | Processing array device that performs one cycle full adder operation and bit line read/write logic features |
Also Published As
Publication number | Publication date |
---|---|
KR100358118B1 (en) | 2002-10-25 |
US6346861B2 (en) | 2002-02-12 |
KR20010111155A (en) | 2001-12-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6346861B2 (en) | Phase locked loop with high-speed locking characteristic | |
JP4630381B2 (en) | Spread spectrum control PLL circuit and startup method thereof | |
US6295328B1 (en) | Frequency multiplier using delayed lock loop (DLL) | |
US7176763B2 (en) | Phase-locked loop integrated circuits having fast phase locking characteristics | |
US7053666B2 (en) | Phase frequency detector | |
US20110037505A1 (en) | Transceiver and operating method thereof | |
US5734301A (en) | Dual phase-locked loop clock synthesizer | |
CN103684436A (en) | Phase locked loop circuit and method of generating clock signals using the phase locked loop | |
US6674824B1 (en) | Method and circuitry for controlling a phase-locked loop by analog and digital signals | |
US6353368B1 (en) | VCO circuit using negative feedback to reduce phase noise | |
US6915081B2 (en) | PLL circuit and optical communication reception apparatus | |
CN101630958A (en) | Voltage-controlled oscillator circuit and semiconductor device including voltage-controlled oscillator circuit | |
US7412617B2 (en) | Phase frequency detector with limited output pulse width and method thereof | |
US8786315B2 (en) | Phase frequency detector | |
EP2752993B1 (en) | Phase frequency detector circuit | |
US20030179842A1 (en) | Digital pattern sequence generator | |
US8085073B2 (en) | Phase synchronization apparatus | |
US7276944B2 (en) | Clock generation circuit and clock generation method | |
US6853223B2 (en) | Phase comparator and clock recovery circuit | |
US7109806B2 (en) | Device and method for detecting phase difference and PLL using the same | |
US6778026B2 (en) | High-speed phase frequency detection module | |
US10666241B2 (en) | Variable delay circuit | |
KR20140090455A (en) | Phase locked loop circuit | |
US7002382B2 (en) | Phase locked loop circuit | |
JP3267945B2 (en) | Frequency synthesizer device and frequency generation method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTIT Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KIM, YOUNG-HO;LEE, SANG-HEUNG;RHEE, HEUNG-SOO;AND OTHERS;REEL/FRAME:011360/0551 Effective date: 20000928 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAT HOLDER NO LONGER CLAIMS SMALL ENTITY STATUS, ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: STOL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
PRDP | Patent reinstated due to the acceptance of a late maintenance fee |
Effective date: 20100225 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment | ||
FPAY | Fee payment |
Year of fee payment: 12 |