US10235932B2 - OLED inverting circuit and display panel - Google Patents
OLED inverting circuit and display panel Download PDFInfo
- Publication number
- US10235932B2 US10235932B2 US15/590,186 US201715590186A US10235932B2 US 10235932 B2 US10235932 B2 US 10235932B2 US 201715590186 A US201715590186 A US 201715590186A US 10235932 B2 US10235932 B2 US 10235932B2
- Authority
- US
- United States
- Prior art keywords
- transistor
- terminal
- electrode
- pull
- input terminal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 239000003990 capacitor Substances 0.000 claims abstract description 117
- 239000011159 matrix material Substances 0.000 claims description 9
- 238000000034 method Methods 0.000 claims description 8
- 230000008878 coupling Effects 0.000 claims description 7
- 238000010168 coupling process Methods 0.000 claims description 7
- 238000005859 coupling reaction Methods 0.000 claims description 7
- 238000010586 diagram Methods 0.000 description 28
- 230000008901 benefit Effects 0.000 description 8
- 238000004519 manufacturing process Methods 0.000 description 3
- 229920001621 AMOLED Polymers 0.000 description 2
- 239000004973 liquid crystal related substance Substances 0.000 description 2
- 238000001514 detection method Methods 0.000 description 1
- 238000004020 luminiscence type Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3677—Details of drivers for scan electrodes suitable for active matrices only
-
- H05B33/0896—
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B45/00—Circuit arrangements for operating light-emitting diodes [LED]
- H05B45/60—Circuit arrangements for operating LEDs comprising organic material, e.g. for operating organic light-emitting diodes [OLED] or polymer light-emitting diodes [PLED]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0286—Details of a shift registers arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0289—Details of voltage level shifters arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3266—Details of drivers for scan electrodes
Definitions
- the present disclosure relates to the technical field of Organic Light Emitting Display (OLED) display, and in particular to an OLED inverting circuit and a display panel.
- OLED Organic Light Emitting Display
- a current-driven optical device has been developed, the light intensity of which varies with a value of the current flowing there through.
- OLED Organic Light Emitting Device
- the OLED is a self-luminescence device.
- classification of a color is obtained by controlling the current in the OLED.
- a driving system in the OLED may be a passive matrix system or an active matrix system.
- the passive matrix system has a simple structure; however, it is difficult to achieve a display device with large size and high resolution by adopting the passive matrix system. Therefore, the development of the active matrix system is popular.
- the active matrix system a transistor is driven to control the current in the light emitting device provided for each pixel.
- a P-type Metal Oxide Semiconductor (Pure PMOS) driving circuit is used, and the driving circuit outputs an effective low level; but during node initialization, threshold detection and data inputting, the OLED device needs to be turned off. Due to the single PMOS, the Pure PMOS is turned on in the case of a low voltage of the gate electrode, and turned off in the case of a high voltage of the gate electrode.
- the Pure PMOS driving circuit generally outputs effective low level. Therefore the signal output from the Pure PMOS driving circuit needs to be inverted, so that the OLED device is turned off.
- the inverting of the signal is achieved by a light emitting-control led (EMIT) driving circuit in the conventional art.
- EMIT light emitting-control led
- the inverter includes N-type TFT and a P-type TFT.
- a gate electrode of the P-type TFT is connected to a gate electrode of the N-type TFT, and is connected to an input terminal IN together with the gate electrode of the N-type TFT.
- a source electrode of the P-type TFT is connected to a high-voltage signal (VGH).
- a drain electrode of the N-type TFT is connected to a low-voltage signal (VGL).
- FIG. 1 b is a control timing diagram of the CMOS inverting circuit in FIG. 1 a . It can be seen from FIG. 1 b that when the IN is in high level, the P-type TFT is turned off, the N-type TFT is turned on, and the OUT outputs a low level signal; and when the IN is in a low level, the P-type TFT is turned on, the N-type TFT is turned off, and the OUT outputs a high-level signal. Since such PMOS inverter has both the P-type TFT and the N-type TFT, the manufacturing process is complicated, and the cost is high as compared with the pure P-type inverter or the pure N-type inverter.
- the inverter includes two P-type TFTs, i.e., a first TFT and a second TFT.
- a gate electrode of the first TFT is connected to an input terminal IN
- a source electrode of the first TFT is connected to a high-voltage signal (VGH)
- a drain electrode of the first TFT is connected to an output terminal (OUT).
- a gate electrode and a drain electrode of the second TFT each are connected to a low-voltage signal (VGL), and a source electrode of the second TFT is connected to the OUT.
- VGL low-voltage signal
- FIG. 2 b is a control timing diagram of the pure PMOS inverting circuit in FIG. 2 a . It can be seen from FIG. 2 b that when the IN inputs high level, the first TFT is turned off, the OUT outputs low level due to the Diode connection manner of the second TFT (in which the gate electrode and the drain electrode of the second TFT each are connected to the low-voltage signal VGL), and the voltage of the low level is higher than the VGL by Vth. When the IN is in low level, the first TFT and the second TFT each are turned on, the OUT outputs high level.
- the OUT is connected to both the VGH and the VGL, and if the TFT is turned on/off completely, the OUT is connected to either VGH or VGL, and the OUT takes the VGH as the high voltage and the VGL as the low voltage.
- the above circuit has the problem that the two TFTs are turned on at the same time, and with this, the OUT outputs the intermediate level between the VGH and the VGL due to the voltage-division function. That is to say, the high/low output level is between the VGH and the VGL, which is not enough, then the power supply continuously supplies power, the power consumption is increased. Further, since the output level is not enough (input ranges from ⁇ 5V to 10V, and output ranges from ⁇ 4.43V to 5.07V), the TFT in the pixel cannot be controlled effectively, so that the compensation circuit cannot work effectively.
- the inverting circuit includes a pull-up unit including a first power supply input terminal, where the first power supply input terminal is configured to receive a first voltage signal.
- the pull-up unit also includes first, second, and third terminals.
- the first terminal is configured to receive a first control signal
- the third terminal is electrically connected to a signal output terminal and is configured to output a first level signal.
- the inverting circuit also includes a pull-down unit including a second power supply input terminal, and fourth, fifth, and sixth terminals.
- the fourth terminal is electrically connected to the second terminal of the pull-up unit, the second power supply input terminal is configured to receive a second voltage signal, and the fifth terminal is configured to receive a second control signal.
- the sixth terminal is electrically connected to the signal output terminal and is configured to output a second level signal.
- the inverting circuit also includes a first capacitor, where a first terminal of the first capacitor is electrically connected to the second terminal of the pull-up unit and the fourth terminal of the pull-down unit, and a second terminal of the capacitor is electrically connected to the third terminal of the pull-up unit and the sixth terminal of the pull-down unit.
- the inverting circuit includes a pull-up unit including, a first power supply input terminal, where the first power supply input terminal is configured to receive a first voltage signal.
- the pull-up unit also includes first, second, and third terminals. The first terminal is configured to receive a first control signal, and the third terminal is electrically connected to a signal output terminal and is configured to output a first level signal.
- the inverting circuit also includes a pull-down unit including a second power supply input terminal, and fourth, fifth, and sixth terminals. The fourth terminal is electrically connected to the second terminal of the pull-up unit, the second power supply input terminal is configured to receive a second voltage signal, and the fifth terminal is configured to receive a second control signal.
- the sixth terminal is electrically connected to the signal output terminal and is configured to output a second level signal.
- the inverting circuit also includes a first capacitor, where a first terminal of the first capacitor is electrically connected to the second terminal of the pull-up unit and the fourth terminal of the pull-down unit, and a second terminal of the capacitor is electrically connected to the third terminal of the pull-up unit and the sixth terminal of the pull-down unit.
- the inverting circuit includes a pull-up unit including a first power supply input terminal, where the first power supply input terminal is configured to receive a first voltage signal, the pull-up unit also includes first, second, and third terminals. The first terminal is configured to receive a first control signal, and the third terminal is electrically connected to a signal output terminal and is configured to output a first level signal.
- the inverting circuit also includes a pull-down unit including a second power supply input terminal, and fourth, fifth, and sixth terminals. The fourth terminal is electrically connected to the second terminal of the pull-up unit, the second power supply input terminal is configured to receive a second voltage signal, and the fifth terminal is configured to receive a second control signal.
- the sixth terminal is electrically connected to the signal output terminal and is configured to output a second level signal.
- the inverting circuit also includes a first capacitor, where a first terminal of the first capacitor is electrically connected to the second terminal of the pull-up unit and the fourth terminal of the pull-down unit, and a second terminal of the capacitor is electrically connected to the third terminal of the pull-up unit and the sixth terminal of the pull-down unit.
- the first transistor, the second transistor, the third transistor and the fourth transistor each are P-type transistors.
- the first terminal of the pull-up, unit is a level signal input terminal
- the second terminal of the pull-up unit is a first electrode of the second transistor
- the third terminal of the pull-up unit is a first electrode of the first transistor
- the fourth terminal of the pull-down unit is a third electrode of the fourth transistor
- the fifth terminal of the pull-down unit is a clock signal input terminal
- the sixth terminal of the pull-down unit is a third electrode of the third transistor.
- the driving method includes: during a first stage T 1 , a low-level signal is input into the level signal input terminal, a high-level signal is input into the clock signal input terminal, the pull-up unit is turned on and the pull-down unit is turned off by turning on the first transistor and the second transistor and turning off the third transistor and the fourth transistor.
- a high-level signal from the first voltage signal is transmitted to the second electrode of the third transistor and to the signal output terminal.
- the third transistor is turned off, and a high-level signal is output from the signal output terminal steadily.
- a high-level signal is input into the level signal input terminal
- a low-level signal is input into the clock signal input terminal
- the pull-up unit is turned, off and the pull-down unit is turned on by turning off the first transistor and the second transistor and turning on the third transistor and the fourth transistor.
- a low-level signal input into the second power supply input terminal is transmitted to the second electrode of the third transistor via the fourth transistor, the third transistor is turned on, and the fourth transistor is in an on-state until a level of the second electrode of the third transistor becomes VSS+Vth.
- an output signal from the signal output terminal is changed into a low-level signal from a high-level signal as a result of the first electrode of the third transistor being connected to the second power supply input terminal, a level of the second electrode of the third transistor is further pulled down due to a coupling of the first capacitor, the third transistor is turned on, and a low-level signal input into the second power supply input terminal is transmitted to the signal output terminal integrally.
- the first transistor, the second transistor and the fourth transistor each are turned off, the low level of the second electrode of the third transistor during the second stage T 2 is maintained due to the first capacitor, the third transistor maintains an on-state, and the signal output terminal maintains a low-level signal.
- an electrode of the fourth transistor connected to the second electrode of the third transistor becomes a drain electrode due to the low level of the second electrode of the third transistor, the fourth transistor is in an off-state, the second electrode of the third transistor maintains the low level due to the first capacitor, the third transistor keeps in the on-state, and the third transistor continues transmitting the low-level signal to the signal output terminal.
- the inverting circuit includes a pull-up unit including a first power supply input terminal, where the first power supply input terminal is configured to receive a first voltage signal.
- the pull-up unit also includes first, second, and third terminals.
- the first terminal is configured to receive a first control signal
- the third terminal is electrically connected to a signal output terminal and configured to output a first level signal.
- the inverting circuit also includes a pull-down unit including a second power supply input terminal, and fourth, fifth, and sixth terminals.
- the fourth terminal is electrically connected to the second terminal of the pull-up unit, the second power supply input terminal is configured to receive a second voltage signal, and the fifth terminal is configured to receive a second control signal.
- the sixth terminal is electrically connected to the signal output terminal and is configured to output a second level signal.
- the inverting circuit also includes a first capacitor, where a first terminal of the first capacitor is electrically connected to the second terminal of the pull-up unit and the fourth terminal of the pull-down unit, and a second terminal of the capacitor is electrically connected to the third terminal of the pull-up unit and the sixth terminal of the pull-down unit.
- the first transistor, the second transistor, the third transistor and the fourth transistor each are P-type transistors.
- the first terminal of the pull-up unit is a level signal input terminal
- the second terminal of the pull-up unit is a first electrode of the second transistor
- the third terminal of the pull-up unit is a first electrode of the first transistor
- the fourth terminal of the pull-down unit is a third electrode of the fourth transistor
- the fifth terminal of the pull-down unit is a clock signal input terminal
- the sixth terminal of the pull-down unit is a third electrode of the third transistor.
- the driving method includes: during a first stage T 1 , a high-level signal is input into the level signal input terminal, a low-level signal is input into the clock signal input terminal, the pull-down unit is turned on and the pull-up unit is turned off by turning off the first transistor and the second transistor and turning on the third transistor and the fourth transistor, a low-level signal from the second voltage signal is transmitted to the second electrode of the first transistor and to the signal output terminal, the first transistor is turned off, and a low-level signal is output from the signal output terminal.
- a low-level signal is input into the level signal input terminal, a high-level signal is input into the clock signal input terminal, the pull-down unit is turned off and the pull-up unit is turned on by turning on the first transistor and the second transistor and turning off the third transistor and the fourth transistor, a high-level signal input into the first power supply input terminal is transmitted to the second electrode of the first transistor via the second transistor, the first transistor is turned on, the second transistor maintains an on-state until a level of the second electrode of the first transistor becomes VDD ⁇ Vth, an output signal from the signal output terminal is changed into a high-level signal from a low-level signal as a result of the first electrode of the first transistor being connected to the first power supply input terminal, a level of the first terminal of the first capacitor, and a level of the second electrode of the first transistor are further pulled up due to a coupling of the first capacitor, the first transistor is turned on, the high-level signal input into the first power supply input terminal is transmitted to the signal output terminal integrally.
- a third stage T 3 the second transistor, the third transistor, and the fourth transistor each are turned off, the high level of the second electrode of the first transistor during the second stage T 2 is maintained due to the first capacitor, the first transistor remains in an on-state, and the signal output terminal keeps outputting a high-level signal.
- a fourth stage T 4 when a high-level signal is input into the clock signal input terminal, an electrode of the second transistor connected to the second electrode of the first transistor becomes a source electrode due to the high level of the second electrode of the first transistor, the second transistor is in an off-state, the second electrode of the first transistor remains at high level due to the first capacitor, the first transistor remains in the on-state, and the first transistor continues transmitting the high-level signal to the signal output terminal.
- FIG. 1 a is a structural diagram of a CMOS inverting circuit in the conventional art
- FIG. 1 b is a control timing diagram of the CMOS inverting circuit in FIG. 1 a;
- FIG. 2 a is a structural diagram of a pure PMOS inverting circuit in the conventional art
- FIG. 2 b is a control timing diagram of the pure PMOS inverting circuit in FIG. 2 a;
- FIG. 3 a is a structural diagram of an inverting circuit according to an embodiment of the invention.
- FIG. 3 b is a control timing diagram of the inverting circuit in FIG. 3 a;
- FIGS. 3 c to 3 e are structural diagrams of another inverting circuit according to an embodiment of the invention.
- FIG. 4 a is a structural diagram of an inverting circuit according to an embodiment of the invention.
- FIG. 4 b is a control timing diagram of the inverting circuit in FIG. 4 a;
- FIGS. 4 c to 4 e are structural diagrams of another inverting circuit according to an embodiment of the invention.
- FIG. 5 a is a structural diagram of an inverting circuit according to an embodiment of the invention.
- FIG. 5 b is a control timing diagram of the inverting circuit in FIG. 5 a;
- FIGS. 5 c to 5 e are structural diagrams of another inverting circuit according to an embodiment of the invention.
- FIG. 6 a is a structural diagram of an inverting circuit according to an embodiment of the invention.
- FIG. 6 b is a control timing diagram of the inverting circuit in FIG. 6 a ;
- FIGS. 6 c to 6 e are structural diagrams of another inverting circuit according to an embodiment of the invention.
- FIG. 3 a is a structural diagram of an inverting circuit according to an embodiment of the invention.
- the inverting circuit includes a first transistor M 1 , a second transistor M 2 , a third transistor M 3 , a fourth transistor M 4 and a first capacitor C 1 .
- the first transistor M 1 , the second transistor M 2 , the third transistor M 3 and the fourth transistor M 4 each are P-type transistors.
- a first electrode of the first transistor M 1 is connected to a second terminal of the first capacitor C 1 and a third electrode of the third transistor M 3 , and is connected to a signal output terminal Vout together with the second terminal of the first capacitor C 1 and the third electrode of the third transistor M 3 ;
- a second electrode of the first transistor M 1 is connected to a second electrode of the second transistor M 2 , and is connected to a level signal input terminal Vin together with the second electrode of the second transistor M 2 ;
- a third electrode of the first transistor M 1 is connected to a third electrode of the second transistor M 2 , and is connected to a first power supply input terminal VDD together with the third electrode of the second transistor M 2 .
- a first electrode of the second transistor M 2 , a second electrode of the third transistor M 3 and a third electrode of the fourth transistor M 4 are connected at an node N 1 , and are connected to a first terminal of the first capacitor C 1 ;
- the second electrode of the second transistor M 2 is connected to the second electrode of the first transistor M 1 , and is connected to the level signal input terminal Vin together with the second electrode of the first transistor M 1 ;
- a third electrode of the second transistor M 2 is connected to the third electrode of the first transistor M 1 , and is connected to the first power supply input terminal VDD together with the third electrode of the first transistor M 1 .
- a first electrode of the third transistor M 3 is connected to a first electrode of the fourth transistor M 4 , and is connected to a second power supply input terminal VSS together with the first electrode of the fourth transistor M 4 ;
- the second electrode of the third transistor M 3 , the third electrode of the fourth transistor M 4 and the first terminal of the first capacitor C 1 are connected at the node N 1 ;
- the third electrode of the third transistor M 3 is connected to the first electrode of the first transistor M 1 and the second terminal of the first capacitor C 1 , and is connected to the signal output terminal Vout together with the first electrode of the first transistor M 1 and the second terminal of the first capacitor C 1 .
- the first electrode of the fourth transistor M 4 is connected to the first electrode of the third transistor M 3 , and is connected to the second power supply input terminal VSS together with the first electrode of the third transistor M 3 ; a second electrode of the fourth transistor M 4 is connected to a clock signal input terminal CLK; the third electrode of the fourth transistor M 4 , the second electrode of the third transistor M 3 and the first terminal of the first capacitor C 1 are connected at the node N 1 .
- FIG. 3 b is a control timing diagram of the inverting circuit in FIG. 3 a.
- a low-level signal is input into the level signal input terminal Vin
- a high-level signal is input into the clock signal input terminal CLK.
- a pull-up unit is turned on and a pull-down unit is turned off, i.e., the first transistor M 1 and the second transistor M 2 each are turned on and the third transistor M 3 and the fourth transistor M 4 each are turned off. Because of turning on the first transistor M 1 and the second transistor M 2 , a high-level signal of the first supply voltage VDD is transmitted to the node N 1 and the signal output terminal Vout respectively, the third transistor M 3 is turned off completely, and a high-level signal is output from the signal output terminal steadily.
- a high-level signal is input into the level signal input terminal Vin
- a low-level signal is input into the clock signal input terminal CLK.
- the pull-up unit is turned off and the pull-down unit is turned on, i.e., the first transistor M 1 and the second transistor M 2 each are turned off and the third transistor M 3 and the fourth transistor M 4 each are turned on. Because of turning on the fourth transistor M 4 , a low-level signal from the second power supply input terminal VSS is transmitted to the node N 1 from the fourth transistor M 4 , and the third transistor M 3 is turned on.
- the fourth transistor M 4 is in the on-state until a level of the node N 1 becomes VSS+Vth, and an output signal from the signal output terminal Vout is changed into a low-level signal from a high-level signal since the first electrode of the third transistor M 3 is connected to the second power supply input terminal VSS.
- the level of the second terminal of the first capacitor C 1 , the level of the node N 1 is further pulled down due to the coupling function of the first capacitor C 1 , the third transistor M 3 is turned on completely, and the low-level signal from the second power supply input terminal VSS is transmitted to the signal output terminal Vout integrally.
- the first transistor M 1 , the second transistor M 2 and the fourth transistor M 4 each are turned off.
- the low level of the node N 1 in the previous stage (the second stage T 2 ) is kept due to the first capacitor C 1 , therefore, the third transistor M 3 keeps in the complete on-state, and the signal output terminal Vout keeps outputting the low-level signal.
- a fourth stage T 4 when the CLK is in the low level again, the electrode of the fourth transistor M 4 connected to the node N 1 becomes a drain electrode due to the low level of the node N 1 , the fourth transistor M 4 keeps in the off-state for a long time the node N 1 keeps in the low level due to the first capacitor the third transistor M 3 keeps in the complete on-state, and the third transistor M 3 keeps transmitting the low-level signal to the signal output terminal Vout integrally for a long time.
- the inverting circuit may further include a second capacitor C 2 , as shown in FIG. 3 c .
- a first terminal of the second capacitor C 2 is connected to the third electrode of the first transistor M 1 , and is connected to the first power supply input terminal VDD together with the third electrode of the first transistor M 1 ; and a second terminal of the second capacitor C 2 is connected to the signal output terminal Vout.
- the driving manner of the inverting circuit shown in FIG. 3C is the same as that shown FIG. 3 a , and is shown in FIG. 3 b .
- the advantage of adding the second capacitor C 2 lies in that the Vout can be kept as a stable output of low level for a long time without being affected by other factors.
- the inverting circuit may further include a fifth transistor M 5 , as shown, in FIG. 3 d .
- a first electrode of the fifth transistor M 5 is connected to the second electrode of the first transistor M 1 and the second electrode of the second transistor M 2 , and is connected to the level signal input terminal Vin together with the second electrode of the first transistor M 1 and the second electrode of the second transistor M 2 ;
- a second electrode of the fifth transistor M 5 is connected to the second electrode of the fourth transistor M 4 , and is connected to the clock signal input terminal CLK together with the second electrode of the fourth transistor M 4 ;
- a third electrode of the fifth transistor M 5 is connected to the third electrode of the first transistor M 1 , and is connected to the first power supply input terminal VDD together with the third electrode of the first transistor M 1 .
- the driving manner of the inverting circuit shown in FIG. 3 d is the same as that shown in FIG. 3 a , and is shown in FIG. 3 b .
- the advantage of adding the fifth transistor M 5 lies in that the VDD can be transmitted to the second electrode of the first transistor M 1 when the CLK is in low level, so that the first transistor M 1 is turned off completely, and negative factors leading to the un-complete turning off of the first transistor M 1 and affecting the outputting of the low level can be avoided.
- the inverting circuit may include both the second capacitor C 2 and the fifth transistor M 5 , as shown in FIG. 3 e .
- the connection relation between the second capacitor C 2 and the fifth transistor M 5 is the same as the above connection relation, and the driving manner is also the same as above, as shown in FIG. 3 b.
- FIG. 4 a is a structural diagram of an inverting circuit according to an embodiment of the invention.
- the inverting circuit includes a first transistor M 1 , a second transistor M 2 , a third transistor M 3 , a fourth transistor M 4 and a first capacitor C 1 .
- the first transistor M 1 , the second transistor M 2 , the third transistor M 3 and the fourth transistor M 4 each are P-type transistors.
- a first electrode of the first transistor M 1 is connected to a second terminal of the first capacitor C 1 and a third electrode of the third transistor M 3 , and is connected to a signal output terminal Vout together with the second terminal of the first capacitor C 1 and the third electrode of the third transistor M 3 ;
- a second electrode of the first transistor M 1 is connected to a second electrode of the second transistor M 2 , and is connected to a level signal input terminal Vin together with the second electrode of the second transistor M 2 ;
- a third electrode of the first transistor M 1 is connected to a first power supply input terminal VDD.
- a first electrode of the second transistor M 2 is connected to a second electrode of the fourth transistor M 4 , and is connected to the clock signal input terminal CLK together with the second electrode of the fourth transistor M 4 ;
- the second electrode of the second transistor M 2 is connected to the second electrode of the first transistor M 1 , and is connected to the level signal input terminal Vin together with the second electrode of the first transistor M 1 ;
- the third electrode of the second transistor M 2 , a second electrode of the third transistor M 3 and a third electrode of the fourth transistor M 4 are connected at a node N 1 , and are connected to the first terminal of the first capacitor C 1 .
- a first electrode of the third transistor M 3 is connected to a first electrode of the fourth transistor M 4 , and is connected to a second power supply input terminal VSS together with the first electrode of the fourth transistor M 4 ;
- the second electrode of the third transistor M 3 , the third electrode of the fourth transistor M 4 and the first terminal of the first capacitor C 1 are connected at the node N 1 ;
- the third electrode of the third transistor M 3 is connected to the first electrode of the first transistor M and the second terminal of the first capacitor C 1 , and is connected to the signal output terminal Vain together with the first electrode of the first transistor M 1 and the second terminal of the first capacitor C 1 .
- the first electrode of the fourth transistor M 4 is connected to the first electrode of the third transistor M 3 , and is connected to the second power supply input terminal VSS together with the first electrode of the third transistor M 3 ;
- the second electrode of the fourth transistor M 4 is connected to the first electrode of the second transistor M 2 , and is connected to the clock signal input terminal CLK together with the first electrode of the second transistor M 2 ;
- the third electrode of the fourth transistor M 4 , the second electrode of the third transistor M 3 and the third electrode of the second transistor M 2 are connected at the node N 1 , and are connected to the first terminal of the first capacitor C 1 .
- FIG. 4 b is a control timing diagram of the inverting circuit in FIG. 4 a.
- a low-level signal is input into the level signal input terminal Vin
- a high-level signal is input into the clock signal input terminal CLK.
- a pull-up unit is turned on and the pull-down unit is turned off, i.e., the first transistor M 1 and the second transistor M 2 each are turned on and the third transistor M 3 and the fourth transistor M 4 each are turned off. Because of turning on the first transistor M 1 and the second transistor M 2 , a high-level signal of the first supply voltage VDD is transmitted to the node N 1 and the signal output terminal Vout respectively, the third transistor M 3 is turned off completely, and a high-level signal is output from the signal output terminal steadily.
- a high-level signal is input into the level signal input terminal Vin
- a low-level signal is input into the clock signal input terminal CLK.
- the pull-up unit is turned off and the pull-down unit is turned on, i.e., the first transistor M 1 and the second transistor M 2 each are turned off and the third transistor M 3 and the fourth transistor M 4 each are turned on. Because of turning on the fourth transistor M 4 , a low-level signal from the second power supply input terminal VSS is transmitted to the node N 1 from the fourth transistor M 4 , and the third transistor M 3 is turned on.
- the fourth transistor M 4 is in the on-state until a level of the node N 1 becomes VSS+Vth, and an output signal from the signal output terminal Vout is changed into a low-level signal from a high level signal since the first electrode of the third transistor M 3 is connected to the second power supply input terminal VSS.
- the level of the second terminal of the first capacitor C 1 i.e., the level of the node N 1 , is further pulled down due to the coupling function of the first capacitor C 1 , the third transistor M 3 is turned on completely, and the low-level signal from the second power supply input terminal VSS is transmitted to the signal output terminal Vout integrally.
- the first transistor M 1 , the second transistor M 2 and the fourth transistor M 4 each are turned off.
- the low level of the node N 1 in the previous time sequence (the second sequence T 2 ) is kept due to the first capacitor C 1 , therefore, the third transistor M 3 keeps in the complete on-state, and the signal output terminal Vout keeps outputting the low-level signal.
- a fourth stage T 4 when the CLK is in the low-level signal again, the electrode of the fourth transistor M 4 connected to the node N 1 becomes a drain electrode due to the low level of the node N 1 , the fourth transistor M 4 keeps in the off-state for a long time, the node N 1 keeps in the low level due to the first capacitor C 1 , the third transistor M 3 keeps in the complete on-state, and the third transistor M 3 keeps transmitting the low-level signal to the signal output terminal Vout integrally for a long time.
- the inverting circuit may further include a second capacitor C 2 , as shown in FIG. 4 c .
- a first terminal of the second capacitor C 2 is connected to the third electrode of the first transistor M 1 , and is connected to the first power supply input terminal VDD together with the third electrode of the first transistor M 1 ; a second terminal of the second capacitor C 2 is connected to the signal output terminal Vout.
- the driving manner of the inverting circuit shown in FIG. 4 c is the same as that shown in FIG. 4 a , and is shown in FIG. 4 b .
- the advantage of adding the second capacitor C 2 lies in that the Vout can be kept as a stable output of low level for a long time without being affected by other factors.
- the inverting circuit may further include a fifth transistor M 5 , as shown in FIG. 4 d .
- a first electrode of the fifth transistor M 5 is connected to the second electrode of the first transistor M 1 and the second electrode of the second transistor M 2 , and is connected to the level signal input terminal Vin together with the second electrode of the first transistor M 1 and the second electrode of the second transistor M 2 ;
- a second electrode of the fifth transistor M 5 is connected to the second electrode of the fourth transistor M 4 , and is connected to the clock signal input terminal CLK together with the second electrode of the fourth transistor M 4 ;
- a third electrode of the fifth transistor M 5 is connected to the third electrode of the first transistor M 1 , and is connected to the first power supply input terminal VDD together with the third electrode of the first transistor M 1 .
- the driving manner of the inverting circuit shown in FIG. 4 d is the same as that shown in FIG. 4 a , and is shown in FIG. 4 b .
- the advantage of adding the fifth transistor M 5 lies in that the VDD can be transmitted to the second electrode of the first transistor M 1 when the CLK is in low level, so that the first transistor M 1 is turned off completely, and negative factors leading to the un-complete turning off of the first transistor M 1 and affecting the outputting of the low level on the input line can be avoided.
- the inverting circuit may include both the second capacitor C 2 and the fifth transistor M 5 , as shown in FIG. 4 e .
- the connection relation between the second capacitor C 2 and the fifth transistor M 5 is the same as the above connection relation, and the driving manner is also the same as above, as shown in FIG. 4 b.
- FIG. 5 a is a structural diagram of an inverting circuit according to an embodiment of the invention.
- the inverting circuit includes a first transistor M 1 , a second transistor M 2 , a third transistor M 3 , a fourth transistor M 4 and a first capacitor C 1 .
- the first transistor M 1 , the second transistor M 2 , the third transistor M 3 and the fourth transistor M 4 each are N-type transistors.
- a first electrode of the first transistor M 1 is connected to a first electrode of the second transistor M 2 , and is connected to a first power supply input terminal Vin together with the first electrode of the second transistor M 2 ;
- a second electrode of the first transistor M 1 , a third electrode of the second transistor M 2 and a first electrode of the fourth transistor M 4 are connected at a node N 1 , and are connected to a first terminal of the first capacitor C 1 ;
- a third electrode of the first transistor M 1 is connected to a first electrode of the third transistor M 3 and a second terminal of the first capacitor C 1 , and is connected to a signal output terminal Vout together with the first electrode of the third transistor M 3 and the second terminal of the first capacitor 1 .
- the first electrode of the second transistor M 2 is connected to the first electrode of the first transistor M 1 , and is connected to the first power supply input terminal Vin together with the first electrode of the first transistor M 1 ; a second electrode of the second transistor M 2 is connected to a clock signal input terminal CLK; the third electrode of the second transistor M 2 , the second electrode of the first transistor M 1 and the first electrode of the fourth transistor M 4 are connected at the node N 1 , and are connected to the first terminal of the first capacitor C 1 .
- the first electrode of the third transistor M 3 is connected to the third electrode of the first transistor M 1 and a second terminal of the first capacitor C 1 , and is connected to the signal output terminal Vout together with the third electrode of the first transistor M 1 and the second terminal of the first capacitor C 1 ; a second electrode of the third transistor M 3 is connected to a second electrode of the fourth transistor M 4 , and is connected to the level signal input terminal Vin together with the second electrode of the fourth transistor M 4 ; a third electrode of the third transistor M 3 is connected to a third electrode of the fourth transistor M 4 , and is connected to a second power supply input terminal VSS together with the third electrode of the fourth transistor M 4 .
- the first electrode of the fourth transistor M 4 , the third electrode of the second transistor M 2 and the second electrode of the first transistor M 1 are connected at the node N 1 , and are connected to the first terminal of the first capacitor C 1 ;
- the second electrode of the fourth transistor M 4 is connected to the second electrode of the third transistor M 3 , and is connected to the level signal input terminal Vin together with the second electrode of the third transistor M 3 ;
- the third electrode of the fourth transistor M 4 is connected to the third electrode of the third transistor M 3 , and is connected to the second power supply input terminal VSS together with the third electrode of the third transistor M 3 .
- FIG. 5 b is a control timing diagram of the inverting circuit in FIG. 5 a.
- a high-level signal is input into the level signal input terminal Vin
- a low-level signal is input into the clock signal input terminal CLK.
- a pull-down unit is turned on and a pull-up unit is turned off, i.e., the first transistor M 1 and the second transistor M 2 each are turned off and the third transistor M 3 and the fourth transistor M 4 each are turned on. Because of turning on the third transistor M 3 and the fourth transistor M 4 , a low-level signal of the second supply voltage VSS is transmitted to the node N 1 and the signal output terminal Vout respectively, the first transistor M 1 is turned off completely, and a low-level signal is output from the signal output terminal Vout steadily.
- a low-level signal is input into the level signal input terminal Vin
- a high-level signal is input into the clock signal input terminal CLK.
- the pull-down unit is turned off and the pull-up unit is turned on, i.e., the first transistor M 1 and the second transistor M 2 each are turned on and the third transistor M 3 and the fourth transistor M 4 each are turned off Because of turning on the second transistor M 2 , a high-level signal from the first power supply input terminal VDD is transmitted to the node N 1 from the second transistor M 2 , and the first transistor M 1 is turned on.
- the second transistor M 2 is on the on state until a level of the node N 1 becomes VDD ⁇ Vth, and an output signal from the signal output terminal Vout is changed into a high-level signal from a low-level signal since the first electrode of the first transistor M 1 is connected to the first power supply input terminal VDD.
- the level of the first terminal of the first capacitor C 1 i.e., the level of the node N 1 , is further pulled up due to the coupling function of the first capacitor C 1 , the first transistor M 1 is turned on completely, and the high-level signal from the first power supply input terminal VDD is transmitted to the signal output terminal Vout integrally.
- the second transistor M 2 , the third transistor M 3 and the fourth transistor M 4 each are turned off.
- the high level of the node N 1 in the previous time sequence (the second sequence T 2 ) is kept due to the first capacitor C 1 , therefore, the first transistor M 1 keeps in the complete on-state, and the signal output terminal Vout keeps outputting the high-level signal.
- a fourth stage T 4 when the CLK is in the high level again, the electrode of the second transistor M 2 connected to the node N 1 becomes a source electrode due to the high level of the node N 1 , the second transistor M 2 keeps in the off-state for a long time, the node N 1 keeps in the high level due to the first capacitor C 1 , the first transistor M 1 keeps in the complete on-state, and the first transistor M 1 keeps transmitting the high-level signal to the signal output terminal Vout integrally for a long time until a next effective input arrives.
- the inverting circuit may further include a second capacitor C 2 , as shown in FIG. 5 c .
- a first terminal of the second capacitor C 2 is connected to the third electrode of the third transistor M 3 , and is connected to the second power supply input terminal VSS together with the third electrode of the third transistor M 3 ; a second terminal of the second capacitor C 2 is connected to the signal output terminal Vout.
- the driving manner of the inverting circuit shown in FIG. 5 c is the same as that shown in FIG. 5 a , and is shown in FIG. 5 b .
- the advantage of adding the second capacitor C 2 lies in that the Vout can be kept as a stable output of high level for a long time without being affected by other factors.
- the inverting circuit may further include a fifth transistor M 5 , as shown in FIG. 5 d .
- a first electrode of the fifth transistor M 5 is connected to the second electrode of the third transistor M 3 and the second electrode of the fourth transistor M 4 , and is connected to the level signal input terminal Vin together with the second electrode of the third transistor M 3 and the second electrode of the fourth transistor M 4
- a second electrode of the fifth transistor M 5 is connected to the second electrode of the second transistor M 2 , and is connected to the clock signal input terminal CLK together with the second electrode of the second transistor M 2
- a third electrode of the fifth transistor M 5 is connected to the third electrode of the third transistor M 3 , and is connected to the second power supply input terminal VSS together with the third electrode of the third transistor M 3 .
- the driving manner of the inverting circuit shown in FIG. 5 d is the same as that shown in FIG. 5 a , and is shown in FIG. 5 b .
- the advantage of adding the fifth transistor M 5 lies in that the VSS can be transmitted to the second electrode of the third transistor M 3 when the CLK is in high level, so that the third transistor M 3 is turned off completely, and negative factors leading to the un-complete turning off of the third transistor M 3 and affecting the outputting of the low level on the input line can be avoided.
- the inverting circuit may include both the second capacitor C 2 and the fifth transistor M 5 , as shown in FIG. 5 e .
- the connection relation between the second capacitor C 2 and the fifth transistor M 5 is the same as the above connection relation, and the driving manner is also the same as above, as shown in FIG. 5 b.
- FIG. 6 a is a structural diagram of an inverting circuit according to an embodiment of the invention.
- the inverting circuit includes a first transistor M 1 , a second transistor M 2 , a third transistor M 3 , a fourth transistor M 4 and a first capacitor C 1 .
- the first transistor M 1 , the second transistor M 2 , the third transistor M 3 and the fourth transistor M 4 each are N-type transistors.
- a first electrode of the first transistor M 1 is connected to a first electrode of the second transistor M 2 , and is connected to a first power supply input terminal Vin together with the first terminal of the second transistor M 2 ; a second electrode of the first transistor, a third electrode of the second transistor M 2 and a electrode of the fourth transistor M 4 are connected at a node N 1 , and are connected to a first terminal of the first capacitor C 1 ; a third electrode of the first transistor M 1 is connected to a first electrode of the third transistor M 3 and a second terminal of the first capacitor C 1 , and is connected to a signal output terminal Vout together with the first electrode of the third transistor M 3 and the second terminal of the first capacitor 1 .
- the first electrode of the second transistor M 2 is connected to the first electrode of the first transistor M 1 , and is connected to the first power supply input terminal Vin together with the first electrode of the first transistor M 1 ; a second electrode of the second transistor M 2 is connected to a clock signal input terminal CLK; the third electrode of the second transistor M 2 , the second electrode of the first transistor M 1 and the first electrode of the fourth transistor M 4 are connected at the node N 1 , and are connected to the first terminal of the first capacitor C 1 .
- the first electrode of the third transistor M 3 is connected to the third electrode of the first transistor M 1 and a second terminal of the first capacitor C 1 , and is connected to the signal output terminal Vout together with the third electrode of the first transistor M 1 and the second terminal of the first capacitor C 1 ; a second electrode of the third transistor M 3 is connected to a second electrode of the fourth transistor M 4 , and is connected to the level signal input terminal Vin together with the second electrode of the fourth transistor M 4 ; a third electrode of the third transistor M 3 is connected to a second power supply input terminal VSS.
- the first third electrode of the fourth transistor M 4 is connected to the second electrode of the second transistor M 2 , and is connected to the clock signal input terminal CLK together with the second electrode of the second transistor M 2 ; the second electrode of the fourth transistor M 4 is connected to the second electrode of the third transistor M 3 , and is connected to the level signal input terminal Vin together with the second electrode of the third transistor M 3 ; the first electrode of the fourth transistor M 4 , the second electrode of the first transistor M 1 and the third electrode of the second transistor M 2 are connected at the node N 1 , and are connected to the first terminal of the first capacitor C 1 .
- FIG. 6 b is a control timing diagram of the inverting circuit in FIG. 6 a.
- a high-level signal is input into the level signal input terminal Vin
- a low-level signal is input into the clock signal input terminal CLK.
- a pull-down unit is turned on and a pull-up unit is turned off, i.e., the first transistor M 1 and the second transistor M 2 each are turned off and the third transistor M 3 and the fourth transistor M 4 each are turned on. Because of turning on the third transistor M 3 and the fourth transistor M 4 , a low-level signal of the second supply voltage VSS is transmitted to the node N 1 and the signal output terminal Vout respectively, the first transistor M 1 is turned off completely, and a low-level signal is output from the signal output terminal Vout steadily.
- a low-level signal is input into the level signal input terminal Vin
- a high-level signal is input into the clock signal input terminal CLK.
- the pull-down unit is turned off and the pull-up unit is turned on, i.e., the first transistor M 1 and the second transistor M 2 each are turned on and the third transistor M 3 and the fourth transistor M 4 each are turned off. Because of turning on the second transistor M 2 , a high-level signal from the first power supply input terminal VDD is transmitted to the node N 1 from the second transistor M 2 , and the first transistor M 1 is turned on.
- the second transistor M 2 is in the on-state until a level of the node N 1 becomes VDD ⁇ Vth, and an output signal from the signal output terminal Vout is changed into a high-level signal from a low-level signal since the first electrode of the first transistor M 1 is connected to the first power supply input terminal VDD.
- the level of the first terminal of the first capacitor C 1 i.e., the level of the node N 1 , is further pulled up due to the coupling function of the first capacitor C 1 , the first transistor M 1 is turned on completely, and the high-level signal from the first power supply input terminal VDD is transmitted to the signal output terminal Vout integrally.
- the second transistor M 2 , the third transistor M 3 and the fourth transistor M 4 each are turned off.
- the high level of the node N 1 in the previous time sequence (the second sequence T 2 ) is kept due to the first capacitor C 1 , therefore, the first transistor M 1 keeps in the complete on-state, and the signal output terminal Vout keeps outputting the high-level signal.
- a fourth stage T 4 when the CLK is in the low level again, the electrode of the second transistor M 2 connected to the node N 1 becomes a source electrode due to the high level of the node N 1 , the second transistor M 2 keeps in the off-state for a long time, the node N 1 keeps in the high level due to the first capacitor C 1 , the first transistor M 1 keeps in the complete on-state, and the first transistor M 1 keeps transmitting the high-level signal to the signal output terminal Vout integrally for a long time until a next effective input signal arrives.
- the inverting circuit may further include a second capacitor C 2 , as shown in FIG. 6 c .
- a first terminal of the second capacitor C 2 is connected to the third electrode of the third transistor M 3 , and is connected to the second power supply input terminal VSS together with the third electrode of the third transistor M 3 ; a second terminal of the second capacitor C 2 is connected to the signal output terminal Vout.
- the driving manner of the inverting circuit shown in FIG. 6 c is the same as that shown in FIG. 6 a , and is shown in FIG. 6 b .
- the advantage of adding the second capacitor C 2 lies in that the Vout can be kept as a stable output of high level for a long time without being affected by other factors.
- the inverting circuit may further include a fifth transistor M 5 , as shown in FIG. 6 d .
- a first electrode of the fifth transistor M 5 is connected to the second electrode of the third transistor M 3 and the second electrode of the fourth transistor M 4 , and is connected to the level signal input terminal Vin together with the second electrode of the third transistor M 3 and the second electrode of the fourth transistor M 4 ;
- a second electrode of the fifth transistor M 5 is connected to the second electrode of the second transistor M 2 , and is connected to the clock signal input terminal CLK together with the second electrode of the second transistor M 2 ;
- a third electrode of the fifth transistor M 5 is connected to the third electrode of the third transistor M 3 , and is connected to the second power supply input terminal VSS together with the third electrode of the third transistor M 3 .
- the driving manner of the inventing circuit shown in FIG. 6 d is the same as that shown in FIG. 6 a , and is shown in FIG. 6 b .
- the advantage of adding the fifth transistor M 5 lies in that the VSS can be transmitted to the second electrode of the third transistor M 3 when the CLK is in high level, so that the third transistor M 3 is turned off completely, and negative factors leading to the un-complete turning off of the third transistor M 3 and affecting the outputting of the low level in the input can be avoided.
- the inverting circuit may include both the second capacitor C 2 and the fifth transistor M 5 , as shown in FIG. 6 e .
- the connection relation between the second capacitor C 2 and the fifth transistor M 5 is the same as the above connection relation, and the driving manner is also the same as above, as shown in FIG. 6 b.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims (8)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/590,186 US10235932B2 (en) | 2014-06-30 | 2017-05-09 | OLED inverting circuit and display panel |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410309278 | 2014-06-30 | ||
CN201410309278.7 | 2014-06-30 | ||
CN201410309278.7A CN104134425B (en) | 2014-06-30 | 2014-06-30 | OLED phase inverting circuit and display panel |
US14/526,505 US9679514B2 (en) | 2014-06-30 | 2014-10-28 | OLED inverting circuit and display panel |
US15/590,186 US10235932B2 (en) | 2014-06-30 | 2017-05-09 | OLED inverting circuit and display panel |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/526,505 Division US9679514B2 (en) | 2014-06-30 | 2014-10-28 | OLED inverting circuit and display panel |
Publications (2)
Publication Number | Publication Date |
---|---|
US20170243535A1 US20170243535A1 (en) | 2017-08-24 |
US10235932B2 true US10235932B2 (en) | 2019-03-19 |
Family
ID=51807077
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/526,505 Active 2034-11-08 US9679514B2 (en) | 2014-06-30 | 2014-10-28 | OLED inverting circuit and display panel |
US15/590,186 Active 2034-12-31 US10235932B2 (en) | 2014-06-30 | 2017-05-09 | OLED inverting circuit and display panel |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/526,505 Active 2034-11-08 US9679514B2 (en) | 2014-06-30 | 2014-10-28 | OLED inverting circuit and display panel |
Country Status (3)
Country | Link |
---|---|
US (2) | US9679514B2 (en) |
CN (1) | CN104134425B (en) |
DE (1) | DE102015202848B4 (en) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105529000B (en) | 2016-02-18 | 2018-01-23 | 京东方科技集团股份有限公司 | Signal generation unit, shift register, display device and signal creating method |
CN105575329B (en) * | 2016-03-16 | 2017-12-01 | 京东方科技集团股份有限公司 | Shift register and driving method, drive circuit, array base palte and display device |
CN105843443B (en) * | 2016-03-17 | 2018-09-11 | 京东方科技集团股份有限公司 | A kind of touch-sensing circuit and display device |
CN106448539B (en) * | 2016-10-28 | 2023-09-19 | 合肥京东方光电科技有限公司 | Shift register unit and driving method thereof, grid driving circuit and display device |
KR102721846B1 (en) * | 2016-11-30 | 2024-10-24 | 엘지디스플레이 주식회사 | Emission driver for display device and disaplay device applying thereof |
CN106531074B (en) * | 2017-01-10 | 2019-02-05 | 上海天马有机发光显示技术有限公司 | Organic light emissive pixels driving circuit, driving method and organic light emitting display panel |
CN108233895B (en) * | 2018-02-06 | 2021-08-31 | 合肥京东方光电科技有限公司 | Inverter and driving method thereof, shift register unit, and display device |
CN108257550A (en) * | 2018-03-30 | 2018-07-06 | 京东方科技集团股份有限公司 | Pixel circuit and its driving method, array substrate, display panel |
CN111210766B (en) * | 2020-02-24 | 2021-04-06 | 厦门天马微电子有限公司 | Inverter and driving method thereof, gate driving circuit and display device |
CN111754950A (en) * | 2020-07-10 | 2020-10-09 | 武汉华星光电技术有限公司 | GOA circuit, display panel and display device |
US11238823B1 (en) | 2020-07-30 | 2022-02-01 | Wuhan China Star Optoelectronics Technology Co., Ltd. | GOA circuit, display panel and display device |
KR102454533B1 (en) * | 2021-01-12 | 2022-10-14 | 연세대학교 산학협력단 | Apparatus for driving stretchable display |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1236954A (en) | 1998-04-25 | 1999-12-01 | 普诚科技股份有限公司 | New Structure of Echo Integrated Circuit |
US20050156844A1 (en) * | 2003-12-26 | 2005-07-21 | Casio Computer Co., Ltd. | Semiconductor circuit |
US20070040450A1 (en) * | 2005-08-16 | 2007-02-22 | Samsung Sdi Co., Ltd. | Emission driver for organic light emitting display device |
KR100796125B1 (en) | 2006-06-09 | 2008-01-21 | 삼성에스디아이 주식회사 | Shift register and data driving circuit and organic light emitting display device using the same |
US20110057864A1 (en) | 2009-09-08 | 2011-03-10 | Chung Kyung-Hoon | Emission control driver and organic light emitting display using the same |
US20110157123A1 (en) | 2009-12-24 | 2011-06-30 | Namwook Cho | Display device and method for controlling gate pulse modulation thereof |
US20110193855A1 (en) * | 2010-02-05 | 2011-08-11 | Sam-Il Han | Pixel, display device, and driving method thereof |
US20120013588A1 (en) | 2010-07-19 | 2012-01-19 | Samsung Mobile Display Co., Ltd. | Display, Scan Driving Apparatus for the Display, and Driving Method Thereof |
US20120105423A1 (en) | 2010-10-28 | 2012-05-03 | Samsung Mobile Display Co., Ltd. | Scan Driver and Display Device Comprising the Same |
US20120327131A1 (en) | 2011-06-22 | 2012-12-27 | Hwan-Soo Jang | Stage circuit and emission driver using the same |
CN103268749A (en) | 2012-11-21 | 2013-08-28 | 上海天马微电子有限公司 | Inverter, AMOLED compensation circuit and display panel |
US20140111403A1 (en) * | 2012-05-31 | 2014-04-24 | Boe Technology Group Co., Ltd. | Shift Register Unit, Shift Register Circuit, Array Substrate And Display Device |
US20150248940A1 (en) * | 2013-04-24 | 2015-09-03 | Boe Technology Group Co., Ltd. | Shift register unit and display device |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101674690B1 (en) * | 2010-03-30 | 2016-11-09 | 가부시키가이샤 제이올레드 | Inverter circuit and display |
JP5488817B2 (en) * | 2010-04-01 | 2014-05-14 | ソニー株式会社 | Inverter circuit and display device |
US8928647B2 (en) * | 2011-03-04 | 2015-01-06 | Sony Corporation | Inverter circuit and display unit |
-
2014
- 2014-06-30 CN CN201410309278.7A patent/CN104134425B/en active Active
- 2014-10-28 US US14/526,505 patent/US9679514B2/en active Active
-
2015
- 2015-02-17 DE DE102015202848.8A patent/DE102015202848B4/en active Active
-
2017
- 2017-05-09 US US15/590,186 patent/US10235932B2/en active Active
Patent Citations (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1236954A (en) | 1998-04-25 | 1999-12-01 | 普诚科技股份有限公司 | New Structure of Echo Integrated Circuit |
US20050156844A1 (en) * | 2003-12-26 | 2005-07-21 | Casio Computer Co., Ltd. | Semiconductor circuit |
US20070040450A1 (en) * | 2005-08-16 | 2007-02-22 | Samsung Sdi Co., Ltd. | Emission driver for organic light emitting display device |
KR100796125B1 (en) | 2006-06-09 | 2008-01-21 | 삼성에스디아이 주식회사 | Shift register and data driving circuit and organic light emitting display device using the same |
US8629816B2 (en) | 2009-09-08 | 2014-01-14 | Samsung Display Co., Ltd. | Emission control driver and organic light emitting display using the same |
US20110057864A1 (en) | 2009-09-08 | 2011-03-10 | Chung Kyung-Hoon | Emission control driver and organic light emitting display using the same |
US20110157123A1 (en) | 2009-12-24 | 2011-06-30 | Namwook Cho | Display device and method for controlling gate pulse modulation thereof |
US20110193855A1 (en) * | 2010-02-05 | 2011-08-11 | Sam-Il Han | Pixel, display device, and driving method thereof |
US20120013588A1 (en) | 2010-07-19 | 2012-01-19 | Samsung Mobile Display Co., Ltd. | Display, Scan Driving Apparatus for the Display, and Driving Method Thereof |
US20120105423A1 (en) | 2010-10-28 | 2012-05-03 | Samsung Mobile Display Co., Ltd. | Scan Driver and Display Device Comprising the Same |
US20120327131A1 (en) | 2011-06-22 | 2012-12-27 | Hwan-Soo Jang | Stage circuit and emission driver using the same |
US20140111403A1 (en) * | 2012-05-31 | 2014-04-24 | Boe Technology Group Co., Ltd. | Shift Register Unit, Shift Register Circuit, Array Substrate And Display Device |
CN103268749A (en) | 2012-11-21 | 2013-08-28 | 上海天马微电子有限公司 | Inverter, AMOLED compensation circuit and display panel |
US20150248940A1 (en) * | 2013-04-24 | 2015-09-03 | Boe Technology Group Co., Ltd. | Shift register unit and display device |
Also Published As
Publication number | Publication date |
---|---|
DE102015202848B4 (en) | 2023-03-30 |
US9679514B2 (en) | 2017-06-13 |
CN104134425A (en) | 2014-11-05 |
US20150379926A1 (en) | 2015-12-31 |
CN104134425B (en) | 2017-02-01 |
US20170243535A1 (en) | 2017-08-24 |
DE102015202848A1 (en) | 2015-12-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10235932B2 (en) | OLED inverting circuit and display panel | |
US10726786B2 (en) | Pixel compensation circuit, method for driving the same, display panel, and display device | |
US9437324B2 (en) | Shift register unit, driving method thereof, shift register and display device | |
US9620241B2 (en) | Shift register unit, method for driving the same, shift register and display device | |
US9564081B2 (en) | Pixel compensation circuit, array substrate and display apparatus | |
US9514683B2 (en) | Gate driving circuit, gate driving method, gate on array (GOA) circuit and display device | |
US9311849B2 (en) | Inverter, AMOLED compensation circuit and display panel | |
US10311783B2 (en) | Pixel circuit, method for driving the same, display panel and display device | |
US11341912B2 (en) | Pixel circuit and method for driving the same, display panel and display device | |
US9847062B2 (en) | Scan driver and organic light-emitting display using same | |
US20180233090A1 (en) | Shift register element, gate driver circuit, and organic electroluminescent display panel | |
US10964265B2 (en) | Pixel circuit, pixel array, display device, and driving method for improving display uniformity | |
US20160225336A1 (en) | Shift register unit, its driving method, gate driver circuit and display device | |
US9972245B2 (en) | Pixel circuit, driving method for the pixel circuit, display panel, and display device | |
US10692437B2 (en) | GOA circuitry unit, GOA circuit and display panel | |
CN107464526B (en) | Pixel compensation circuit, driving method thereof and display device | |
WO2018171137A1 (en) | Goa unit and driving method thereof, goa circuit, and display device | |
CN105575327B (en) | A kind of image element circuit, its driving method and organic EL display panel | |
US10424246B2 (en) | Pixel circuit and method for driving pixel circuit | |
US11562693B2 (en) | Display devices, pixel driving circuits and methods of driving the same | |
US10424249B2 (en) | Pixel driving circuit and driving method thereof, array substrate, and display device | |
WO2019015267A1 (en) | Shift register unit and driving method therefor, gate drive circuit | |
TWI685831B (en) | Pixel circuit and driving method thereof | |
US9628079B2 (en) | Level shifter circuit | |
US10803779B2 (en) | Gate driver on array (GOA) circuit unit, GOA circuit, and display panel |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: TIANMA MICRO-ELECTRONICS CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WU, TONG;QIAN, DONG;REEL/FRAME:042318/0639 Effective date: 20170505 Owner name: SHANGHAI TIANMA AM-OLED CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WU, TONG;QIAN, DONG;REEL/FRAME:042318/0639 Effective date: 20170505 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: TIANMA MICRO-ELECTRONICS CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHANGHAI TIANMA AM-OLED CO.,LTD.;TIANMA MICRO-ELECTRONICS CO., LTD.;REEL/FRAME:059619/0730 Effective date: 20220301 Owner name: WUHAN TIANMA MICROELECTRONICS CO., LTD.SHANGHAI BRANCH, CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHANGHAI TIANMA AM-OLED CO.,LTD.;TIANMA MICRO-ELECTRONICS CO., LTD.;REEL/FRAME:059619/0730 Effective date: 20220301 Owner name: WUHAN TIANMA MICRO-ELECTRONICS CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHANGHAI TIANMA AM-OLED CO.,LTD.;TIANMA MICRO-ELECTRONICS CO., LTD.;REEL/FRAME:059619/0730 Effective date: 20220301 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |