TWI825906B - Semiconductor device with redistribution plugs - Google Patents
Semiconductor device with redistribution plugs Download PDFInfo
- Publication number
- TWI825906B TWI825906B TW111129690A TW111129690A TWI825906B TW I825906 B TWI825906 B TW I825906B TW 111129690 A TW111129690 A TW 111129690A TW 111129690 A TW111129690 A TW 111129690A TW I825906 B TWI825906 B TW I825906B
- Authority
- TW
- Taiwan
- Prior art keywords
- plug
- redistribution
- plugs
- support
- rewiring
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 108
- 239000000758 substrate Substances 0.000 claims abstract description 79
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 13
- 229910052782 aluminium Inorganic materials 0.000 claims description 13
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 13
- 239000010949 copper Substances 0.000 claims description 13
- 229910052802 copper Inorganic materials 0.000 claims description 13
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 12
- 229910052721 tungsten Inorganic materials 0.000 claims description 12
- 239000010937 tungsten Substances 0.000 claims description 12
- 238000003860 storage Methods 0.000 claims description 11
- 210000000352 storage cell Anatomy 0.000 claims description 8
- 238000007667 floating Methods 0.000 claims description 7
- 239000003990 capacitor Substances 0.000 claims description 3
- 210000004027 cell Anatomy 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 245
- 238000000034 method Methods 0.000 description 105
- 230000008569 process Effects 0.000 description 91
- 238000002161 passivation Methods 0.000 description 57
- 239000000463 material Substances 0.000 description 34
- 239000011229 interlayer Substances 0.000 description 25
- 229910052751 metal Inorganic materials 0.000 description 21
- 239000002184 metal Substances 0.000 description 21
- 230000004888 barrier function Effects 0.000 description 20
- 238000005530 etching Methods 0.000 description 18
- 238000005137 deposition process Methods 0.000 description 17
- 150000004767 nitrides Chemical class 0.000 description 15
- 238000004519 manufacturing process Methods 0.000 description 14
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 11
- 238000004544 sputter deposition Methods 0.000 description 11
- 229910052719 titanium Inorganic materials 0.000 description 11
- 239000010936 titanium Substances 0.000 description 11
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 10
- 229910052814 silicon oxide Inorganic materials 0.000 description 10
- 229910052715 tantalum Inorganic materials 0.000 description 10
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 10
- 229910000951 Aluminide Inorganic materials 0.000 description 9
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 9
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 9
- 229910017052 cobalt Inorganic materials 0.000 description 9
- 239000010941 cobalt Substances 0.000 description 9
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 9
- 239000003989 dielectric material Substances 0.000 description 9
- NFFIWVVINABMKP-UHFFFAOYSA-N methylidynetantalum Chemical compound [Ta]#C NFFIWVVINABMKP-UHFFFAOYSA-N 0.000 description 9
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 9
- 229910052707 ruthenium Inorganic materials 0.000 description 9
- 229910003468 tantalcarbide Inorganic materials 0.000 description 9
- 229910052723 transition metal Inorganic materials 0.000 description 9
- 150000003624 transition metals Chemical class 0.000 description 9
- MTPVUVINMAGMJL-UHFFFAOYSA-N trimethyl(1,1,2,2,2-pentafluoroethyl)silane Chemical compound C[Si](C)(C)C(F)(F)C(F)(F)F MTPVUVINMAGMJL-UHFFFAOYSA-N 0.000 description 9
- 229910052726 zirconium Inorganic materials 0.000 description 9
- RQQRTMXCTVKCEK-UHFFFAOYSA-N [Ta].[Mg] Chemical compound [Ta].[Mg] RQQRTMXCTVKCEK-UHFFFAOYSA-N 0.000 description 8
- 238000005229 chemical vapour deposition Methods 0.000 description 8
- 239000004642 Polyimide Substances 0.000 description 7
- 150000001247 metal acetylides Chemical class 0.000 description 7
- 229920001721 polyimide Polymers 0.000 description 7
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 6
- 150000001875 compounds Chemical class 0.000 description 6
- 239000004020 conductor Substances 0.000 description 6
- 239000012212 insulator Substances 0.000 description 6
- 238000000465 moulding Methods 0.000 description 6
- 238000007747 plating Methods 0.000 description 6
- 239000005368 silicate glass Substances 0.000 description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 6
- FHKBQTYCGXHYRV-UHFFFAOYSA-N N.[O-2].[Ti+4] Chemical compound N.[O-2].[Ti+4] FHKBQTYCGXHYRV-UHFFFAOYSA-N 0.000 description 5
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 5
- 238000009713 electroplating Methods 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- 239000012778 molding material Substances 0.000 description 5
- 229920002577 polybenzoxazole Polymers 0.000 description 5
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 4
- 229910052582 BN Inorganic materials 0.000 description 4
- PZNSFCLAULLKQX-UHFFFAOYSA-N Boron nitride Chemical compound N#B PZNSFCLAULLKQX-UHFFFAOYSA-N 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 230000005540 biological transmission Effects 0.000 description 4
- 239000005380 borophosphosilicate glass Substances 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 230000008021 deposition Effects 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 238000001312 dry etching Methods 0.000 description 4
- 230000005669 field effect Effects 0.000 description 4
- 229910044991 metal oxide Inorganic materials 0.000 description 4
- 150000004706 metal oxides Chemical class 0.000 description 4
- 238000000059 patterning Methods 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 238000013461 design Methods 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 239000007788 liquid Substances 0.000 description 3
- 238000005259 measurement Methods 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- OCUCCJIRFHNWBP-IYEMJOQQSA-L Copper gluconate Chemical compound [Cu+2].OC[C@@H](O)[C@@H](O)[C@H](O)[C@@H](O)C([O-])=O.OC[C@@H](O)[C@@H](O)[C@H](O)[C@@H](O)C([O-])=O OCUCCJIRFHNWBP-IYEMJOQQSA-L 0.000 description 2
- 229910005540 GaP Inorganic materials 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 229910000673 Indium arsenide Inorganic materials 0.000 description 2
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- RAOSIAYCXKBGFE-UHFFFAOYSA-K [Cu+3].[O-]P([O-])([O-])=O Chemical compound [Cu+3].[O-]P([O-])([O-])=O RAOSIAYCXKBGFE-UHFFFAOYSA-K 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 230000004913 activation Effects 0.000 description 2
- WPPDFTBPZNZZRP-UHFFFAOYSA-N aluminum copper Chemical compound [Al].[Cu] WPPDFTBPZNZZRP-UHFFFAOYSA-N 0.000 description 2
- 238000000137 annealing Methods 0.000 description 2
- 229910052786 argon Inorganic materials 0.000 description 2
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000004140 cleaning Methods 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 229940108925 copper gluconate Drugs 0.000 description 2
- 229910000365 copper sulfate Inorganic materials 0.000 description 2
- ORTQZVOHEJQUHG-UHFFFAOYSA-L copper(II) chloride Chemical compound Cl[Cu]Cl ORTQZVOHEJQUHG-UHFFFAOYSA-L 0.000 description 2
- XTVVROIMIGLXTD-UHFFFAOYSA-N copper(II) nitrate Chemical compound [Cu+2].[O-][N+]([O-])=O.[O-][N+]([O-])=O XTVVROIMIGLXTD-UHFFFAOYSA-N 0.000 description 2
- ARUVKPQLZAKDPS-UHFFFAOYSA-L copper(II) sulfate Chemical compound [Cu+2].[O-][S+2]([O-])([O-])[O-] ARUVKPQLZAKDPS-UHFFFAOYSA-L 0.000 description 2
- ZQLBQWDYEGOYSW-UHFFFAOYSA-L copper;disulfamate Chemical compound [Cu+2].NS([O-])(=O)=O.NS([O-])(=O)=O ZQLBQWDYEGOYSW-UHFFFAOYSA-L 0.000 description 2
- BSXVKCJAIJZTAV-UHFFFAOYSA-L copper;methanesulfonate Chemical compound [Cu+2].CS([O-])(=O)=O.CS([O-])(=O)=O BSXVKCJAIJZTAV-UHFFFAOYSA-L 0.000 description 2
- 230000009977 dual effect Effects 0.000 description 2
- 238000007772 electroless plating Methods 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 229940104869 fluorosilicate Drugs 0.000 description 2
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 230000017525 heat dissipation Effects 0.000 description 2
- 239000001307 helium Substances 0.000 description 2
- 229910052734 helium Inorganic materials 0.000 description 2
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 2
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 2
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 2
- 239000004615 ingredient Substances 0.000 description 2
- 238000003475 lamination Methods 0.000 description 2
- QKCGXXHCELUCKW-UHFFFAOYSA-N n-[4-[4-(dinaphthalen-2-ylamino)phenyl]phenyl]-n-naphthalen-2-ylnaphthalen-2-amine Chemical compound C1=CC=CC2=CC(N(C=3C=CC(=CC=3)C=3C=CC(=CC=3)N(C=3C=C4C=CC=CC4=CC=3)C=3C=C4C=CC=CC4=CC=3)C3=CC4=CC=CC=C4C=C3)=CC=C21 QKCGXXHCELUCKW-UHFFFAOYSA-N 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 150000004760 silicates Chemical class 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- 229910000679 solder Inorganic materials 0.000 description 2
- 238000004528 spin coating Methods 0.000 description 2
- 238000006467 substitution reaction Methods 0.000 description 2
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 description 2
- -1 titanium nitride) Chemical class 0.000 description 2
- 238000005019 vapor deposition process Methods 0.000 description 2
- KXGFMDJXCMQABM-UHFFFAOYSA-N 2-methoxy-6-methylphenol Chemical compound [CH]OC1=CC=CC([CH])=C1O KXGFMDJXCMQABM-UHFFFAOYSA-N 0.000 description 1
- MIMUSZHMZBJBPO-UHFFFAOYSA-N 6-methoxy-8-nitroquinoline Chemical compound N1=CC=CC2=CC(OC)=CC([N+]([O-])=O)=C21 MIMUSZHMZBJBPO-UHFFFAOYSA-N 0.000 description 1
- NIXOWILDQLNWCW-UHFFFAOYSA-M Acrylate Chemical compound [O-]C(=O)C=C NIXOWILDQLNWCW-UHFFFAOYSA-M 0.000 description 1
- FYYHWMGAXLPEAU-UHFFFAOYSA-N Magnesium Chemical compound [Mg] FYYHWMGAXLPEAU-UHFFFAOYSA-N 0.000 description 1
- HMDDXIMCDZRSNE-UHFFFAOYSA-N [C].[Si] Chemical compound [C].[Si] HMDDXIMCDZRSNE-UHFFFAOYSA-N 0.000 description 1
- 230000003213 activating effect Effects 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 238000000748 compression moulding Methods 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 230000021615 conjugation Effects 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- KPUWHANPEXNPJT-UHFFFAOYSA-N disiloxane Chemical class [SiH3]O[SiH3] KPUWHANPEXNPJT-UHFFFAOYSA-N 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 229920002313 fluoropolymer Polymers 0.000 description 1
- 239000007789 gas Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 230000005660 hydrophilic surface Effects 0.000 description 1
- 239000005001 laminate film Substances 0.000 description 1
- 229910052749 magnesium Inorganic materials 0.000 description 1
- 239000011777 magnesium Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 229920001568 phenolic resin Polymers 0.000 description 1
- 239000005011 phenolic resin Substances 0.000 description 1
- 229920000636 poly(norbornene) polymer Polymers 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 239000000565 sealant Substances 0.000 description 1
- 229920002050 silicone resin Polymers 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000004381 surface treatment Methods 0.000 description 1
- 238000001721 transfer moulding Methods 0.000 description 1
- 239000012808 vapor phase Substances 0.000 description 1
Images
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Wire Bonding (AREA)
Abstract
Description
本申請案主張美國第17/830,482及17/830,442號專利申請案之優先權(即優先權日為「2022年6月2日」),其內容以全文引用之方式併入本文中。This application claims priority to U.S. Patent Application Nos. 17/830,482 and 17/830,442 (that is, the priority date is "June 2, 2022"), the contents of which are incorporated herein by reference in their entirety.
本揭露係有關於一種半導體元件,特別是關於一種具有重佈線插塞的半導體元件。The present disclosure relates to a semiconductor device, and in particular to a semiconductor device having a rewiring plug.
半導體元件用於各種電子應用,例如個人電腦、行動電話、數位相機及其他電子設備。半導體元件的尺寸持續地縮小,以滿足對於運算能力日益增長的需求。然而,在縮小尺寸的過程中會出現各種問題,而且這些問題不斷地增加。因此,在改善品質、良率、性能及可靠度並降低複雜性的方面仍然存在挑戰。Semiconductor components are used in various electronic applications such as personal computers, mobile phones, digital cameras and other electronic devices. The size of semiconductor devices continues to shrink to meet the growing demand for computing power. However, various problems arise during the downsizing process, and these problems continue to increase. Therefore, challenges remain in improving quality, yield, performance and reliability while reducing complexity.
上文之「先前技術」說明僅係提供背景技術,並未承認上文之「先前技術」說明揭示本揭露之標的,不構成本揭露之先前技術,且上文之「先前技術」之任何說明均不應作為本案之「先前技術」的任一部分,不構成本揭露之先前技術。The above description of "prior art" is only to provide background technology, and does not admit that the above description of "prior art" reveals the subject matter of the present disclosure. It does not constitute prior art of the present disclosure, and any description of the above "prior art" Neither should be regarded as any part of the "prior art" of this case and do not constitute prior art of this disclosure.
本揭露的一方面提供一種半導體元件,包括一第一晶片以及一第二晶片。第一晶片包括:一第一基板、位於該第一基板上方的一第一重佈線層、位於該第一重佈線層上的一第一下部接合墊、及位於該第一基板上方並遠離該第一下部接合墊的一第二下部接合墊。第二晶片包括:一密集區及與該密集區相鄰的一稀疏區;複數上部墊,位於該第一下部接合墊及該第二下部接合墊上;複數第二重佈線層,位於該等上部墊上;以及一第一重佈線插塞及一第二重佈線插塞,分別對應地位於該等第二重佈線層上,其中該第一重佈線插塞位於該密集區且包括一第一深寬比,其中該第二重佈線插塞位於該稀疏區且包括小於該第一深寬比的一第二深寬比。One aspect of the present disclosure provides a semiconductor device including a first chip and a second chip. The first chip includes: a first substrate, a first redistribution layer located above the first substrate, a first lower bonding pad located on the first redistribution layer, and a first lower bonding pad located above the first substrate and away from the first substrate. a second lower bonding pad of the first lower bonding pad. The second chip includes: a dense area and a sparse area adjacent to the dense area; a plurality of upper pads located on the first lower bonding pad and the second lower bonding pad; a plurality of second rewiring layers located on the on the upper pad; and a first redistribution plug and a second redistribution plug, respectively located on the second redistribution layers, wherein the first redistribution plug is located in the dense area and includes a first An aspect ratio, wherein the second redistribution plug is located in the sparse region and includes a second aspect ratio that is smaller than the first aspect ratio.
本揭露的另一方面提供一種半導體元件,包括一第一晶片以及一第二晶片。第一晶片包括:一第一基板、位於該第一基板上方的一第一重佈線層、位於該第一重佈線層上的一第一下部接合墊、位於該第一基板上方並遠離該第一下部接合墊的一第二下部接合墊、及一插塞結構,位於該第二下部接合墊與該第一基板之間。第二晶片包括:一密集區及與該密集區相鄰的一稀疏區;複數上部墊,位於該第一下部接合墊及該第二下部接合墊上;複數第二重佈線層,位於該等上部墊上;以及一第一重佈線插塞及一第二重佈線插塞,分別對應地位於該等第二重佈線層上,其中該第一重佈線插塞位於該密集區、電性耦接至該第一重佈線層且包括一第一深寬比,其中該第二重佈線插塞位於該稀疏區、電性耦接至該插塞結構且包括小於該第一深寬比的一第二深寬比。Another aspect of the present disclosure provides a semiconductor device including a first chip and a second chip. The first chip includes: a first substrate, a first redistribution layer located above the first substrate, a first lower bonding pad located on the first redistribution layer, located above the first substrate and away from the A second lower bonding pad of the first lower bonding pad and a plug structure are located between the second lower bonding pad and the first substrate. The second chip includes: a dense area and a sparse area adjacent to the dense area; a plurality of upper pads located on the first lower bonding pad and the second lower bonding pad; a plurality of second rewiring layers located on the on the upper pad; and a first redistribution plug and a second redistribution plug, respectively located on the second redistribution layers, wherein the first redistribution plug is located in the dense area, electrically coupled to the first redistribution layer and includes a first aspect ratio, wherein the second redistribution plug is located in the sparse region, electrically coupled to the plug structure and includes a first aspect ratio smaller than the first aspect ratio. Two aspect ratios.
本揭露的另一方面提供一種半導體元件的製造方法,提供一第一晶片,其包括一第一基板、位於該第一基板上方的一第一重佈線層、位於該第一重佈線層上的一第一下部接合墊、及位於該第一基板上方並遠離該第一下部接合墊的一第二下部接合墊;提供一第二晶片,其包括:一密集區及與該密集區相鄰的一稀疏區;複數上部墊,位於該第一下部接合墊及該第二下部接合墊上;複數第二重佈線層,位於該等上部墊上;以及一第一重佈線插塞及一第二重佈線插塞,分別對應地位於該等第二重佈線層上;以及將該第二晶片以面對面的方式接合至該第一晶片上,使該等上部墊與該第一下部接合墊及該第二下部接合墊接觸,其中該第一重佈線插塞位於該密集區且包括一第一深寬比,其中該第二重佈線插塞位於該稀疏區且包括小於該第一深寬比的一第二深寬比。Another aspect of the present disclosure provides a method for manufacturing a semiconductor device, which provides a first wafer, which includes a first substrate, a first rewiring layer located above the first substrate, and a first redistribution layer located on the first rewiring layer. A first lower bonding pad, and a second lower bonding pad located above the first substrate and away from the first lower bonding pad; a second wafer is provided, which includes: a dense area and a dense area adjacent to the dense area an adjacent sparse area; a plurality of upper pads located on the first lower bonding pad and the second lower bonding pad; a plurality of second redistribution layers located on the upper pads; and a first redistribution plug and a first Dual wiring plugs are respectively located on the second rewiring layers; and the second chip is bonded to the first chip in a face-to-face manner, so that the upper pads and the first lower bonding pads and the second lower bonding pad, wherein the first redistribution plug is located in the dense area and includes a first aspect ratio, and wherein the second redistribution plug is located in the sparse area and includes an aspect ratio smaller than the first aspect ratio A second aspect ratio than one.
由於本揭露的半導體元件的設計,具有不同深寬比的第一重佈線插塞及第二重佈線插塞可用於微調不同重佈線路徑的電阻,結果,可提升半導體元件的性能。另外,可經由上部墊、第一下部接合墊及第一重佈線層傳輸數據訊號,而不經過導電特徵、插塞結構及第一晶片的功能單元。結果,可減短透射距離,進而可提升半導體元件的性能。此外,由於透射距離更短,因此可降低半導體元件的功耗。Due to the design of the semiconductor device of the present disclosure, the first rewiring plug and the second rewiring plug with different aspect ratios can be used to fine-tune the resistance of different rewiring paths. As a result, the performance of the semiconductor device can be improved. In addition, data signals can be transmitted through the upper pad, the first lower bonding pad and the first redistribution layer without passing through the conductive features, plug structures and functional units of the first chip. As a result, the transmission distance can be shortened, thereby improving the performance of the semiconductor device. In addition, since the transmission distance is shorter, the power consumption of the semiconductor element can be reduced.
上文已相當廣泛地概述本揭露之特徵及技術優點,俾使下文之本揭露詳細描述得以獲得較佳瞭解。構成本揭露之申請專利範圍標的之其他特徵和優點將描述於下文。本揭露所屬技術領域中具有通常知識者應瞭解,可相當容易地利用下文揭示之概念與特定實施例作為修改或設計其他結構或製程而實現與本揭露相同之目的。本揭露所屬技術領域中具有通常知識者亦應瞭解,這類等效建構無法脫離後附之申請專利範圍所界定之本揭露的精神和範圍。The foregoing has provided a rather broad overview of the features and technical advantages of the present disclosure in order to provide a better understanding of the detailed description of the present disclosure that follows. Additional features and advantages that form the subject of the patent claims of the present disclosure will be described below. It should be understood by those of ordinary skill in the art that the concepts and specific embodiments disclosed below can be easily used to modify or design other structures or processes to achieve the same purposes as the present disclosure. Those with ordinary knowledge in the technical field to which the present disclosure belongs should also understand that such equivalent constructions cannot depart from the spirit and scope of the present disclosure as defined in the appended patent application scope.
以下揭露的內容提供許多不同的實施例或範例,用於實施所提供標的的不同特徵。構件和排列的具體範例描述如下以簡化本揭露,而這些當然僅為範例,並非意圖加以限制。在以下描述中,在第二特徵上方或上形成第一特徵可包含第一特徵和第二特徵被形成為直接接觸的這種實施例,也可包含在第一特徵和第二特徵之間形成額外的特徵使得第一特徵和第二特徵可不直接接觸的這種實施例。另外,在本揭露的各種範例中可能會使用重複的參考符號及/或用字,重複的目的在於簡化與清楚說明,並非用以限定所討論的各種實施例及/或配置之間的關係。The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure, and these are, of course, examples only and are not intended to be limiting. In the following description, forming a first feature over or on a second feature may include embodiments in which the first feature and the second feature are formed in direct contact, as well as embodiments in which the first feature and the second feature may be formed in direct contact. Additional features enable embodiments in which the first feature and the second feature are not in direct contact. In addition, repeated reference symbols and/or words may be used in various examples of the present disclosure. The purpose of repetition is for simplicity and clarity of explanation, but is not intended to limit the relationship between the various embodiments and/or configurations discussed.
再者,空間相對用語例如「在…之下」、「在…下方」、「下」、「在…上方」、「上」等,是用以方便描述一構件或特徵與其他構件或特徵在圖式中的相對關係。這些空間相對用語旨在涵蓋除了圖式中所示之方位以外,元件在使用或操作時的不同方位。裝置可被另外定位(例如旋轉90度或其他方位),而本文所使用的空間相對敘述亦可相對應地進行解釋。Furthermore, spatially relative terms such as "under", "below", "under", "above", "on", etc. are used to conveniently describe the relationship between one component or feature and other components or features. Relative relationships in diagrams. These spatially relative terms are intended to cover different orientations of the component in use or operation in addition to the orientation depicted in the drawings. The device may be otherwise oriented (e.g., rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
應理解的是,當一構件或層被稱為「連接至」或「耦接至」另一構件或層時,可以是直接連接或耦接至另一構件或層,或者可能存在中間構件或層。It will be understood that when a component or layer is referred to as being "connected" or "coupled" to another component or layer, it can be directly connected or coupled to the other component or layer, or intervening components or layers may be present. layer.
應理解的是,雖然此處可能使用第一、第二等用語來描述各種構件,但這些構件不應受到這些用語的限制。除非另有說明,否則這些用語僅用於將一構件與另一構件區分。因此,例如,在不脫離本揭露的教示的情況下,以下討論的第一構件、第一組件或第一部分可以被稱為第二構件、第二組件或第二部分。It will be understood that, although the terms first, second, etc. may be used herein to describe various components, these components should not be limited by these terms. Unless otherwise stated, these terms are only used to distinguish one component from another component. Thus, for example, a first element, component or section discussed below could be termed a second element, component or section without departing from the teachings of the present disclosure.
除非本文另有說明,否則當提及方位、佈局、位置、形狀、尺寸、數量或其他量度時,此處所使用的例如「相同」、「等同」、「平面」或「共平面」的用語並不一定表示完全相同的方位、佈局、位置、形狀、尺寸、數量或其他量度,而是旨在涵蓋例如由於製造製程而可能產生的變化在可接受範圍內幾乎相同的方位、佈局、位置、形狀、尺寸、數量或其他量度。本文可能使用「大致上(substantially)」的用語來反映此含義。舉例而言,描述為「大致上相同」、「大致上等同」或「大致上平面」的物件可以是正好相同、等同或平面,或者也可以是在例如由於製造製程而可能產生的變化在可接受範圍內相同、等同或平面。Unless otherwise indicated herein, terms such as "same," "identical," "planar" or "coplanar" when referring to orientation, arrangement, location, shape, size, quantity or other measure are not used herein. does not necessarily represent the exact same orientation, layout, location, shape, size, quantity or other measurement, but is intended to cover substantially the same orientation, layout, location, shape within an acceptable range of variations that may occur, for example, due to the manufacturing process , size, quantity or other measure. This article may use the term "substantially" to reflect this meaning. For example, items described as "substantially the same," "substantially identical," or "substantially planar" may be exactly the same, identical, or planar, or may be subject to changes that may occur, such as due to manufacturing processes. Accepts same, equal or flat within range.
在本揭露中,半導體元件通常是指可以透過利用半導體特性而起作用的元件,且電光元件、發光顯示元件、半導體電路、及電子元件都包含在半導體元件的類別中。In the present disclosure, semiconductor components generally refer to components that can function by utilizing semiconductor characteristics, and electro-optical components, light-emitting display components, semiconductor circuits, and electronic components are all included in the category of semiconductor components.
需注意的是,在本揭露的描述中,上方(above)或上(up)對應於方向Z的箭頭方向,下方(below)或下(down)對應於相反於方向Z的箭頭方向。It should be noted that in the description of the present disclosure, above or up corresponds to the arrow direction of direction Z, and below or down corresponds to the arrow direction opposite to direction Z.
圖1以流程圖的形式例示本揭露一實施例的半導體元件1A的製造方法10。圖2至6以剖面示意圖例示本揭露一實施例的半導體元件1A的製造流程的一部分。FIG. 1 illustrates a
參照圖1至圖4,在步驟S11,可提供一第一基板111,可在第一基板111上方形成一第一重佈線層131,且可在第一基板111上形成一插塞結構121。Referring to FIGS. 1 to 4 , in step S11 , a
參照圖2,在一些實施例中,第一基板111可包括完全由至少一種半導體材料所構成的一半導體塊材基板、複數元件構件(為了清楚起見並未繪示)、複數介電層(為了清楚起見並未繪示)及複數導電部件(為了清楚起見並未繪示)。舉例來說,半導體塊材基板可由元素半導體(例如矽或鍺)、化合物半導體(例如矽鍺、碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦、銻化銦、或其他III-V族化合物半導體或II-VI族化合物半導體)或其組合所構成。Referring to FIG. 2 , in some embodiments, the
在一些實施例中,第一基板111可更包含絕緣體上半導體結構,其從底部到頂部由操作基板、絕緣層及最頂部的半導體材料層所組成,操作基板及最頂部的半導體材料層可由與前述半導體塊材基板相同的材料所形成。絕緣層可為結晶或非結晶介電材料,例如氧化物及/或氮化物。例如,絕緣層可為介電氧化物,例如氧化矽。又例如,絕緣層可為介電氮化物,例氮化矽或氮化硼。再例如,絕緣層可包含介電氧化物及介電氮化物的疊層,例如以任何順序堆疊的氧化矽及氮化矽或氮化硼的疊層。絕緣層可具有大約10nm至大約200nm之間的厚度。In some embodiments, the
需注意的是,形容本揭露的成分、組成或反應物的數量所使用的用語「大約」意指例如經由用於製作濃縮物或溶液的典型測量及液體處理過程中會發生的數值變化。再者,變化可能源自於測量過程中的疏忽錯誤、用於製造組合物或實施方法等的成分之製造、來源或純度的差異。一方面,「大約」的用語表示介於報告數值的10%以內。另一方面,「大約」的用語表示介於報告數值的5%以內。又另一方面,「大約」的用語表示介於報告數值的10、9、8、7、6、5、4、3、2或1%以內。It should be noted that the term "about" used to describe quantities of ingredients, compositions or reactants of the present disclosure means changes in values that would occur, for example, through typical measurements and liquid handling processes used to make concentrates or solutions. Furthermore, variations may result from inadvertent errors in measurement procedures, differences in the manufacture, source, or purity of ingredients used to make the compositions or practice the methods, or the like. On the one hand, the term "approximately" means within 10% of the reported value. On the other hand, the term "approximately" means within 5% of the reported value. On the other hand, the term "approximately" means within 10, 9, 8, 7, 6, 5, 4, 3, 2 or 1% of the reported value.
複數元件構件可形成於第一基板111上,複數元件構件的一些部分可形成於第一基板111上,複數元件構件可為電晶體,例如互補式金屬氧化物半導體電晶體、金屬氧化物半導體場效電晶體、鰭式場效電晶體、類似的電晶體、或其組合。The plurality of element components may be formed on the
複數介電層可形成於第一基板111上,並覆蓋複數元件構件。在一些實施例中,複數介電層可由例如氧化矽、硼磷矽酸鹽玻璃、未摻雜的矽酸鹽玻璃、氟化矽酸鹽玻璃、低k介電材料、類似的材料、或其組合所形成。低k介電材料可具有小於3.0或甚至小於2.5的介電常數。在一些實施例中,低k介電材料可具有小於2.0的介電常數。可藉由沉積製程(例如化學氣相沉積製程、電漿增強化學氣相沉積製程、或類似的沉積製程)形成多層介電層。可在沉積製程之後進行平坦化製程,以去除多餘的材料並為後續的製程步驟提供大致上平坦的表面。A plurality of dielectric layers may be formed on the
複數導電部件可包含多層內連線層、多個導電通孔及多個導電墊。內連線層可彼此分離且可沿著方向Z水平地設置於複數介電層內。在本實施例中,最頂層的內連線層可作為導電墊。導電通孔可連接沿著方向Z的相鄰內連線層、相鄰的元件構件與內連線層、及相鄰的導電墊與內連線層。在一些實施例中,導電通孔可改善散熱且可提供結構支撐。在一些實施例中,複數導電部件可由例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合所形成。可在形成複數介電層的期間形成複數導電部件。The plurality of conductive components may include multiple interconnect layers, multiple conductive vias, and multiple conductive pads. The interconnect layers may be separated from each other and may be horizontally disposed along the direction Z within the plurality of dielectric layers. In this embodiment, the topmost interconnect layer serves as a conductive pad. The conductive vias can connect adjacent interconnect layers, adjacent component structures and interconnect layers, and adjacent conductive pads and interconnect layers along the direction Z. In some embodiments, conductive vias may improve heat dissipation and may provide structural support. In some embodiments, the plurality of conductive components may be made of, for example, tungsten, cobalt, zirconium, tantalum, titanium, aluminum, ruthenium, copper, metal carbides (eg, tantalum carbide, titanium carbide, tantalum magnesium carbide), metal nitrides (eg, nitrogen Titanium oxide), transition metal aluminides, or combinations thereof. The plurality of conductive features may be formed during the formation of the plurality of dielectric layers.
在一些實施例中,複數元件構件及複數導電部件可共同構成多個功能單元。在本揭露描述的內容中,一功能單元通常意指有關於功能的電路,其基於功能目的被區分成不同的單元。在一些實施例中,功能單元通常可為高度複雜的電路,例如處理器核心或加速器單元。在一些其他實施例中,一功能單元的複雜性及功能性可能更加複雜或者比較簡單。In some embodiments, a plurality of component components and a plurality of conductive components may together form multiple functional units. In the description of this disclosure, a functional unit generally refers to a circuit related to a function, which is divided into different units based on functional purposes. In some embodiments, functional units may typically be highly complex circuits, such as processor cores or accelerator units. In some other embodiments, the complexity and functionality of a functional unit may be more complex or simpler.
參照圖2,可在第一基板111上形成一底部介電層115。在一些實施例中,底部介電層115可由例如氧化矽、硼磷矽酸鹽玻璃、未摻雜的矽酸鹽玻璃、氟化矽酸鹽玻璃、低k介電材料、類似的材料、或其組合所形成。可藉由沉積製程(例如化學氣相沉積製程、電漿增強化學氣相沉積製程、或類似的沉積製程)形成底部介電層115。可在沉積製程之後進行平坦化製程,以去除多餘的材料並為後續的製程步驟提供大致上平坦的表面。Referring to FIG. 2 , a
參照圖2,一底部插塞123可沿著底部介電層115形成並電性耦接至第一基板111內對應的其中一個元件構件。換言之,底部插塞123可與第一基板111內的功能單元結合。在一些實施例中,底部插塞123可由例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合所形成。在本實施例中,底部插塞123可由鋁及銅的合金所形成。Referring to FIG. 2 , a
參照圖2,可在底部插塞123上形成一接墊125。接墊125的寬度W2可大於底部插塞123的寬度W1。在一些實施例中,接墊125可由例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合所形成。在一些實施例中,可藉由進行毯覆式沉積製程和後續的圖案化及蝕刻製程形成接墊125。Referring to FIG. 2 , a
參照圖3,可在底部介電層115上形成一頂部介電層117,且其覆蓋接墊125。頂部介電層117可由與底部介電層115相同的材料所形成,此處不再贅述。可藉由沉積製程(例如化學氣相沉積製程、電漿增強化學氣相沉積製程、或類似的沉積製程)形成頂部介電層117。可在沉積製程之後進行平坦化製程,以去除多餘的材料並為後續的製程步驟提供大致上平坦的表面。底部介電層115及頂部介電層117可共同構成一第一層間介電層113。Referring to FIG. 3 , a
參照圖3,第一重佈線層131可形成於第一層間介電層113上。在一些實施例中,第一重佈線層131可由例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合所形成。在一些實施例中,可藉由進行毯覆式沉積製程和後續的圖案化及蝕刻製程形成第一重佈線層131。在一些實施例中,第一重佈線層131沒有電性耦接至第一基板111內的任何功能單元。Referring to FIG. 3 , a
參照圖4,一第一底部鈍化層141可形成於第一層間介電層113上。在一些實施例中,第一底部鈍化層141可由例如氧化矽、氮化矽、氧氮化矽、氮氧化矽、氮化碳矽、或其組合所形成。在一些實施例中,底部鈍化層141可由例如包含聚醯亞胺、聚苯並噁唑、苯並環丁烯、環氧樹脂、矽樹脂、丙烯酸酯、奈米填充的酚醛樹脂、矽氧烷、氟化聚合物、聚降冰片烯、或類似的材料的聚合物層所形成。可進行平坦化製程直到第一重佈線層131的頂表面131TS露出,以去除多餘的材料並為後續的製程步驟提供大致上平坦的表面。Referring to FIG. 4 , a first
需注意的是,在本揭露的描述中,構件(或部件)沿著方向Z位於最高垂直高度的一表面稱為構件(或部件)的一頂表面。構件(或部件)沿著方向Z位於最低垂直高度的一表面稱為構件(或部件)的一底表面。It should be noted that in the description of the present disclosure, a surface of the component (or component) located at the highest vertical height along the direction Z is called a top surface of the component (or component). The surface of a component (or component) located at the lowest vertical height along direction Z is called a bottom surface of the component (or component).
參照圖4,一頂部插塞127可沿著第一底部鈍化層141形成,並延伸至頂部介電層117,且位於接墊125上。頂部插塞127的寬度W3可大於底部插塞123的寬度W1,頂部插塞127的寬度W3可小於接墊125的寬度W2。在一些實施例中,頂部插塞127可由例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合所形成。可進行圖案化製程,以一遮罩層(為了清楚起見並未繪示)遮蓋第一重佈線層131,進而形成一插塞開口(為了清楚起見並未繪示)露出接墊125的一部分。可進行後續的沉積製程,以沉積上述材料填充插塞開口。然後可進行平坦化製程直到第一重佈線層131的頂表面131TS露出,以去除多餘的材料並同時形成頂部插塞127。在本實施例中,頂部插塞127可包含鎢。Referring to FIG. 4 , a
底部插塞123、焊墊125及頂部插塞127可共同構成插塞結構121,插塞結構121可電性耦接至第一基板111內對應的其中一個元件構件。換言之,插塞結構121可與第一基板111內的功能單元結合。The
參照圖1、圖5及圖6,在步驟S13,可在第一重佈線層131上形成一第一下部接合墊151,且可在插塞結構121上形成一第二下部接合墊153,以構成第一晶片100。Referring to Figures 1, 5 and 6, in step S13, a first
參照圖5,可在第一底部鈍化層141上形成一第一頂部鈍化層143。在一些實施例中,第一頂部鈍化層143可由例如聚苯並噁唑、聚醯亞胺、苯並環丁烯、味之素積層膜(Ajinomoto Build-up Film)、阻焊膜、或類似的材料的聚合材料所形成。聚合材料(例如聚醯亞胺)可具有許多吸引人的特性,例如能夠填充高深寬比的開口、具有相對低的介電常數(大約3.2)、簡易的沉積製程、減少下層內出現尖銳的特徵或階梯、及在固化後耐高溫。在一些實施例中,第一頂部鈍化層143可藉由例如旋塗、積層、沉積或類似的方式所形成。沉積可包含化學氣相沉積,例如電漿增強化學氣相沉積。電漿增強化學氣相沉積的製程溫度可介於大約350℃和大約450℃之間,電漿增強化學氣相沉積的製程壓力可介於大約2.0 Torr和大約2.8 Torr之間,電漿增強化學氣相沉積的製程時間可介於大約8秒和大約12秒之間。Referring to FIG. 5 , a first
參照圖5,在一些實施例中,可沿著第一頂部鈍化層143形成複數墊開口145、墊開口147,第一重佈線層131可經由墊開口145露出且頂部插塞127可經由墊開口147露出。可藉由光微影製程和後續的蝕刻製程形成複數墊開口145、墊開口147。在一些實施例中,蝕刻製程可為使用氬氣及四氟甲烷作為蝕刻劑的異向性乾式蝕刻製程,蝕刻製程的製程溫度可介於大約120℃和大約160℃之間,蝕刻製程的製程壓力可介於大約0.3 Torr和大約0.4 Torr之間,蝕刻製程的製程時間可介於大約33秒和大約39秒之間。或者,在一些實施例中,蝕刻製程可為使用氦氣及三氟化氮作為蝕刻劑的異向性乾式蝕刻製程,蝕刻製程的製程溫度可介於大約80℃和大約100℃之間,蝕刻製程的製程壓力可介於大約1.2 Torr和大約1.3 Torr之間,蝕刻製程的製程時間可介於大約20秒和大約30秒之間。Referring to FIG. 5 , in some embodiments, a plurality of
參照圖6,可形成導電材料填充複數墊開口145、墊開口147,以分別對應地形成第一下部接合墊151及第二下部接合墊153。在一些實施例中,導電材料可為例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合。在一些實施例中,可藉由濺鍍或化學鍍,依序以導電材料填充複數墊開口145、墊開口147。例如,當使用鋁銅材料作為濺鍍源,藉由濺鍍填充複數墊開口145、墊開口147時,濺鍍的製程溫度可介於大約100℃和大約400℃之間,濺鍍的製程壓力可介於大約1 mTorr和大約100 mTorr之間。舉出另一範例,可藉由使用電鍍液的電鍍製程填充複數墊開口145、墊開口147。電鍍液可包含硫酸銅、甲磺酸銅、葡萄糖酸銅、胺基磺酸銅、硝酸銅、磷酸銅或氯化銅。電鍍液的pH值可介於大約2和大約6之間或大約3和大約5之間,電鍍製程的製程溫度可以保持在大約40℃和大約75℃之間或大約50℃和大約70℃之間。Referring to FIG. 6 , a plurality of
參照圖6,第一下部接合墊151可形成於墊開口145中且可電性連接至第一重佈線層131。需注意的是,第一下部接合墊151並沒有電性耦接至第一基板111內的任何功能單元。第二下部接合墊153可形成於墊開口147中且可電性連接至頂部插塞127,亦即,第二下部接合墊153可藉由插塞結構121與第一基板111內的功能單元結合。Referring to FIG. 6 , a first
參照圖6,第一基板111、第一介電層113、插塞結構121、第一重佈線層131、第一底部鈍化層141、第一頂部鈍化層143、第一下部接合墊151及第二下部接合墊153共同構成第一晶片100。在一些實施例中,第一晶片100可配置為邏輯晶片。第一晶片100可包含一前表面100FS。應注意的是,在本揭露的描述中,「前」表面的用語是指其上形成元件構件及導電特徵的結構的主表面的技術用語。在本實施例中,第一晶片100的前表面100FS可為第一頂部鈍化層143的頂表面。Referring to FIG. 6 , the
圖7以平面示意圖例示本揭露一實施例的中間階段的半導體元件。圖8是沿著圖7中的剖線A-A’的剖面示意圖。FIG. 7 illustrates a schematic plan view of a semiconductor device in an intermediate stage according to an embodiment of the present disclosure. Fig. 8 is a schematic cross-sectional view along line A-A' in Fig. 7 .
參照圖1、圖7及圖8,在步驟S15,可提供一第二基板311,其包括一密集區DR及一稀疏區LR,可在第二基板311上方形成複數儲存單元321,且可在複數儲存單元321上方形成複數下部墊341。Referring to Figures 1, 7 and 8, in step S15, a
參照圖7及圖8,可提供第二基板311,第二基板311可包含密集區DR及與密集區DR相鄰的稀疏區LR。Referring to FIGS. 7 and 8 , a
參照圖7及圖8,在一些實施例中,第二基板311可為完全由至少一種半導體材料所構成的半導體塊材基板,半導體塊材基板不包含任何介電質、絕緣層或導電特徵。舉例來說,半導體塊材基板可由元素半導體(例如矽或鍺)、化合物半導體(例如矽鍺、碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦、銻化銦、或其他III-V族化合物半導體或II-VI族化合物半導體)或其組合所構成。Referring to FIGS. 7 and 8 , in some embodiments, the
在一些實施例中,第二基板311可包含絕緣體上半導體結構,其從底部到頂部由操作基板、絕緣層及最頂部的半導體材料層所組成,操作基板及最頂部的半導體材料層可由與前述半導體塊材基板相同的材料所形成。絕緣層可為結晶或非結晶介電材料,例如氧化物及/或氮化物。例如,絕緣層可為介電氧化物,例如氧化矽。又例如,絕緣層可為介電氮化物,例氮化矽或氮化硼。再例如,絕緣層可包含介電氧化物及介電氮化物的疊層,例如以任何順序堆疊的氧化矽及氮化矽或氮化硼的疊層。絕緣層可具有大約10nm至200nm之間的厚度。In some embodiments, the
複數元件構件(為了清楚起見並未繪示)可形成於第二基板311上,複數元件構件的一些部分可形成於第二基板311上,複數元件構件可為電晶體,例如互補式金屬氧化物半導體電晶體、金屬氧化物半導體場效電晶體、鰭式場效電晶體、類似的電晶體、或其組合。A plurality of device components (not shown for clarity) may be formed on the
參照圖7及圖8,一第二底部層間介電層313可形成於第二基板311上並覆蓋複數元件構件。在一些實施例中,第二底部層間介電層313可為疊層結構。第二底部層間介電層313可包含複數絕緣子層(為了清楚起見並未繪示),每一絕緣子層可具有介於大約0.5微米和大約3.0微米之間的厚度。複數絕緣子層可由例如氧化矽、硼磷矽酸鹽玻璃、未摻雜的矽酸鹽玻璃、氟化矽酸鹽玻璃、低k介電材料、類似的材料、或其組合所形成。複數絕緣子層可由不同的材料所形成,並不限定於此。Referring to FIGS. 7 and 8 , a second bottom
可在第二底部層間介電層313內形成複數導電特徵(為了清楚起見並未繪示),複數導電特徵可包含多層內連線層及多個導電通孔。內連線層可彼此分離且可沿著方向Z水平地設置於第二底部層間介電層313內。導電通孔可連接沿著方向Z的相鄰內連線層及相鄰的元件構件與內連線層。在一些實施例中,導電通孔可改善散熱且可提供結構支撐。在一些實施例中,複數導電部件可由例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合所形成。可在形成第二底部層間介電層313的期間形成複數導電特徵。A plurality of conductive features (not shown for clarity) may be formed in the second bottom
參照圖7及圖8,複數儲存單元321可形成於第二底部層間介電層313內。在一些實施例中,複數儲存單元321可配置為電容陣列。在一些實施例中,複數儲存單元321可配置為浮動陣列。在一些實施例中,密集區DR上方的複數儲存單元321的密度可大於稀疏區LR上方的複數儲存單元321的密度。複數儲存單元321的密度可定義為複數儲存單元321的數量除以含有複數儲存單元321的一特定表面積。在一些實施例中,稀疏區LR上方的儲存單元321的數量可為零。Referring to FIGS. 7 and 8 , a plurality of
參照圖7及圖8,複數內連線層315可形成於第二底部層間介電層313內,複數內連線層315可分別對應地電性耦接至複數儲存單元321及複數第二元件構件。在一些實施例中,複數內連線層315可視為複數導電特徵的一部分。Referring to FIGS. 7 and 8 , a plurality of
參照圖7及圖8,一第二底部鈍化層331可形成於第二底部層間介電層313上。在一些實施例中,第二底部鈍化層331可由例如聚苯並噁唑、聚醯亞胺、苯並環丁烯、味之素積層膜、阻焊膜、或類似的材料的聚合材料所形成。聚合材料(例如聚醯亞胺)可具有許多吸引人的特性,例如能夠填充高深寬比的開口、具有相對低的介電常數(大約3.2)、簡易的沉積製程、減少下層內出現尖銳的特徵或階梯、及在固化後耐高溫。在一些實施例中,第二底部鈍化層331可藉由例如旋塗、積層、沉積或類似的方式所形成。沉積可包含化學氣相沉積,例如電漿增強化學氣相沉積。電漿增強化學氣相沉積的製程溫度可介於大約350℃和大約450℃之間,電漿增強化學氣相沉積的製程壓力可介於大約2.0 Torr和大約2.8 Torr之間,電漿增強化學氣相沉積的製程時間可介於大約8秒和大約12秒之間。Referring to FIGS. 7 and 8 , a second
參照圖7及圖8,複數下部墊341可分別對應地形成複數內連線層315上。在一些實施例中,可在第二底部鈍化層331內形成多個墊開口(圖7及圖8中並未繪示出),且可形成導電材料以填充墊開口,進而形成複數下部墊341。可藉由光微影製程和後續的蝕刻製程形成墊開口。在一些實施例中,蝕刻製程可為使用氬氣及四氟甲烷作為蝕刻劑的異向性乾式蝕刻製程,蝕刻製程的製程溫度可介於大約120℃和大約160℃之間,蝕刻製程的製程壓力可介於大約0.3 Torr和大約0.4 Torr之間,蝕刻製程的製程時間可介於大約33秒和大約39秒之間。或者,在一些實施例中,蝕刻製程可為使用氦氣及三氟化氮作為蝕刻劑的異向性乾式蝕刻製程,蝕刻製程的製程溫度可介於大約80℃和大約100℃之間,蝕刻製程的製程壓力可介於大約1.2 Torr和大約1.3 Torr之間,蝕刻製程的製程時間可介於大約20秒和大約30秒之間。在一些實施例中,導電材料可為例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合。Referring to FIGS. 7 and 8 , a plurality of
在一些實施例中,可藉由濺鍍或化學鍍,依序以導電材料填充墊開口。例如,當使用鋁銅材料作為濺鍍源,藉由濺鍍填充墊開口時,濺鍍的製程溫度可介於大約100℃和大約400℃之間,濺鍍的製程壓力可介於大約1 mTorr和大約100 mTorr之間。舉出另一範例,可藉由使用電鍍液的電鍍製程填充墊開口。電鍍液可包含硫酸銅、甲磺酸銅、葡萄糖酸銅、胺基磺酸銅、硝酸銅、磷酸銅或氯化銅。電鍍液的pH值可介於大約2和大約6之間或大約3和大約5之間,電鍍製程的製程溫度可以保持在大約40℃和大約75℃之間或大約50℃和大約70℃之間。In some embodiments, the pad openings may be sequentially filled with conductive material by sputtering or electroless plating. For example, when aluminum-copper material is used as the sputtering source and the pad opening is filled by sputtering, the sputtering process temperature can be between about 100°C and about 400°C, and the sputtering process pressure can be between about 1 mTorr and approximately 100 mTorr. As another example, the pad opening may be filled by a plating process using a plating solution. The plating solution may contain copper sulfate, copper methanesulfonate, copper gluconate, copper sulfamate, copper nitrate, copper phosphate or copper chloride. The pH value of the electroplating solution can be between about 2 and about 6 or between about 3 and about 5, and the process temperature of the electroplating process can be maintained between about 40°C and about 75°C or between about 50°C and about 70°C. between.
圖9以平面示意圖例示本揭露一實施例的中間階段的半導體元件。圖10是沿著圖9中的剖線A-A’的剖面示意圖。FIG. 9 illustrates a schematic plan view of a semiconductor device in an intermediate stage according to an embodiment of the present disclosure. Fig. 10 is a schematic cross-sectional view along line A-A' in Fig. 9 .
參照圖1、圖9及圖10,在步驟S17,可在複數下部墊341上形成複數第一重佈線插塞351及複數第二重佈線插塞353,且可在第二基板311上方形成複數第一支撐插塞361及複數第二支撐插塞363。Referring to FIGS. 1, 9 and 10, in step S17, a plurality of first rewiring plugs 351 and a plurality of second rewiring plugs 353 may be formed on the plurality of
參照圖9及圖10,一第二頂部層間介電層317可形成於第三底部鈍化層331上。在一些實施例中,第二頂部層間介電層317可由例如氧化矽、硼磷矽酸鹽玻璃、未摻雜的矽酸鹽玻璃、氟化矽酸鹽玻璃、低k介電材料、類似的材料、或其組合所形成。Referring to FIGS. 9 and 10 , a second top
參照圖9及圖10,複數第一重佈線插塞351、複數第二重佈線插塞353、複數第一支撐插塞361及複數第二支撐插塞363可形成於第二頂部層間介電層317內,而為了簡潔、清楚及便於說明,僅描述出一個第一重佈線插塞351、一個第二重佈線插塞353、一個第一支撐插塞361及一個第二支撐插塞363。Referring to FIGS. 9 and 10 , a plurality of first redistribution plugs 351 , a plurality of second redistribution plugs 353 , a plurality of first support plugs 361 and a plurality of second support plugs 363 may be formed on the second top interlayer dielectric layer. 317, for the sake of simplicity, clarity and ease of explanation, only a
參照圖9及圖10,第一重佈線插塞351可形成於密集區DR上方的下部墊341上,亦即,第一重佈線插塞351可形成密集區DR上方。在一些實施例中,第一重佈線插塞351的輪廓可與密集區DR上方的下部墊341對齊。第二重佈線插塞353可形成於稀疏區LR上方的下部墊341上,亦即,第二重佈線插塞353可形成於稀疏區LR上方。在一些實施例中,第二重佈線插塞353的輪廓可與稀疏區LR上方的下部墊341對齊。Referring to FIGS. 9 and 10 , the
參照圖9及圖10,在一些實施例中,可分開形成第一重佈線插塞351及第二重佈線插塞353。例如,第一重佈線插塞351可藉由電鍍形成且可由例如銅所構成,而第二重佈線插塞353可藉由濺鍍或化學氣相沉積形成且可由例如鋁所構成。Referring to FIGS. 9 and 10 , in some embodiments, the
在一些實施例中,第一重佈線插塞351的寬度W4可小於第二重佈線插塞353的寬度W5。在一些實施例中,第一重佈線插塞351的深寬比可大於第二重佈線插塞353的深寬比。深寬比定義為重佈線插塞的高度除以重佈線插塞的寬度。In some embodiments, the width W4 of the first reroute
在一些實施例中,第一支撐插塞361及第二支撐插塞363可由例如鎢、鈷、鋯、鉭、鈦、鋁、釕、銅、金屬碳化物(例如,碳化鉭、碳化鈦、碳化鉭鎂)、金屬氮化物(例如氮化鈦)、過渡金屬鋁化物、或其組合所形成。可進行圖案化製程,以一遮罩層(為了清楚起見並未繪示)遮蓋第一重佈線插塞351及第二重佈線插塞353,進而沿著第二頂部層間介電層317形成多個插塞開口(為了清楚起見並未繪示)。可進行後續的沉積製程,以沉積上述材料填充插塞開口。然後可進行平坦化製程直到第二頂部層間介電層317的頂表面露出,以去除多餘的材料並同時形成第一支撐插塞361及第二支撐插塞363可。In some embodiments, the
在一些實施例中,密集區DR上方一對相鄰的第一重佈線插塞351與第一支撐插塞361之間的一距離D1可大約相同於一對相鄰的密集區DR上方的第一支撐插塞361與密集區DR上方的第二支撐插塞363之間的一距離D2。在一些實施例中,密集區DR上方一對相鄰的第一重佈線插塞351與第一支撐插塞361之間的距離D1可不同於一對相鄰的密集區DR上方的第一支撐插塞361與密集區DR上方的第二支撐插塞363之間的距離D2。In some embodiments, a distance D1 between a pair of adjacent first redistribution plugs 351 and first support plugs 361 above the dense area DR may be approximately the same as a distance D1 above a pair of adjacent dense areas DR. A distance D2 between a
在一些實施例中,稀疏區LR上方一對相鄰的第二重佈線插塞353與第一支撐插塞361之間的一距離D3可大約相同於一對相鄰的稀疏區LR上方的第一支撐插塞361與稀疏區LR上方的第二支撐插塞363之間的一距離D4。在一些實施例中,稀疏區LR上方一對相鄰的第二重佈線插塞353與第一支撐插塞361之間的距離D3可不同於一對相鄰的稀疏區LR上方的第一支撐插塞361與稀疏區LR上方的第二支撐插塞363之間的距離D4。In some embodiments, a distance D3 between a pair of adjacent second redistribution plugs 353 and the first support plugs 361 above the sparse region LR may be approximately the same as a distance D3 above a pair of adjacent sparse regions LR. A distance D4 between a
在一些實施例中,密集區DR上方一對相鄰的第一重佈線插塞351與第一支撐插塞361之間的一距離D1可大約相同於稀疏區LR上方一對相鄰的第二重佈線插塞353與第一支撐插塞361之間的距離D3。在一些實施例中,密集區DR上方一對相鄰的第一重佈線插塞351與第一支撐插塞361之間的一距離D1可不同於稀疏區LR上方一對相鄰的第二重佈線插塞353與第一支撐插塞361之間的距離D3。In some embodiments, a distance D1 between a pair of adjacent first redistribution plugs 351 and first support plugs 361 above the dense region DR may be approximately the same as a pair of adjacent second rewiring plugs 351 above the sparse region LR. The distance D3 between the
圖11以平面示意圖例示本揭露一實施例的中間階段的半導體元件,圖12是沿著圖11中的剖線A-A’的剖面示意圖。FIG. 11 is a schematic plan view illustrating a semiconductor device in an intermediate stage according to an embodiment of the present disclosure, and FIG. 12 is a cross-sectional schematic view along line A-A’ in FIG. 11 .
參照圖1、圖11及圖12,在步驟S19,可在複數第一重佈線插塞351、複數第二重佈線插塞353、複數第一支撐插塞361及複數第二支撐插塞363上形成複數第二重佈線層355。Referring to Figures 1, 11 and 12, in step S19, a plurality of first rewiring plugs 351, a plurality of second rewiring plugs 353, a plurality of first support plugs 361 and a plurality of second support plugs 363 can be A plurality of second rewiring layers 355 are formed.
參照圖11及圖12,複數第二重佈線層355可形成於第二頂部層間介電層317上。為了簡潔、清楚及便於說明,僅描述出密集區DR上方的一層第二重佈線層355及稀疏區LR上方的一層第二重佈線層355。密集區DR上方的第二重佈線層355可形成於第一重佈線插塞351、密集區DR上方的第一支撐插塞361及密集區DR上方的第二支撐插塞363上。密集區DR上方的第一支撐插塞361及密集區DR上方的第二支撐插塞363可為浮動的。Referring to FIGS. 11 and 12 , a plurality of second redistribution layers 355 may be formed on the second top
稀疏區LR上方的第二重佈線層355可形成於第二重佈線插塞353、稀疏區LR上方的第一支撐插塞361及稀疏區LR上方的第二支撐插塞363上。稀疏區LR上方的第一支撐插塞361及稀疏區LR上方的第二支撐插塞363可為浮動的。The
第一支撐插塞361及第二支撐插塞363可在稍後將說明的後續的接合製程期間提供額外的支撐。形成第二重佈線層355的過程可與第一重佈線層131類似,此處不再贅述。The
圖13以平面示意圖例示本揭露一實施例的中間階段的半導體元件,圖14是沿著圖13中的剖線A-A’的剖面示意圖。FIG. 13 is a schematic plan view illustrating a semiconductor device in an intermediate stage of an embodiment of the present disclosure, and FIG. 14 is a cross-sectional schematic view along the line A-A’ in FIG. 13 .
參照圖11、圖13及圖14,在步驟S21,可在複數第二重佈線層355上形成複數上部墊343,以構成一第二晶片300。Referring to FIGS. 11 , 13 and 14 , in step S21 , a plurality of
參照圖13及圖14,一第二頂部鈍化層333可形成於第二頂部層間介電層317上,以覆蓋複數第二重佈線層355。複數上部墊343可分別對應地形成於複數第二重佈線層355上。在一些實施例中,複數上部墊343可分別對應地形成於複數第二支撐插塞363上方。Referring to FIGS. 13 and 14 , a second
第二基板311、第二底部層間介電層313、複數內連線層315、第二頂部層間介電層317、複數儲存單元321、第二底部鈍化層331、複數下部墊341、複數第一重佈線插塞351、複數第二重佈線插塞353、複數第一支撐插塞361、複數第二支撐插塞363、複數第二重佈線層355、第二頂部鈍化層333及複數上部墊343共同構成第二晶片300,第二晶片300可包含一前表面300FS。在本實施例中,第二晶片300的前表面300FS可為第二頂部鈍化層333的頂表面。The
在一些實施例中,第二晶片300可配置為記憶體晶片,複數上部墊343可配置為第二晶片300的輸入/輸出。複數第一重佈線插塞351、複數第二重佈線插塞353及複數第二重佈線層355可與複數上部墊343結合,以將複數儲存單元321的訊號傳輸至複數上部墊343。In some embodiments, the
圖15以剖面示意圖例示本揭露一實施例的半導體元件1A的製造流程的一部分。FIG. 15 illustrates a part of the manufacturing process of the
參照圖1及圖15,在步驟S23,可將第二晶片300接合至第一晶片100上,以形成半導體元件1A。Referring to FIGS. 1 and 15 , in step S23 , the
參照圖15,可藉由混合式接合製程以面對面的配置將第二晶片300接合至第一晶片100上,第二晶片300的前表面300FS可接合至第一晶片100的前表面100FS上。在混合式接合製程之後,第二晶片300(配置為記憶體晶片)及第一晶片100(配置為邏輯晶片)可共同構成積體電路封裝。例如,位於密集區DR的上部墊343可設置於第二下部接合墊153上,位於稀疏區LR的上部墊343可設置於第一下部接合墊151上。Referring to FIG. 15 , the
在一些實施例中,混合式接合製程可為例如熱壓接合、鈍化蓋層輔助接合或表面活化接合。例如,混合式接合製程可包含將第二晶片300的第二頂部鈍化層333及第一頂部鈍化層143所露出的表面活化(例如,在電漿製程期間)、在活化之後清潔第二頂部鈍化層333及第一頂部鈍化層143、使第二頂部鈍化層333經過活化的表面與第一頂部鈍化層143經過活化的表面接觸、及進行熱退火製程以加強第二頂部鈍化層333與第一頂部鈍化層143之間的接合。In some embodiments, the hybrid bonding process may be, for example, thermocompression bonding, passivation capping assisted bonding, or surface activation bonding. For example, the hybrid bonding process may include activating the exposed surfaces of the second
在一些實施例中,混合式接合製程的製程壓力可介於大約100MPa和大約150MPa之間。在一些實施例中,混合式接合製程的製程溫度可介於大約室溫(例如,25℃)和大約400℃之間。在一些實施例中,可使用例如濕式化學清潔及氣相(gas/vapor-phase)熱處理的表面處理,以降低混合式接合製程的製程溫度或縮短混合式接合製程的耗時。In some embodiments, the process pressure of the hybrid bonding process may be between about 100 MPa and about 150 MPa. In some embodiments, the process temperature of the hybrid bonding process may be between approximately room temperature (eg, 25°C) and approximately 400°C. In some embodiments, surface treatments such as wet chemical cleaning and gas/vapor-phase heat treatment may be used to lower the process temperature or shorten the time of the hybrid bonding process.
在一些實施例中,混合式接合製程可包含介電質-介電質接合、金屬-金屬接合及金屬-介電質接合。介電質-介電質接合可源自第二頂部鈍化層333與第一頂部鈍化層143之間的接合,金屬-金屬接合可源自第一下部接合墊151與上部墊343之間以及第二下部接合墊153與上部墊343的接合,金屬-介電質接合可源自第一頂部鈍化層143與複數上部墊343之間以及第二頂部鈍化層333與第一下部接合墊151及/或第二下部接合墊153之間的接合。In some embodiments, hybrid bonding processes may include dielectric-dielectric bonding, metal-metal bonding, and metal-dielectric bonding. The dielectric-dielectric bond may originate from the bond between the second
在一些實施例中,當第一頂部鈍化層143及第二頂部鈍化層333由例如氧化矽或氮化矽形成時,第一頂部鈍化層143與第二頂部鈍化層333之間的接合可基於親水性接合機制。可在接合之前對第一頂部鈍化層143及第二頂部鈍化層333施加親水性表面改性。In some embodiments, when the first
在一些實施例中,當第一頂部鈍化層143及第二頂部鈍化層333由例如聚醯亞胺、苯並環丁烯和聚苯並噁唑的聚合物黏著劑形成時,第一頂部鈍化層143與第二頂部鈍化層333之間的接合可基於熱壓接合。In some embodiments, when the first
在一些實施例中,可在接合製程之後進行熱退火製程,以增強介電質與介電質之間的接合,並引起金屬與金屬接合的熱膨脹,進而進一步提升接合品質。In some embodiments, a thermal annealing process may be performed after the bonding process to enhance the bonding between dielectrics and cause thermal expansion of metal-to-metal bonding, thereby further improving bonding quality.
具有不同深寬比及/或材料的第一重佈線插塞351及第二重佈線插塞353可用於微調不同重佈線路徑的電阻,結果,可提升半導體元件1A的性能。The
圖16至21以剖面示意圖例示本揭露一些實施例的半導體元件1B、1C、1D、1E、1F及1G。16 to 21 illustrate
參照圖16,半導體元件1B可具有與圖15所例示的結構相似的結構。圖16中與圖15相同或相似的構件標記成類似的標號且省略重複的描述。Referring to FIG. 16 , the
參照圖16,位於稀疏區LR的上部墊343可設置於第二下部接合墊153上。亦即,位於稀疏區LR的上部墊343可經由插塞結構121與第一晶片100的功能單元結合。訊號(例如控制訊號)可從第一晶片100經由插塞結構121、第二下部接合墊153及位於稀疏區LR的上部墊343傳輸至複數儲存單元321。位於密集區DR的上部墊343可設置於第一下部接合墊151上。訊號(例如數據訊號)可從複數儲存單元321經由位於密集區DR的上部墊343、第一下部接合墊151及第一重佈線層131傳輸至外部讀取單元,而不經過導電特徵、插塞結構121及第一晶片100的功能單元。Referring to FIG. 16 , the
參照圖17,半導體元件1C可具有與圖15所例示的結構相似的結構。圖17中與圖15相同或相似的構件標記成類似的標號且省略重複的描述。Referring to FIG. 17 , the
參照圖17,半導體元件1C可包含設置於第一頂部鈍化層143與第二下部接合墊153之間、頂部插塞127與第二下部接合墊153之間、及第二下部接合墊153與第一底部鈍化層141之間的一第一阻障層161。第一阻障層161可由例如鈦、氮化鈦或其組合所形成,可藉由例如原子層沉積、物理氣相沉積、化學氣相沉積或其他適用的沉積製程形成第一阻障層161。Referring to FIG. 17 , the
參照圖18,半導體元件1D可具有與圖15所例示的結構相似的結構。圖18中與圖15相同或相似的構件標記成類似的標號且省略重複的描述。Referring to FIG. 18 , the
參照圖18,半導體元件1D可包含設置於第一底部鈍化層141與頂部插塞127之間、頂部介電層117與頂部插塞127之間、及接墊125與頂部插塞127之間的一第二阻障層163。第二阻障層163可由例如鈦、氮化鈦或其組合所形成,可藉由例如原子層沉積、物理氣相沉積、化學氣相沉積或其他適用的沉積製程形成第二阻障層163。Referring to FIG. 18 , the
參照圖19,半導體元件1E可具有與圖15所例示的結構相似的結構。圖19中與圖15相同或相似的構件標記成類似的標號且省略重複的描述。Referring to FIG. 19 , the
參照圖19,半導體元件1E可包含設置於第一底部鈍化層141與頂部插塞127之間、頂部介電層117與頂部插塞127之間、及接墊125與頂部插塞127之間的一第二阻障層163。在一些實施例中,第二阻障層163可具有朝接墊125延伸的U形剖面輪廓。第二阻障層163的頂表面及頂部插塞127的頂表面可內凹至第一重佈線層131的頂表面131TS與底表面131BS之間的縱向高度VL1。Referring to FIG. 19 , the
參照圖19,一第三阻障層165可順應性地設置於第二下部接合墊153與頂部插塞127之間。在一些實施例中,第三阻障層165還可包含朝頂部插塞127延伸的一U形突起165-1,換言之,U形突起165-1的底表面165BS(亦即,第三阻障層165的底表面)可低於第一重佈線層131的頂表面131TS且高於第一重佈線層131的底表面131BS。因此,第二下部接合墊153還可包含朝頂部插塞127延伸且設置於U形突起165-1所構成的凹口內的一突起部155。在一些實施例中,U形突起165-1的底表面165BS可為圓滑的。在一些實施例中,U形突起165-1的底表面165BS可大致上為平坦的。Referring to FIG. 19 , a
參照圖19,一第四阻障層167可順應性地設置於第一下部接合墊151與第一重佈線層131之間。第三阻障層165及第四阻障層167可由與第一四阻障層161相同的材料所形成,此處不再贅述。Referring to FIG. 19 , a
參照圖20,半導體元件1F可具有與圖15所例示的結構相似的結構。圖20中與圖15相同或相似的構件標記成類似的標號且省略重複的描述。Referring to FIG. 20 , the
參照圖20,可在第一晶片100上形成一模塑層611,以覆蓋第二晶片300。在一些實施例中,模塑層611可由例如聚苯並噁唑、聚醯亞胺、苯並環丁烯、環氧樹脂積層或氟化氫銨的模塑材料所形成,可藉由壓縮模塑成型、傳遞模塑成型、液體密封劑模塑成型或類似的方式形成模塑層611。例如,模塑材料可以液體形式進行點膠,之後,進行固化製程以將模塑材料固化。模塑材料的形成可溢出第一晶片100,使得模塑材料可完全覆蓋第二晶片300。第一晶片100、第二晶片300及模塑層611共同構成半導體元件1F。Referring to FIG. 20 , a
參照圖21,半導體元件1G可具有與圖15所例示的結構相似的結構。圖21中與圖15相同或相似的構件標記成類似的標號且省略重複的描述。Referring to FIG. 21 , the
參照圖21,第一晶片100可包含另一組插塞結構121、第一重佈線層131、第一下部接合墊151及第二下部接合墊153,如第一晶片100的左側所示。第二晶片300可以與圖15所例示的相同方式設置於第一晶片100上,此處不再贅述。Referring to FIG. 21 , the
參照圖21,可以類似於圖7至圖14所例示的第二晶片300提供一第三晶片500,此處不再贅述。可以類似於圖15所例示的過程將第三晶片500接合至第一晶片100的左側上,此處不再贅述。Referring to FIG. 21 , a
本揭露的一方面提供一種半導體元件,包括一第一晶片以及一第二晶片。第一晶片包括:一第一基板、位於該第一基板上方的一第一重佈線層、位於該第一重佈線層上的一第一下部接合墊、及位於該第一基板上方並遠離該第一下部接合墊的一第二下部接合墊。第二晶片包括:一密集區及與該密集區相鄰的一稀疏區;複數上部墊,位於該第一下部接合墊及該第二下部接合墊上;複數第二重佈線層,位於該等上部墊上;以及一第一重佈線插塞及一第二重佈線插塞,分別對應地位於該等第二重佈線層上,其中該第一重佈線插塞位於該密集區且包括一第一長寬比,其中該第二重佈線插塞位於該稀疏區且包括小於該第一深寬比的一第二深寬比。One aspect of the present disclosure provides a semiconductor device including a first chip and a second chip. The first chip includes: a first substrate, a first redistribution layer located above the first substrate, a first lower bonding pad located on the first redistribution layer, and a first lower bonding pad located above the first substrate and away from the first substrate. a second lower bonding pad of the first lower bonding pad. The second chip includes: a dense area and a sparse area adjacent to the dense area; a plurality of upper pads located on the first lower bonding pad and the second lower bonding pad; a plurality of second rewiring layers located on the on the upper pad; and a first redistribution plug and a second redistribution plug, respectively located on the second redistribution layers, wherein the first redistribution plug is located in the dense area and includes a first Aspect ratio, wherein the second redistribution plug is located in the sparse region and includes a second aspect ratio smaller than the first aspect ratio.
本揭露的另一方面提供一種半導體元件,包括一第一晶片以及一第二晶片。第一晶片包括:一第一基板、位於該第一基板上方的一第一重佈線層、位於該第一重佈線層上的一第一下部接合墊、位於該第一基板上方並遠離該第一下部接合墊的一第二下部接合墊、及一插塞結構,位於該第二下部接合墊與該第一基板之間。第二晶片包括:一密集區及與該密集區相鄰的一稀疏區;複數上部墊,位於該第一下部接合墊及該第二下部接合墊上;複數第二重佈線層,位於該等上部墊上;以及一第一重佈線插塞及一第二重佈線插塞,分別對應地位於該等第二重佈線層上,其中該第一重佈線插塞位於該密集區、電性耦接至該第一重佈線層且包括一第一深寬比,其中該第二重佈線插塞位於該稀疏區、電性耦接至該插塞結構且包括小於該第一深寬比的一第二深寬比。Another aspect of the present disclosure provides a semiconductor device including a first chip and a second chip. The first chip includes: a first substrate, a first redistribution layer located above the first substrate, a first lower bonding pad located on the first redistribution layer, located above the first substrate and away from the A second lower bonding pad of the first lower bonding pad and a plug structure are located between the second lower bonding pad and the first substrate. The second chip includes: a dense area and a sparse area adjacent to the dense area; a plurality of upper pads located on the first lower bonding pad and the second lower bonding pad; a plurality of second rewiring layers located on the on the upper pad; and a first redistribution plug and a second redistribution plug, respectively located on the second redistribution layers, wherein the first redistribution plug is located in the dense area, electrically coupled to the first redistribution layer and includes a first aspect ratio, wherein the second redistribution plug is located in the sparse region, electrically coupled to the plug structure and includes a first aspect ratio smaller than the first aspect ratio. Two aspect ratios.
本揭露的另一方面提供一種半導體元件的製造方法,提供一第一晶片,其包括一第一基板、位於該第一基板上方的一第一重佈線層、位於該第一重佈線層上的一第一下部接合墊、及位於該第一基板上方並遠離該第一下部接合墊的一第二下部接合墊;提供一第二晶片,其包括:一密集區及與該密集區相鄰的一稀疏區;複數上部墊,位於該第一下部接合墊及該第二下部接合墊上;複數第二重佈線層,位於該等上部墊上;以及一第一重佈線插塞及一第二重佈線插塞,分別對應地位於該等第二重佈線層上;以及將該第二晶片以面對面的方式接合至該第一晶片上,使該等上部墊與該第一下部接合墊及該第二下部接合墊接觸,其中該第一重佈線插塞位於該密集區且包括一第一深寬比,其中該第二重佈線插塞位於該稀疏區且包括小於該第一深寬比的一第二深寬比。Another aspect of the present disclosure provides a method for manufacturing a semiconductor device, which provides a first wafer, which includes a first substrate, a first rewiring layer located above the first substrate, and a first redistribution layer located on the first rewiring layer. A first lower bonding pad, and a second lower bonding pad located above the first substrate and away from the first lower bonding pad; a second wafer is provided, which includes: a dense area and a dense area adjacent to the dense area an adjacent sparse area; a plurality of upper pads located on the first lower bonding pad and the second lower bonding pad; a plurality of second redistribution layers located on the upper pads; and a first redistribution plug and a first Dual wiring plugs are respectively located on the second rewiring layers; and the second chip is bonded to the first chip in a face-to-face manner, so that the upper pads and the first lower bonding pads and the second lower bonding pad, wherein the first redistribution plug is located in the dense area and includes a first aspect ratio, and wherein the second redistribution plug is located in the sparse area and includes an aspect ratio smaller than the first aspect ratio A second aspect ratio than one.
由於本揭露的半導體元件的設計,具有不同深寬比的第一重佈線插塞351及第二重佈線插塞353可用於微調不同重佈線路徑的電阻,結果,可提升半導體元件1A的性能。另外,可經由上部墊343、第一下部接合墊151及第一重佈線層131傳輸數據訊號,而不經過導電特徵、插塞結構121及第一晶片100的功能單元。結果,可減短透射距離,進而可提升半導體元件1A的性能。此外,由於透射距離更短,因此可降低半導體元件1A的功耗。Due to the design of the semiconductor device of the present disclosure, the
雖然已詳述本揭露及其優點,然而應理解可進行各種變化、取代與替代而不脫離申請專利範圍所定義之本揭露的精神與範圍。例如,上述討論的許多製程可用不同的方法實施且以其他製程或其組合加以替代。Although the disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and substitutions can be made without departing from the spirit and scope of the disclosure as defined by the claimed claims. For example, many of the processes discussed above may be implemented in different ways and replaced with other processes or combinations thereof.
再者,本申請案的範圍並不受限於說明書中所述之製程、機械、製造、物質組成物、手段、方法與步驟之特定實施例。所屬技術領域中具有通常知識者可自本揭露的揭示內容理解,可根據本揭露而使用與本文所述之對應實施例具有相同功能或是達到實質上相同結果之現存或是未來發展之製程、機械、製造、物質組成物、手段、方法、或步驟。據此,此等製程、機械、製造、物質組成物、手段、方法、或步驟係包含於本申請案之申請專利範圍內。Furthermore, the scope of the present application is not limited to the specific embodiments of the process, machinery, manufacture, material compositions, means, methods and steps described in the specification. A person of ordinary skill in the art can understand from the disclosure of this disclosure that existing or future development processes that have the same functions or achieve substantially the same results as the corresponding embodiments described herein can be used in accordance with this disclosure. Machinery, manufacture, composition of matter, means, method, or step. Accordingly, such processes, machines, manufacturing, material compositions, means, methods, or steps are included in the patentable scope of this application.
1A:半導體元件 1B:半導體元件 1C:半導體元件 1D:半導體元件 1E:半導體元件 1F:半導體元件 1G:半導體元件 10:方法 100:第一晶片 100FS:前表面 111:第一基板 113:第一中間介電層 115:底部介電層 117:頂部介電層 121:插塞結構 123:底部插塞 125:接墊 127:頂部插塞 131:第一重佈線層 131TS:頂表面 131BS:底表面 141:第一底部鈍化層 143:第一頂部鈍化層 145:墊開口 147:墊開口 151:第一下部接合墊 153:第二下部接合墊 155:突起部 161:第一阻障層 163:第二阻障層 165:第三阻障層 165-1:U形突起 167:第四阻障層 165BS:底表面 300:第二晶片 300FS:前表面 311:第二基板 313:第二底部層間介電層 315:內連線層 317:第二頂部層間介電層 321:儲存單元 331:第二底部鈍化層 333:第二頂部鈍化層 341:下部墊 343:上部墊 351:第一重佈線插塞 353:第二重佈線插塞 355:第二重佈線層 361:第一支撐插塞 363:第二支撐插塞 500:第三晶片 611:模塑層 D1:距離 D2:距離 D3:距離 D4:距離 DR:密集區 LR:稀疏區 VL1:縱向高度 W1:寬度 W2:寬度 W3:寬度 1A: Semiconductor components 1B:Semiconductor components 1C: Semiconductor components 1D: Semiconductor components 1E: Semiconductor components 1F: Semiconductor components 1G: Semiconductor components 10:Method 100:First chip 100FS: Front surface 111: First substrate 113: First intermediate dielectric layer 115: Bottom dielectric layer 117:Top dielectric layer 121: Plug structure 123: Bottom plug 125:pad 127: Top plug 131: First rewiring layer 131TS: Top surface 131BS: Bottom surface 141: First bottom passivation layer 143: First top passivation layer 145: Pad opening 147: Pad opening 151: First lower joint pad 153: Second lower bonding pad 155:Protrusion 161: First barrier layer 163: Second barrier layer 165:Third barrier layer 165-1:U-shaped protrusion 167: The fourth barrier layer 165BS: Bottom surface 300: Second chip 300FS: Front surface 311: Second substrate 313: Second bottom interlayer dielectric layer 315: Inner wiring layer 317: Second top interlayer dielectric layer 321:Storage unit 331: Second bottom passivation layer 333: Second top passivation layer 341:Lower pad 343: Upper pad 351: First rewiring plug 353:Second rewiring plug 355: Second rewiring layer 361:First support plug 363: Second support plug 500:Third chip 611: Molding layer D1: distance D2: distance D3: distance D4: distance DR: dense area LR: sparse area VL1: vertical height W1: Width W2: Width W3: Width
本揭露的實施方式可從下列的詳細描述並結合參閱附圖得到最佳的理解。需要注意的是,根據在業界的標準實務做法,各種特徵不一定是依照比例繪製。事實上,為了便於清楚討論,各種特徵的尺寸可任意放大或縮小。 圖1以流程圖的形式例示本揭露一實施例的半導體元件的製造方法。 圖2至6以剖面示意圖例示本揭露一實施例的半導體元件的製造流程的一部分。 圖7以平面示意圖例示本揭露一實施例的中間階段的半導體元件。 圖8是沿著圖7中的剖線A-A’的剖面示意圖。 圖9以平面示意圖例示本揭露一實施例的中間階段的半導體元件。 圖10是沿著圖9中的剖線A-A’的剖面示意圖。 圖11以平面示意圖例示本揭露一實施例的中間階段的半導體元件。 圖12是沿著圖11中的剖線A-A’的剖面示意圖。 圖13以平面示意圖例示本揭露一實施例的中間階段的半導體元件。 圖14是沿著圖13中的剖線A-A’的剖面示意圖。 圖15以剖面示意圖例示本揭露一實施例的半導體元件的製造流程的一部分。 圖16至21以剖面示意圖例示本揭露一些實施例的半導體元件。 Embodiments of the present disclosure can be best understood from the following detailed description in conjunction with the accompanying drawings. It should be noted that, in accordance with standard practice in the industry, various features are not necessarily drawn to scale. In fact, the dimensions of the various features may be arbitrarily expanded or reduced for clarity of discussion. FIG. 1 illustrates a method for manufacturing a semiconductor device according to an embodiment of the present disclosure in the form of a flow chart. 2 to 6 illustrate a part of the manufacturing process of a semiconductor device according to an embodiment of the present disclosure using cross-sectional schematic diagrams. FIG. 7 illustrates a schematic plan view of a semiconductor device in an intermediate stage according to an embodiment of the present disclosure. Fig. 8 is a schematic cross-sectional view along line A-A' in Fig. 7 . FIG. 9 illustrates a schematic plan view of a semiconductor device in an intermediate stage according to an embodiment of the present disclosure. Fig. 10 is a schematic cross-sectional view along line A-A' in Fig. 9 . FIG. 11 illustrates a schematic plan view of a semiconductor device in an intermediate stage according to an embodiment of the present disclosure. Fig. 12 is a schematic cross-sectional view along the cross-section line A-A' in Fig. 11. FIG. 13 illustrates a schematic plan view of a semiconductor device in an intermediate stage according to an embodiment of the present disclosure. Fig. 14 is a schematic cross-sectional view along the cross-section line A-A' in Fig. 13. FIG. 15 illustrates a part of the manufacturing process of a semiconductor device according to an embodiment of the present disclosure in a schematic cross-sectional view. 16 to 21 illustrate semiconductor devices according to some embodiments of the present disclosure in cross-sectional schematic diagrams.
1A:半導體元件 1A: Semiconductor components
100:第一晶片 100:First chip
100FS:前表面 100FS: Front surface
111:第一基板 111: First substrate
113:第一中間介電層 113: First intermediate dielectric layer
115:底部介電層 115: Bottom dielectric layer
117:頂部介電層 117:Top dielectric layer
121:插塞結構 121: Plug structure
123:底部插塞 123: Bottom plug
125:接墊 125:pad
127:頂部插塞 127: Top plug
131:第一重佈線層 131: First rewiring layer
141:第一底部鈍化層 141: First bottom passivation layer
143:第一頂部鈍化層 143: First top passivation layer
145:墊開口 145: Pad opening
147:墊開口 147: Pad opening
151:第一下部接合墊 151: First lower joint pad
153:第二下部接合墊 153: Second lower bonding pad
300:第二晶片 300: Second chip
311:第二基板 311: Second substrate
313:第二底部層間介電層 313: Second bottom interlayer dielectric layer
315:內連線層 315: Inner wiring layer
317:第二頂部層間介電層 317: Second top interlayer dielectric layer
321:儲存單元 321:Storage unit
331:第二底部鈍化層 331: Second bottom passivation layer
333:第二頂部鈍化層 333: Second top passivation layer
341:下部墊 341:Lower pad
343:上部墊 343: Upper pad
351:第一重佈線插塞 351: First rewiring plug
353:第二重佈線插塞 353:Second rewiring plug
361:第一支撐插塞 361:First support plug
363:第二支撐插塞 363: Second support plug
DR:密集區 DR: dense area
LR:稀疏區 LR: sparse area
Claims (20)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/830,482 US20230395489A1 (en) | 2022-06-02 | 2022-06-02 | Semiconductor device with redistribution plugs |
US17/830,442 US12112978B2 (en) | 2022-06-02 | 2022-06-02 | Method for fabricating semiconductor device with redistribution plugs |
US17/830,482 | 2022-06-02 | ||
US17/830,442 | 2022-06-02 |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI825906B true TWI825906B (en) | 2023-12-11 |
TW202349626A TW202349626A (en) | 2023-12-16 |
Family
ID=90039217
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW111129690A TWI825906B (en) | 2022-06-02 | 2022-08-08 | Semiconductor device with redistribution plugs |
Country Status (1)
Country | Link |
---|---|
TW (1) | TWI825906B (en) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20210305213A1 (en) * | 2018-06-15 | 2021-09-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit, semiconductor device and method of manufacturing same |
TW202209618A (en) * | 2020-05-20 | 2022-03-01 | 台灣積體電路製造股份有限公司 | Semiconductor package and forming method thereof |
TW202211421A (en) * | 2020-09-07 | 2022-03-16 | 南韓商三星電子股份有限公司 | Semiconductor package |
US20220102351A1 (en) * | 2019-12-27 | 2022-03-31 | Micron Technology, Inc. | Apparatuses including elongate pillars of access devices |
-
2022
- 2022-08-08 TW TW111129690A patent/TWI825906B/en active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20210305213A1 (en) * | 2018-06-15 | 2021-09-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit, semiconductor device and method of manufacturing same |
US20220102351A1 (en) * | 2019-12-27 | 2022-03-31 | Micron Technology, Inc. | Apparatuses including elongate pillars of access devices |
TW202209618A (en) * | 2020-05-20 | 2022-03-01 | 台灣積體電路製造股份有限公司 | Semiconductor package and forming method thereof |
TW202211421A (en) * | 2020-09-07 | 2022-03-16 | 南韓商三星電子股份有限公司 | Semiconductor package |
Also Published As
Publication number | Publication date |
---|---|
TW202349626A (en) | 2023-12-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI793781B (en) | Semiconductor device with stacked dies and method for fabricating the same | |
TWI809551B (en) | Semiconductor device with heat dissipation unit and method for fabricating the same | |
TWI833154B (en) | Semiconductor device with redistribution structure | |
TWI798984B (en) | Semiconductor device with redistribution structure and method for fabricating the same | |
TWI847937B (en) | Semiconductor device with redistribution structure | |
TWI803207B (en) | Semiconductor device with redistribution structure | |
TWI779925B (en) | Semiconductor device with through semiconductor via and method for fabricating the same | |
TWI817390B (en) | Optical semiconductor device with composite intervening structure | |
CN117174688A (en) | Semiconductor components with rewiring plugs | |
TWI825906B (en) | Semiconductor device with redistribution plugs | |
TWI794043B (en) | Semiconductor device with redistribution structure | |
US20230395489A1 (en) | Semiconductor device with redistribution plugs | |
TW202243180A (en) | Semiconductor device with redistribution pattern and method for fabricating the same | |
CN115223982A (en) | Semiconductor element with barrier layer and preparation method thereof | |
TWI809607B (en) | Semiconductor device with stacked chips and method for fabricating the same | |
TWI856722B (en) | Semiconductor package | |
TWI817395B (en) | Semiconductor device with stacking structure | |
TWI803312B (en) | Semiconductor device with multi-stacking carrier structure | |
TWI825642B (en) | Semiconductor device with composite bottom interconnectors |