TWI813341B - Flip chip bonding method - Google Patents
Flip chip bonding method Download PDFInfo
- Publication number
- TWI813341B TWI813341B TW111122403A TW111122403A TWI813341B TW I813341 B TWI813341 B TW I813341B TW 111122403 A TW111122403 A TW 111122403A TW 111122403 A TW111122403 A TW 111122403A TW I813341 B TWI813341 B TW I813341B
- Authority
- TW
- Taiwan
- Prior art keywords
- distance
- substrate
- temperature
- chip
- flip
- Prior art date
Links
- 238000000034 method Methods 0.000 title claims abstract description 24
- 239000000758 substrate Substances 0.000 claims abstract description 79
- 238000010438 heat treatment Methods 0.000 claims abstract description 7
- 235000012431 wafers Nutrition 0.000 claims description 23
- 238000005259 measurement Methods 0.000 claims description 20
- 239000002184 metal Substances 0.000 claims description 10
- 229910052751 metal Inorganic materials 0.000 claims description 10
- 229910000679 solder Inorganic materials 0.000 claims description 10
- 238000004088 simulation Methods 0.000 claims description 4
- 239000000463 material Substances 0.000 description 5
- 238000002844 melting Methods 0.000 description 2
- 230000008018 melting Effects 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910001128 Sn alloy Inorganic materials 0.000 description 1
- 230000008602 contraction Effects 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000011152 fibreglass Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 230000003685 thermal hair damage Effects 0.000 description 1
Images
Landscapes
- Wire Bonding (AREA)
Abstract
Description
本發明是有關於一種晶片接合方法,且特別是有關於一種覆晶接合方法。 The present invention relates to a wafer bonding method, and in particular to a flip-chip bonding method.
覆晶接合(Flip Chip)是晶片封裝件中一種接合技術。與傳統的打線接合(wire bonding)不同,覆晶接合是將晶片的連接端面向基板,而與基板上的連接墊直接連結。 Flip chip bonding is a bonding technology in chip packaging. Different from traditional wire bonding, flip-chip bonding places the connection end of the chip facing the substrate and directly connects it to the connection pads on the substrate.
然而,在覆晶接合的過程中,可能會因為製程中所需的加熱步驟而導致接合的錯結合(misbonding)。因此,如何提升覆晶接合的接合品質,實已成目前亟欲解決的課題。 However, during flip-chip bonding, misbonding may occur due to the heating steps required in the process. Therefore, how to improve the bonding quality of flip-chip bonding has become an urgent issue to be solved.
本發明提供一種覆晶接合方法,其可以提升晶片與基板的接合品質。 The present invention provides a flip-chip bonding method, which can improve the bonding quality between a chip and a substrate.
本發明的覆晶接合方法包括以下步驟:提供至少一晶片,其中晶片包括多個連接端,且於第一溫度下多個連接端之間具有第一距離;提供至少一基板,其中基板包括多個連接墊,且 於第一溫度下多個連接端之間具有第二距離;以及將基板加熱至第二溫度,以使晶片的多個連接端對應地接合基板的多個連接墊,其中第二溫度高於第一溫度,且第一距離大於第二距離。 The flip-chip bonding method of the present invention includes the following steps: providing at least one chip, wherein the chip includes a plurality of connection terminals, and there is a first distance between the plurality of connection terminals at a first temperature; providing at least one substrate, wherein the substrate includes a plurality of connection pads, and There is a second distance between the plurality of connection terminals at the first temperature; and the substrate is heated to a second temperature so that the plurality of connection terminals of the chip are correspondingly joined to the plurality of connection pads of the substrate, wherein the second temperature is higher than the first temperature. a temperature, and the first distance is greater than the second distance.
在本發明的一實施例中,於將基板加熱至第二溫度的步驟中,為將基板整體加熱至第二溫度。 In one embodiment of the present invention, in the step of heating the substrate to the second temperature, the entire substrate is heated to the second temperature.
在本發明的一實施例中,晶片各個連接端包括:金屬柱及位於金屬柱上的焊料。 In an embodiment of the present invention, each connection end of the chip includes: a metal pillar and solder located on the metal pillar.
在本發明的一實施例中,基板的熱膨脹係數大於晶片的熱膨脹係數。 In an embodiment of the invention, the thermal expansion coefficient of the substrate is greater than the thermal expansion coefficient of the wafer.
在本發明的一實施例中,第一距離與第二距離的差值介於10微米至20微米。 In an embodiment of the present invention, the difference between the first distance and the second distance is between 10 microns and 20 microns.
在本發明的一實施例中,各個晶片的連接端的數量大於兩個,且第一距離為各個晶片中具有最大間距的兩個連接端者;且各個基板的連接墊的數量大於兩個,且第二距離為各個基板中具有最大間距的兩個連接墊者。 In an embodiment of the present invention, the number of connection terminals of each chip is greater than two, and the first distance is the two connection terminals with the largest distance in each chip; and the number of connection pads of each substrate is greater than two, and The second distance is the two connection pads with the largest distance between each substrate.
在本發明的一實施例中,覆晶接合方法更包括以下步驟:提供模擬基板,其包括多個量測點;量測於第一溫度及第二溫度下多個量測點之間的距離,以獲得量測結果;以及藉由第一距離及量測結果設計第二距離。 In an embodiment of the present invention, the flip-chip bonding method further includes the following steps: providing a simulated substrate including a plurality of measurement points; measuring the distance between the plurality of measurement points at the first temperature and the second temperature. , to obtain the measurement results; and design the second distance based on the first distance and the measurement results.
在本發明的一實施例中,於提供至少一晶片的步驟中為提供多個晶片;於提供至少一基板的步驟中為提供多個晶片;且於提供多個基板的步驟中,多個基板為置於基板框架內。 In an embodiment of the present invention, in the step of providing at least one chip, a plurality of wafers are provided; in the step of providing at least one substrate, a plurality of wafers are provided; and in the step of providing a plurality of substrates, the plurality of substrates To be placed within the base frame.
在本發明的一實施例中,晶片與基板為一對一方式配置。 In an embodiment of the present invention, the chip and the substrate are arranged in a one-to-one manner.
基於上述,本發明的覆晶接合方法可以使晶片與基板之間具有較佳的接合品質。 Based on the above, the flip-chip bonding method of the present invention can achieve better bonding quality between the chip and the substrate.
100:晶片 100:wafer
110:金屬柱 110:Metal pillar
120:焊料 120:Solder
130:連接端 130:Connection end
200:基板 200:Substrate
210:連接墊 210:Connection pad
220:元件 220:Component
300:基板框架 300:Substrate frame
400:模擬基板 400:Analog substrate
410:量測點 410:Measurement point
L1:第一距離 L1: first distance
L2:第二距離 L2: second distance
L3:第三距離 L3: The third distance
L4:距離 L4: distance
S11、S12、S21、S30、S40:步驟 S11, S12, S21, S30, S40: steps
圖1A至圖1D是依照本發明的一實施例的一種覆晶接合方法的側視示意圖。 1A to 1D are schematic side views of a flip-chip bonding method according to an embodiment of the present invention.
圖2是依照本發明的一實施例的一種覆晶接合方法的上視示意圖。 FIG. 2 is a schematic top view of a flip-chip bonding method according to an embodiment of the present invention.
圖3是依照本發明的一實施例的一種覆晶接合方法的部分流程示意圖。 FIG. 3 is a partial flow diagram of a flip-chip bonding method according to an embodiment of the present invention.
圖4是依照本發明的一實施例的一種覆晶接合方法的側視示意圖。 FIG. 4 is a schematic side view of a flip-chip bonding method according to an embodiment of the present invention.
以下將參照本實施例之圖式以更全面地闡述本發明。然而,本發明亦可以各種不同的形式體現,而不應限於本文中所述之實施例。圖式中的層、區域或元件的尺寸可能會為了清楚起見而放大。相同或相似之參考號碼表示相同或相似之元件,以下段落將不再一一贅述。另外,實施例中所提到的方向用語,例如:上或下,僅是參考附加圖式的方向。因此,使用的方向用語是用 來說明並非用來限制本發明。 The present invention will be described more fully below with reference to the drawings of this embodiment. However, the present invention may also be embodied in various forms and should not be limited to the embodiments described herein. The dimensions of layers, regions or elements in the drawings may be exaggerated for clarity. The same or similar reference numbers indicate the same or similar components, and will not be repeated one by one in the following paragraphs. In addition, the directional terms mentioned in the embodiments, such as up or down, are only for reference to the directions in the attached drawings. Therefore, the directional term used is to use are used to illustrate but not to limit the invention.
請參照圖1A,提供晶片100。晶片100包括多個連接端130,且於第一溫度下多個連接端130之間具有第一距離L1。
Referring to FIG. 1A , a
在一實施例中,連接端130的數量可以依據設計上的需求加以調整。如圖1A所示,若單一個晶片100的連接端130的數量為大於兩個,且第一距離L1所指為晶片100在其具有最大尺寸方向(如:長度方向)上,具有最大間距的兩個連接端130者。
In one embodiment, the number of
在一實施例中,連接端130的結構可以包括金屬柱110以及焊料120。焊料120位於金屬柱110上(於圖1A中的下方)。金屬柱110在熱脹冷縮的過程中,可能可以提供較佳的緩衝。
In one embodiment, the structure of the
在一實施例中,金屬柱110的熔點大於焊料120的熔點。舉例而言,金屬柱110的材質例如為銅,且焊料120的的材質例如為錫的合金。
In one embodiment, the melting point of the
請參照圖1B,提供基板200。基板200包括多個連接墊210,且於第一溫度下多個連接端130之間具有第二距離L2。連接墊210位於基板200的一表面上。
Referring to FIG. 1B , a
在一實施例中,連接墊210的數量或配置方式可以對應於後續將被接合於其上的晶片100而加以調整。如圖1B所示,若單一個基板200的連接墊210的數量為大於兩個,且第二距離L2所指為在對應的晶片100的最大尺寸方向(如:晶片100的長度方向)上,具有最大間距的兩個連接墊210者。
In one embodiment, the number or arrangement of the
請參照圖2及圖1B,在一實施例中,多個基板200可以
被置於基板框架300內。並且,在後續的過程中,於基板框架300內的各個基板200可以與對應的一個晶片100相接合。
Please refer to FIG. 2 and FIG. 1B. In one embodiment,
在一實施例中,基板200可以包括硬板(如:玻璃板、玻璃纖維板(如:FR4板);但不限)。在一實施例中,基板200可以為硬質的印刷電路板。
In one embodiment, the
在一實施例中,基板200整體的熱膨脹係數(coefficient of thermal expansion,CTE)大於後續將被接合於其上的晶片100整體的熱膨脹係數。
In one embodiment, the entire coefficient of thermal expansion (CTE) of the
值得注意的是,於基板200的一表面上,可以具由其他在結構及/或材質上相同或相似於連接墊210的其他元件220。然而,於本文中所指的「連接墊210」為後續適於晶片100接合於其上者。但是,本發明並未限定前述其他元件220是否能與其他未繪示的元件相結合。也就是說,前述其他元件220雖不與晶片100相接合,但仍可與其他未繪示的元件相結合。另外,為清楚表示,於圖式中並未一一標示所有的連接墊210或其他元件220。
It is worth noting that, on a surface of the
在本實施例中,第一距離L1大於第二距離L2。在一實施例中,第二距離L2的設計方式可以詳如後述。 In this embodiment, the first distance L1 is greater than the second distance L2. In an embodiment, the second distance L2 may be designed in detail as described below.
請參照圖1B及圖1C,將基板200加熱至第二溫度,且於第二溫度下多個連接端130之間具有第三距離L3。第三距離L3的定義方式可以相同或相似於前述的第二距離L2。
Referring to FIG. 1B and FIG. 1C , the
在本實施例中,由於熱膨脹的關係,因此第三距離L3大於第二距離L2。在一實施例中,第一距離L1與第二距離L2的差 值大於或等於10微米(micrometer,μm),例如:介於10微米(micrometer,μm)至20微米。 In this embodiment, due to thermal expansion, the third distance L3 is greater than the second distance L2. In one embodiment, the difference between the first distance L1 and the second distance L2 The value is greater than or equal to 10 micrometer (micrometer, μm), for example: between 10 micrometer (micrometer, μm) and 20 micrometer.
請參照圖1A、圖1C及圖1D,於將基板200加熱至第二溫度之後,使晶片100的多個連接端130對應地接合基板200的多個連接墊210。在一實施例中,晶片100的連接端130與基板200的連接墊210可以是以一對一的方式接合。
Please refer to FIG. 1A , FIG. 1C and FIG. 1D . After the
在一實施例中,於將基板200加熱至第二溫度以使晶片100的連接端130對應地接合基板200的連接墊210的步驟中,為將基板200整體加熱至第二溫度。
In one embodiment, in the step of heating the
在一實施例中,為降低晶片100的熱損傷,於使晶片100的連接端130對應地接合基板200的連接墊210的步驟中,基本上不會將晶片100整體加熱至第二溫度。
In one embodiment, in order to reduce thermal damage to the
在一實施例中,連接端130的焊料120於第二溫度的環境下可以至少部分的熔融或軟化;然後,使熔融或軟化的焊料120與對應的連接墊210相接觸;然後,藉由降溫步驟,以使焊料120固化而使晶片100固定且接合於基板200上。
In one embodiment, the
在一實施例中,於定義第二距離L2及/或第三距離L3的方向上,基板200的尺寸大於或等於10公釐(millimeter,mm)。因此,於將晶片100與基板200相結合的過程中,若考量熱脹的影響,則可以提升晶片100與基板200的接合品質。
In one embodiment, in the direction defining the second distance L2 and/or the third distance L3, the size of the
另外,為了可藉由前述的方式提升晶片100與基板200的接合品質,基板200的第二距離L2的設計方式可以如下所述。
In addition, in order to improve the bonding quality between the
請參照圖3及圖4,可以提供模擬基板400。模擬基板400的材質可以相同或相似於基板200。模擬基板400的一表面上可以包括多個量測點410。量測點410的數量及/或位置可以依據量測上的需求而加以調整。舉例而言,可以參考晶片100的連接端130的數量及/或位置,以設計對應的量測點410。
Referring to FIGS. 3 and 4 , an
分別於第一溫度及第二溫度下,量測兩個量測點410之間的距離L4,以獲得對應的量測結果。舉例而言,由於模擬基板400的材質可以相同或相似於基板200,因此,可以藉由量測點410之間在不同溫度下的距離變化,而可以獲得基板200的熱膨脹係數。並且,可以藉由前述的熱膨脹係數,而調整基板200的第二距離L2設計,而使基板200在第二溫度下的第三距離L3相同或相似於晶片100的第一距離L1。舉例而言,第二距離L2可以為第一距離L1除兩個量測點410之間的距離L4在第二溫度及第一溫度下的膨脹比例。
The distance L4 between the two
基於上述,如圖3所示,在一實施例中,覆晶接合方法可以包括以下步驟。 Based on the above, as shown in FIG. 3 , in one embodiment, the flip-chip bonding method may include the following steps.
步驟S11:提供模擬基板,其包括多個量測點。 Step S11: Provide a simulation substrate including a plurality of measurement points.
步驟S12:量測於第一溫度及第二溫度下多個量測點之間的距離,以獲得量測結果。 Step S12: Measure distances between multiple measurement points at the first temperature and the second temperature to obtain measurement results.
步驟S21:提供晶片,其包括多個連接端,且於第一溫度下多個連接端之間具有第一距離。 Step S21: Provide a chip including a plurality of connection terminals and a first distance between the plurality of connection terminals at a first temperature.
步驟S30:藉由第一距離及量測結果設計基板,其中基板 包括多個連接墊,且於第一溫度下多個連接端之間具有第二距離,其中第一距離大於第二距離。 Step S30: Design the substrate based on the first distance and measurement results, where the substrate It includes a plurality of connection pads and has a second distance between the plurality of connection terminals at a first temperature, wherein the first distance is greater than the second distance.
步驟S40:將基板加熱至第二溫度,以使晶片的多個連接端對應地接合基板的多個連接墊,其中第二溫度高於第一溫度。 Step S40: heating the substrate to a second temperature, so that the plurality of connection terminals of the wafer are correspondingly bonded to the plurality of connection pads of the substrate, wherein the second temperature is higher than the first temperature.
綜上所述,本發明的覆晶接合方法可以使晶片與基板之間具有較佳的接合品質。 To sum up, the flip-chip bonding method of the present invention can achieve better bonding quality between the chip and the substrate.
S11、S12、S21、S30、S40:步驟 S11, S12, S21, S30, S40: steps
Claims (6)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW111122403A TWI813341B (en) | 2022-06-16 | 2022-06-16 | Flip chip bonding method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW111122403A TWI813341B (en) | 2022-06-16 | 2022-06-16 | Flip chip bonding method |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI813341B true TWI813341B (en) | 2023-08-21 |
TW202401730A TW202401730A (en) | 2024-01-01 |
Family
ID=88585825
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW111122403A TWI813341B (en) | 2022-06-16 | 2022-06-16 | Flip chip bonding method |
Country Status (1)
Country | Link |
---|---|
TW (1) | TWI813341B (en) |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050282311A1 (en) * | 2002-12-18 | 2005-12-22 | Yu-Wen Chen | Flip-chip substrate and flip-chip bonding process thereof |
TW201419462A (en) * | 2012-11-01 | 2014-05-16 | 矽品精密工業股份有限公司 | Semiconductor package disposed on an adhesive layer and method thereof |
-
2022
- 2022-06-16 TW TW111122403A patent/TWI813341B/en active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050282311A1 (en) * | 2002-12-18 | 2005-12-22 | Yu-Wen Chen | Flip-chip substrate and flip-chip bonding process thereof |
TW201419462A (en) * | 2012-11-01 | 2014-05-16 | 矽品精密工業股份有限公司 | Semiconductor package disposed on an adhesive layer and method thereof |
Also Published As
Publication number | Publication date |
---|---|
TW202401730A (en) | 2024-01-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH10256315A (en) | Semiconductor chip bonding pad and its formation | |
JPH1013007A (en) | Wiring board with solder bump, its manufacturing method, and flattening tool | |
JP6064705B2 (en) | Semiconductor device manufacturing method and semiconductor mounting substrate | |
JP3296130B2 (en) | Electronic component soldering method | |
JP2009224471A (en) | Electronic component and method for manufacturing the same | |
TW201528448A (en) | Wiring substrate and method for mounting a semiconductor component on the wiring substrate | |
CN114843254A (en) | Mini LED backlight module and its manufacturing method | |
TWI813341B (en) | Flip chip bonding method | |
JP2010123676A (en) | Manufacturing method of semiconductor device and semiconductor device | |
JP2007220954A (en) | Semiconductor device and its mounting method | |
JP3686047B2 (en) | Manufacturing method of semiconductor device | |
US7064451B2 (en) | Area array semiconductor device and electronic circuit board utilizing the same | |
JP2016039181A (en) | Method of manufacturing module | |
JP6304085B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
US20080212301A1 (en) | Electronic part mounting board and method of mounting the same | |
JP2006210566A (en) | Semiconductor device | |
JP2011119505A (en) | Method of mounting semiconductor device | |
JP2705653B2 (en) | Electronic device assembly and method of manufacturing the same | |
US12108543B2 (en) | Testing substrate and manufacturing method thereof and probe card | |
JP4260766B2 (en) | Semiconductor device | |
JP2000294586A (en) | Semiconductor device and manufacture of the semiconductor device | |
JP7454345B2 (en) | Semiconductor devices and their manufacturing methods, and electronic equipment | |
JP3757895B2 (en) | Semiconductor device | |
TWI693644B (en) | Structure for packaging and method for manufacturing the same | |
JPH0738225A (en) | Semiconductor device and its manufacturing method |