TW432569B - IC die formed with a built-in stress test pattern and its manufacturing method - Google Patents
IC die formed with a built-in stress test pattern and its manufacturing method Download PDFInfo
- Publication number
- TW432569B TW432569B TW88113348A TW88113348A TW432569B TW 432569 B TW432569 B TW 432569B TW 88113348 A TW88113348 A TW 88113348A TW 88113348 A TW88113348 A TW 88113348A TW 432569 B TW432569 B TW 432569B
- Authority
- TW
- Taiwan
- Prior art keywords
- metal
- integrated circuit
- item
- scope
- patent application
- Prior art date
Links
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
Abstract
Description
^432569^ 432569
五、發明說明(1) 【發明之範圍 本發明係有關於一種形成有内建應力測試圖汽 (b u i 11 - i n s t r e s s t e s t p a 11 e r η )的積體電路卞 di 一…及其方法,且特別係一種利用兩..晷金屬夹有明粒( 層的雙金屬方法,將内建應力測試圖案形成於每 绝緣 角i,之後經由封裝於一模造合成物内,以妖 晶粒的 粒的方法。 …、循環剛試晶 【發明之背景】 在積體電路(1C)裝置的製造過裎中,常見, 品疋由於應力(stress)和受力變形( 的失敗成 :原因可能是材料内形成混亂、t過多的晶格空位導,。 '、也雜質所引發的内力」製程中產生的熱梯度,以 與不 質接合在一起之後形成的溫度改變。舉例來說,及,同材 晶系、複晶系或單晶系的氣相沈積材料都舍右不命是非 中顯現出較大内應力。 都會在沈積的過程 _ 此種應力和受力變形的問題經常發生在一曰 ,材質的薄膜形成的時候。這些不同的材質可:^ ^有不 氧化物、金屬導體層、保護介電層及用於封裝^ =矽、矽 。晶圓構成通常包含有半導體—介電層 ⑴式結構,其特別容易因各種材料的熱膨脹係數不同了 而產生差異性膨脹引發(expansi〇n__induced)的應力。 此外,不同材料的各種薄膜可能在沈積過程中有内應力產 生,如此便會更進一步增加熱引發(thermaUy_induced )的應力。V. Description of the invention (1) [Scope of the invention The present invention relates to an integrated circuit 卞 di a with a built-in stress test pattern steam (bui 11-instresstestpa 11 er η), a method thereof, and particularly a kind of Using the two-metal method of bimetal sandwiching bright particles (layers), a built-in stress test pattern is formed at each insulation angle i, and then encapsulated in a molding compound, and the method of demonizing grains ... 4. Cyclic just-trial crystal [Background of the invention] In the manufacturing of integrated circuit (1C) devices, it is common that the failure of the product due to stress and deformation is caused by the confusion in the material, t too many lattice vacancies, ', and internal forces caused by impurities' thermal gradient generated in the process to change with the temperature formed after bonding with the inhomogeneity. For example, the same material crystal system, complex Vapor deposition materials of crystalline or single crystal systems show a large internal stress when they are right or wrong. Both will be in the process of sedimentation _ This kind of stress and deformation problems often occur in one day, the film of material When it is completed, these different materials can be: ^ ^ There are no oxide, metal conductor layer, protective dielectric layer and used for packaging ^ = silicon, silicon. The wafer composition usually includes a semiconductor-dielectric layer structure, It is particularly easy to produce differential expansion induced stress due to different thermal expansion coefficients of various materials. In addition, various films of different materials may have internal stress generated during the deposition process, which will further increase the thermal initiation. (ThermaUy_induced) stress.
B4325S 9B4325S 9
為決定上述應力在IC裝置内的值及不利的影響 裝置的品質控制或可靠性的測定便顯得相當=马何, 封農時的可靠性問題通常涉及沈積於矽表面上雄對於ic 否有龜裂(cracking)產生,使用冷敎交替的勒/膜層是 异t、t ^ …乂#的熱循環測叫 異m i —,另也可藉由獲得不同材料介面的膨脹係數: 異所導致的熱機械應力來判定。 、數差 對於由大體上為四方形的晶粒所組成的丨c裝 ^ 已發現差異性膨脹引發應力形成最嚴重的區^ θ而言, 落,且大都以剪應力的形式存在材料層之間, 重影響介電層與金屬層之間的絕緣,並且會進二會嚴 氧化物層與矽表面之間的黏著,@呈現各種可靠:矽 不利影響。由於大多數用於形成金屬層、介電岸的 的材料是固定不能改變的,因此IC封裝時彈性ς 11緣層 的選擇便成為一重要的因素,其選擇必須使上/ 成物 生減至最低。為此,κ測試晶粒上需形成有内建的:= 試圖案,以評估出材料間不同膨脹係數 * 測 。 取所座生的不良影響 【發明之目的】 本發明的目的便欲提供一種形成有内建應力測試 的IC晶粒,其不會有以傳統測試方法造成對丨c封裝茶In order to determine the value of the above-mentioned stress in the IC device and adversely affect the quality control or reliability of the device, the measurement appears to be quite equivalent = Ma Ho. The reliability problem when the farmer is closed usually involves depositing on the silicon surface. Cracking (cracking) occurs. The thermal cycle measurement using cold-headed alternating Le / film layers is iso t, t ^… 乂 # is called iso mi —. It can also be obtained by the expansion coefficient of different material interfaces: Thermal mechanical stress. The difference between the number and the number of c is composed of generally square grains. It has been found that the area where the differential expansion induces the most serious stress formation ^ θ, falls, and most of the material layers exist in the form of shear stress. At the same time, the insulation between the dielectric layer and the metal layer is seriously affected, and the adhesion between the oxide layer and the silicon surface will be severed. @Presence of various reliability: the adverse effects of silicon. Since most of the materials used to form metal layers and dielectric banks are fixed and cannot be changed, the choice of the elastic edge 11 layer becomes an important factor in IC packaging, and its selection must reduce the top / product generation to lowest. For this purpose, a built-in: = test pattern must be formed on the κ test grain to evaluate the different expansion coefficients between the materials. Taking the adverse effects of the present invention [Objective of the invention] The purpose of the present invention is to provide an IC die with a built-in stress test, which will not cause the c-packaged tea to cause the traditional test method.
1 ^ / ti|G LL· / I 圖 本發明的另一目的在於提供一種形成有内建應 案的IC晶粒’其可輕易在製程過程中被製作出來 本發明的又一目的在於提供一種形成有内建應力測試1 ^ / ti | G LL · / I FIG. Another object of the present invention is to provide an IC die with a built-in solution, which can be easily fabricated during the manufacturing process. Another object of the present invention is to provide a Built-in stress test
第5頁 1 P4 325 6 9 _ p、發明說明(3) 圖案的I c晶粒,其相較於一般的晶粒製作不需額外的製程 步驟。 本發明的再一目的在於提供一種形成有内建應力測試 圖案的I c晶粒,係於晶粒的四他角落處形成有内建應力測 試圖案。 本發明的又一目的在於提供一種形成有内建應力測試 圖案的IC晶粒’其具有至少兩個應力測試圖案分別形成於 四個角落之一。 本發明的再一目的在於提供一種形成有至少兩個應力 測試圖案的I c晶粒’其中每一圖案係於矽基板上先形成一 介電層’再依序形成一第—金屬層、一介電絕緣材料層及 第一金屬層’最後晶粒再被包裝於一模造合成物内。 '另’本發明的目的欲提出一種測試I C晶粒封裝後熱機 械應力的方去’藉由提供I c晶粒至少兩個角落上有内建的 ,力測試圖案,;[C晶粒在封裝後以熱循環測試’再探測測 試圖案中第—和第二金屬層,以決定漏電流與熱機械應力 機械ί ΐ Π : Τ Π =提供一種測試1C晶粒封褒後熱 試圖宰,勺八/藉在1 c晶粒的一角洛區域内建應力測 L剖全凰伙匕5 一形成線性金屬導.線的一第一金屬層及一形成 【發明之概的述第】二金屬美-犧Page 5 1 P4 325 6 9 _ p. Description of the invention (3) The pattern of I c grains does not require additional process steps compared to ordinary grain fabrication. It is still another object of the present invention to provide an I c crystal grain with a built-in stress test pattern. The built-in stress test pattern is formed at four corners of the grain. Yet another object of the present invention is to provide an IC die 'having a built-in stress test pattern, which has at least two stress test patterns formed at one of four corners, respectively. A further object of the present invention is to provide an I c die with at least two stress test patterns formed therein, wherein each pattern is formed on a silicon substrate firstly to form a dielectric layer, and then sequentially form a first-metal layer, a The dielectric insulating material layer and the first metal layer are finally packaged in a molding compound. 'Another' purpose of the present invention is to propose a method for testing the thermomechanical stress after IC die packaging. By providing at least two corners of the IC die with built-in, force test patterns, [C die in After the package, the thermal cycle test is used to detect the first and second metal layers in the test pattern to determine the leakage current and the thermomechanical stress mechanism. Ϊ́ Π: Τ Π = provides a test for 1C die sealing after thermal sealing, spoon Eight / By using the built-in stress measurement in the corner area of the 1 c grain, the L-shaped profile is completely formed. 5 A linear metal guide is formed. A first metal layer of the wire and a formation [the general description of the invention] the second metal beauty -sacrifice
試圖發!之目的,提供-種形成有内建應力測 术幻積體電路晶粒及其方法DTrying to post! The purpose of this invention is to provide a kind of circuit chip with built-in stress measurement phantom product and its method.
r 五、發明說明¢4) 在一較佳實施例中’具有内建應力測試圖案的1C晶粒 其矽基板上有四個角落區域,並且至少有〜兩盲_意—力測試圖 案分別形成在四個區域之一,測試圖案包含一介U才料層 沈積在矽某板上,接蓍形成多數個第一金之對角排 列的線性金屬導線,接著沈積一電性絕緣材料層於金屬導 線的頂面’最後形成多數個L型第二金屬#質的金屬—條, 其以L型的兩邊平行於角落區域兩邊的方式排列,並與金 屬導線重疊,使電性絕緣材料層介於之間。 I C晶粒中形成的内建應力測試圖案,其每個[型金屬 條s電!·生連接至作為接觸探點的接觸墊,可有三個應力測 忒$形成在角落區域,第四個角落區域則形成一對準記號 。把樣的I C晶粒為形成於一矽晶圓上的多數晶矽之一,l 型的金屬條可包含介於約二至十條的數目。 L型的金屬條數目較要是介於三至五條,a間可形成 互為I^ Ϊ排列’ L型金屬條重疊於金屬導線上,使其由 上:圖土f’L型的兩邊與金屬導線呈心。的相交,金屬 導線:。條可由銘或紹合金製A。晶粒將更進-步以-模邊a成物完成封裝。 _七^ ^ t更針對揭露―種K晶粒封裝後進行測試熱機械 由提供一積體電路晶粒1包含-具有四 、丨Μ圖:丄古石基板,以及至少兩個應力測試圖案。應力 淠二&二^ b ~介電材料層形成於矽基板,一以第一金屬 所個對角排列的線性金屬導線,-電性絕緣材 料7 “屬導線的頂& ’及一以第二金屬所形成的複r V. Description of the invention ¢ 4) In a preferred embodiment, the 1C die with a built-in stress test pattern has four corner regions on the silicon substrate, and at least ~ two blind_intention-force test patterns are formed respectively In one of the four areas, the test pattern includes a U material layer deposited on a silicon plate, and then a plurality of linear metal wires arranged diagonally of the first gold are formed, and then an electrically insulating material layer is deposited on the metal wires. The top surface 'of the L-shaped second metal metal strip is finally formed, which is arranged in such a way that the two sides of the L-shape are parallel to the two sides of the corner area, and overlap with the metal wires, so that the layer of the electrically insulating material is interposed therebetween. between. Built-in stress test patterns formed in IC grains, each of which [type metal strip s electric! · When connected to the contact pad as a contact probe, three stress measurements can be formed in the corner area, and an alignment mark is formed in the fourth corner area. The sample IC chip is one of most crystalline silicon formed on a silicon wafer, and the l-shaped metal bar may include a number between about two and ten. The number of L-shaped metal strips is between three and five. A can form an I ^ Ϊ arrangement with each other. 'L-shaped metal strips are superimposed on the metal wire, so that it is from above. The lead is in the heart. Intersect, metal wire :. Strips can be made of A or Shao alloy A. The die will go one step further to complete the package with the die edge a. _Q ^^^ t is more targeted at the disclosure-a kind of K die is tested for thermal mechanical packaging. An integrated circuit die 1 is provided-which has four, four, and four pictures: an ancient stone substrate, and at least two stress test patterns. Stress 2 & 2 ^ b ~ The dielectric material layer is formed on a silicon substrate, a linear metal wire arranged diagonally by the first metal,-an electrically insulating material 7 "belonging to the top of the wire & Secondary metal
*43256 9 的兩 線, 於 試積 的位 方法 驟; 步驟 三個 更包 驟, 導線 積體 循環 的次 他目 施例 五、發明說明(5) 數個L型的金屬條,以其L型 方式排列,並重疊於金屬導 間。接著包裝積體電路晶粒 體電路封裝;再以熱循環測 後探測金屬導線與金屬條間 熱機械應力。 此一測試熱機械應力的 聚合材質之模造合成物的步 作為探測接觸點之接觸墊的 試圖案於四個角落區域的任 於第四個角落區域的步驟; 形成金屬導線和金屬條的步 形成厚度約為0.5 /zm的金屬 屬條的步驟;以及更包含將 一55 °C至150 °C的多數次冷熱 數至少為1 0次’或冷熱循環 為讓本發明之上述和其 顯易懂,下文特舉一較佳實 細說明如下。 【圖式說明】 第1圖為多數個[C晶粒 晶粒上設有本發明之内建應 第2圖為圖1之IC晶粒 平面放大圖。 使%二於角域兩邊的 C緣金屬層介於之 k合成物内以形成— 賤電路封裝至w、+1積 彳衣至 > 十次;最 以測得其電流以決定 ^包含包裝積體電路於— 更包含電性連接金屬條至 :更包含形成三個應力測 區域,及形成一對準記號 含以鋁或鋁合金其卡之一 或以鋁或鋁合金其尹之一 和厚度約為1 〇 β m的該金 電路封裝置於溫度介於約 的步驟’而冷熱循環的次 數介於1 0至1 0 0 0次之間。 的、特徵、和優點能更明 ,並配合所附圖式,作詳 形成於一石夕基板上的上視圖, 力測試圖案。 角落具有内建應力測試圖案的* 43256 9 two wires are used in the trial product bit method; the step three is more inclusive, and the wire product is circulated for a second time. Example V. Description of the invention (5) Several L-shaped metal bars, with their L-shape Lined up and overlapped between metal guides. Next, package the integrated circuit die and body circuit package; and then detect the thermo-mechanical stress between the metal wire and the metal strip after the thermal cycle test. This step of molding a composite material of polymer material for testing thermomechanical stress is used as a test pattern for detecting a contact pad of a contact point in any of the four corner regions. The step of forming a metal wire and a metal strip is formed. A step of a metal strip having a thickness of about 0.5 / zm; and further comprising at least 10 times of the number of cold and hot times of 55 ° C to 150 ° C, or a cycle of cold and heat to make the above and the present invention easier to understand The following is a detailed description of the following. [Explanation of the drawings] FIG. 1 is a large number of [C crystal grains with the built-in application of the present invention on the crystal grains. FIG. 2 is an enlarged plan view of the IC crystal grains of FIG. 1. Let the C edge metal layers on the two sides of the corner area be formed in the k compound—base circuit package to w, +1 product to > ten times; most of its current is measured to determine ^ include packaging The integrated circuit includes — further comprising electrically connecting metal strips to: further includes forming three stress measurement areas, and forming an alignment mark containing one of aluminum or aluminum alloy cards or one of aluminum or aluminum alloys and one of them The gold circuit package having a thickness of about 10 μm is placed in a step with a temperature of about 100 ′, and the number of cold and hot cycles is between 10 and 100. The features, characteristics, and advantages can be made clearer, and in accordance with the accompanying drawings, the top view formed on a Shixi substrate and a force test pattern are detailed. Corners with built-in stress test patterns
[4^256 五、發明說明(6) 特 第3圖為圖2之内建應力測試圖案的平面放大圖, 別顯示其具有的金屬導線和L型金屬條。 顯 _ 第4圖為本發明内建應力測試圖案的剖面放大圖, 不金,層1和金屬層2之間夾有一絕緣層。 、 第5 A〜D圖為本發明應力測試圖案在不同絕緣層形 成厚度及過蝕刻時間條件的測試結果3 第6 A〜C圖為本發明應力測試圖案不同的實施例態 樣。 、第7圖為以圖5 a〜D中測試結果所繪出熱循環測試 =人數增加所對應產生圖案失效的曲線。 【實施例說明】 本發明揭露—種於I C晶粒的四個角落處形成至少兩個 建f力測試圖案的結構及其方法。基本上,應力測試圖 個:Ϊ =在-矽基板上沈積一介電材料層,接荖形成多數 雷# @络f材質之對角排列的線性金屬導線,接著沈積一 第二金Ϊ 層於金屬導線的頂®,最後形成多數個L塑 兩邊的太立令屬條,其以T,型的兩邊平行於角落I域 介於之間' 一 1」.並與金屬導線重叠—,使電性絕緣材料層 本發明可用於評估不同的製 材質,特別能評估IC封裝中:件及形成晶粒的使用 程中採用的新模造製程。在應=模造合成物或封裝過 屬條和每一金屬導線皆電性連’接至^\圖案内’每一L型金 得流過金屬條和金屬導線的電流探剛用的一接觸塾,使 —恶電流流過時都能被測 第9頁 ®4 32 5 b ^ 五、發明說明(7) 得。採用的新型應力測試圖案係藉由利用—兩一層,金屬忐有— 絕緣層的雙金屬方法’可預測不同材料層間,或銲接線與 封裝材料之間的熱機械應勺。此雙金屬應力圖案最適於形 成在角落或角落區域原因是封裝程序後’角落區-域通飞 是熱機械應力的集中處。兩層金屬層都是以一般丨c製作時 的製程沈積形成,不需額外的罩幕或光微影程序。首先利 用傳統的金屬沈積步驟,例如~濺鑛製程沈積金屬層,接 著將之蝕刻形成特定的圖案。舉例來說,先沈積一銘或鋁 合金材質的金屬層1,接著蝕刻成位於丨C晶粒—角落區域 的一對角排列的線性金屬導線;同樣地,沈積一導電金屬 層2 ’再蝕刻成L型的金屬條於一絕緣層的頂面,並使絕緣 層位於金屬層1及金屬層2之間。 熱 連接的 層間的 ’當兩 漏電流 藉由建 機械應 本 的應力 成物。 打線時 知以電 力類型 ,在益 «、《、 接觸墊 時,便 金屬層 可用以 間的電 案係内 試IC封 面影響 因此被 的可靠 4 td 應力情況 無法量得 可由兩接 間存在的 預測應力 阻值來表 建於IC晶 裝中包裝 ,即對銲 事先預測 性。 機械應力, 接觸塾處量 電阻會很高 金屬間存有 。此一漏電 立一對照的 力便能藉由 發明的新型 測試圖案方 任何I C封裝 可能造成的 腦模擬的方 /般是指男 測得。通常 ,致使由兩 大量熱應力 流值便代表 實驗數據便 量測金屬層 應力測試圖 法可用於測 後產生的負 斷裂’也能 式也有較佳 金屬層各別 下,兩金屬 電流;然而 觸墊量得一 熱應力值, ,因此,熱 示。 板,且形成 用的模造合 線的影響或 。相較於習[4 ^ 256 V. Description of the invention (6) Special Figure 3 is an enlarged plan view of the built-in stress test pattern of Figure 2. Don't show the metal wires and L-shaped metal strips. The fourth figure is an enlarged sectional view of the built-in stress test pattern of the present invention. It is not gold, and an insulating layer is sandwiched between layer 1 and metal layer 2. Figures A through D are the test results of the stress test pattern of the present invention formed at different insulating layers in thickness and overetching time conditions. Figures 6 A through C are the different embodiments of the stress test pattern of the present invention. Fig. 7 is the curve of the pattern failure corresponding to the increase in the number of people, which is drawn from the test results in Fig. 5 a to D. [Explanation of the Example] The present invention discloses a structure and a method for forming at least two force test patterns at four corners of an IC grain. Basically, the stress test chart is as follows: 沉积 = a layer of dielectric material is deposited on the -silicon substrate, and then forms a majority of the linear metal wires arranged diagonally, and then a second gold 层 layer is deposited on the silicon substrate. The top of the metal wire ® finally forms a number of Tailings bars on both sides of the L plastic. The two sides of the T-shaped parallel to the corner I range between '-1'. And overlap with the metal wire-so that the electrical The present invention can be used to evaluate different manufacturing materials, and can be used to evaluate the new molding process used in IC packages: components and die formation. In the case of the molding compound or the packaging metal bar and each metal wire are electrically connected to the ^ \ pattern, each L-shaped gold has to flow through the metal bar and the metal wire. , So that-can be measured when a bad current flows through the page 9 ® 4 32 5 b ^ V. Description of the invention (7). The new stress test pattern used is to predict the thermo-mechanical response between layers of different materials, or between welding wires and packaging materials by using a bimetal method of “two layers, metal and no insulation”. This bimetallic stress pattern is most suitable for forming in corners or corner areas because the 'corner area-domain pass-through' is the concentration of thermo-mechanical stress after the packaging process. The two metal layers are deposited by a common process during the production process, without the need for additional masks or photolithography procedures. First, a traditional metal deposition step is used, for example, a metal sputter process is used to deposit a metal layer, and then it is etched to form a specific pattern. For example, a metal layer 1 made of aluminum alloy or aluminum alloy is deposited first, and then etched into a pair of diagonally arranged linear metal wires located in the C-corner-corner area; similarly, a conductive metal layer 2 is deposited and then etched An L-shaped metal strip is on the top surface of an insulating layer, and the insulating layer is located between the metal layer 1 and the metal layer 2. The thermal connection between the layers is formed when the two leakage currents are formed by the stress of the construction machinery. When wiring, know the type of electricity. When using «,", and contact pads, the metal layer can be used to test the IC cover of the electrical system. Therefore, the reliable 4 td stress condition cannot be measured and can be predicted by the existence of the connection. The stress resistance value is built in the package of the IC crystal package, that is, the butt welding is predictable in advance. Mechanical stress, the amount of contact, resistance will be very high. This leakage of electricity can be compared with the force of the test pattern invented by any new IC test pattern. Generally, it can be measured by males. In general, two large amounts of thermal stress current values represent experimental data, and the metal layer stress test chart method can be used for negative fractures generated after the measurement. The amount of padding gives a thermal stress value, and therefore, the heat shows. Plate, and the effect of forming a molding line or. Compared to Xi
第10頁 w 五、發明說明(8) 請參照「第1圖」,其繪出本發明晶片佈局的圖示。 晶片佈局1 0形成於一矽基板1 2上,具有多數個I C晶粒1 6, 其可形成於任何尺寸的矽晶圓上’例如為6吋、8吋或1 2吋 的晶圓。每一個I C晶养1 6在四個角落區域的三個位置各設 有一個内建的應力測試圖案2 0,第四個角落則設有一對準 記號(a 1 i g n m e n t m a r k ) 2 2。IC晶粒1 6上的應力測試圖案 數目不一定是三個,也可以是二個,此時其它角落的區域 的位置便設置對準記號2 2。此外’在I C晶粒1 6形成應力測 試圖案時,通常晶粒1 6上並未設置有I C電路。 請參照「第2圖」’其繪示IC晶粒的放大圖。提供的 應力測試圖案2 0位於IC晶粒1 6的三個角落區域,對準記號 22則位於第四個角落。接觸墊26分別利用介層(v丨a ) (未繪示)連接金屬層1和金屬層2 (皆未續^示 > ,詳細的 應力測試圖案放大繪示於「第3圖」。 「圖3」中,利用一雙金屬方法之間夾有一絕緣層構 成應力測試圖案2 0 ’可由「第4圖」的剖面圖更清楚暸解 。在一石夕基板30頂面上首先形成一熱氧化層μ,厚度約於 1 //in〜5 /ze之間,接著,金屬層丄(未繪示)整個沈積在 熱氧化層3 2頂面,再以微影技術定義出多數個對角排列的 線性金屬導線3 6,金屬導線3 6與晶粒3 6兩侧3 8、4 2分別形 成45°相交,形成厚度約在0.5心〜1〇心之間,較佳是 介於i 〜,例如一適當的金屬層i厚度可為l·2パm 。接著’金屬導線上將沈積—介電材f,例如為氧化物或 氮化物的絕緣層40,適當的厚度是介於】㈣〜…之間。Page 10 w V. Description of the invention (8) Please refer to "Figure 1", which illustrates the layout of the wafer of the present invention. The wafer layout 10 is formed on a silicon substrate 12 and has a plurality of IC grains 16 that can be formed on a silicon wafer of any size. For example, it is a 6-inch, 8-inch, or 12-inch wafer. Each of the IC crystals 16 is provided with a built-in stress test pattern 20 at three positions in the four corner regions, and an alignment mark (a 1 i g n m e n t m a r k) 2 2 is provided in the fourth corner. The number of stress test patterns on the IC die 16 is not necessarily three, but may be two. At this time, the positions of the other corner regions are set with alignment marks 22. In addition, when a stress test pattern is formed on the IC grains 16, the IC grains 16 are generally not provided with an IC circuit. Please refer to "Fig. 2" for an enlarged view of the IC die. The provided stress test pattern 20 is located at the three corner areas of the IC die 16 and the alignment mark 22 is located at the fourth corner. The contact pads 26 are respectively connected to the metal layer 1 and the metal layer 2 through a via (v 丨 a) (not shown) (none shown). The detailed stress test pattern is enlarged and shown in "Figure 3". In Figure 3 ", a bimetal method is used to sandwich an insulating layer to form the stress test pattern 20 '. This can be understood more clearly from the sectional view of" Figure 4. "A thermal oxide layer is first formed on the top surface of a stone substrate 30 μ, the thickness is about 1 // in ~ 5 / ze, and then, the metal layer 丄 (not shown) is deposited on the top surface of the thermal oxide layer 3 2 in total, and then a plurality of diagonally arranged The linear metal wire 36, the metal wire 36, and the two sides 3, 3, 4 of the grain 36 respectively form a 45 ° intersection, forming a thickness of between about 0.5 and 10, preferably between i and, for example, A suitable metal layer i may have a thickness of l · 2 パ m. Then, a dielectric material f, such as an insulating layer 40 of oxide or nitride, will be deposited on the metal wire. The appropriate thickness is between ㈣㈣ ... between.
P43256 9 五、發明說明(9) 絕緣層40可藉由一適當的沈積法形成,其中之一是化學氣 相沈積技術。絕緣層4 0表面將形成波浪狀,原因是與金屬 導線3 6之間形成較厚的部份會產生較大的收縮 (shrinkage )。之後,絕緣層4〇頂面上整個沈積一金屬 層2 (未緣示),再以微影技術定義出多數個L型金屬條50 ’如「圖3 、4」所示。其它L型的金屬條48、52和54也 以同樣的製程形成,在微影和蝕刻製程中可利用相同的罩 幕。如「圖3」所示,所有四個l型的金屬條形成與金屬 導線3 6呈4 5 °角的重疊,相較於L型金屬條之間的間距, 金屬導線間的間距小許多。接觸墊與L型金屬條相連,例 如,金屬墊60藉由一金屬線62和一介層(未繪示)電性連 接至L型金屬條5〇 ,金屬墊7〇藉由一金屬線72和一介層 (未繪示)電性連接至L型金屬條54。金屬導線^樣 連接至接觸墊(未繪於「圖3」),共同由接觸墊6 0、70 進盯探測測試以決定,當一電流流經「圖4」的絕緣層4 〇 時’金屬層1與金屬層2之間的電阻值。 第5 A〜D圖」繪示本發明的新型應力測試圖案所 ,得的結果:「圖5 A和5 B」> 別例出IC晶粒在不同角 洛區域具有二個不同的應力測試圖案b、^ 的情形,對 圖案1)而σ L型金屬條的寬度為5〇#m,其間的間距為3〇 ,圖案c的L型金屬條寬度為“^^,間距為55//[11 ;圊 案d的L型金屬條寬度則,間距為iQ _。「圖^ a 」中ic晶粒形成的絕緣層厚度有8〇〇〇a,經4〇秒的過蝕刻 (overetching ) , 「圖5 β」中[c晶粒形成的絕緣層厚P43256 9 V. Description of the Invention (9) The insulating layer 40 can be formed by a suitable deposition method, one of which is a chemical vapor deposition technique. The surface of the insulating layer 40 will be wavy, because a thicker portion formed with the metal wire 36 will cause a larger shrinkage. After that, a metal layer 2 (not shown) is deposited on the top surface of the insulating layer 40, and then a plurality of L-shaped metal bars 50 'are defined by the lithography technique, as shown in "Figs. 3 and 4". The other L-shaped metal strips 48, 52, and 54 are also formed in the same process, and the same mask can be used in the lithography and etching processes. As shown in FIG. 3, all four l-shaped metal bars overlap at a 45 ° angle with the metal wires 36, and the distance between the metal wires is much smaller than the distance between the L-shaped metal bars. The contact pad is connected to the L-shaped metal bar. For example, the metal pad 60 is electrically connected to the L-shaped metal bar 50 through a metal wire 62 and a via (not shown), and the metal pad 70 is connected through a metal wire 72 and A dielectric layer (not shown) is electrically connected to the L-shaped metal strip 54. Metal wires are connected to the contact pads (not shown in "Figure 3"), which are determined by the contact pads 60 and 70 in the star detection test. When a current flows through the insulation layer 4 of "Figure 4", the metal The resistance value between layer 1 and metal layer 2. "Figure 5 A to D" shows the results of the novel stress test pattern of the present invention: "Figures 5 A and 5 B" > Do not exemplify that the IC die has two different stress tests in different angular regions In the case of patterns b, ^, for pattern 1), the width of the σ L-shaped metal strip is 50 # m with a pitch of 30, and the width of the L-shaped metal strip of pattern c is “^^, and the pitch is 55 // [11; the width of the L-shaped metal strip in case d is iQ _. The thickness of the insulating layer formed by the ic grains in "Figure ^ a" is 8000a, and after 40 seconds of overetching (overetching) In Fig. 5 β, the thickness of the insulation layer formed by [c grains]
第12頁 1432569 五、發明說明(ίο) 度為9 0 0 0 A,經40秒的過蝕刻;相似地,「圖5 C」中測 試晶粒形成的絕緣層厚度有8 0 0 0 A,經5 0秒的過蝕刻, 「圖5 D」中測試晶粒形成的絕緣層厚度有9 0 0 0 A,經5 0 秒的過触刻°上述圖_中,經由熱循環測試的次數增加所 對應產生圖案失效的數目資料,可對照「第7圖」所繪出 的結果,可看出,通常會隨著熱循環測試次數增多,產生 較多失效的結果。 「圖5 A〜D」所列的圖案b、c和d只是一種實施例 而已,並非限定本發明所能採用的應力測試圖案,如「第 6 A〜C」圖便是另幾種變化的實施例,任何能配合I C晶 粒的特定圖案或能達成本發明測試目的者皆可作為實施例 的應用。 因此,任何熟習此技藝者,在不脫離本發明之精神和 範圍内,當可作些許之更動與潤飾,而本發明之保護範圍 當視後附之申請專利範圍所界定者為準。 【圖式之符號說明】 1 0晶片佈局 1 2矽基板 1 6 I C晶粒 2 0應力測試圖案 2 2對準記號 26接觸墊 3 0碎基板 3 2熱氧化層Page 12 1432569 V. Description of the invention (ίο) The degree is 9 0 0 0 A, after 40 seconds of over-etching; similarly, the thickness of the insulating layer formed by the test grains in FIG. 5 C is 8 0 0 0 A, After 50 seconds of over-etching, the thickness of the insulating layer formed by the test grains in "Figure 5D" was 9 0 0 A, and after 50 seconds of over-etching ° In the above figure, the number of times of thermal cycling tests increased The corresponding data of the number of pattern failures can be compared with the results drawn in "Figure 7", and it can be seen that usually with the increase of the number of thermal cycle tests, more failure results are produced. The patterns b, c, and d listed in "Fig. 5 A ~ D" are only an example, and are not limited to the stress test patterns that can be used in the present invention. For example, the "6th A to C" diagrams are several other variations. In the embodiment, anyone who can match the specific pattern of the IC die or achieve the purpose of the invention test can be used as the embodiment. Therefore, any person skilled in the art can make some modifications and retouching without departing from the spirit and scope of the present invention, and the protection scope of the present invention shall be determined by the scope of the attached patent application. [Illustration of symbols in the figure] 1 0 chip layout 1 2 silicon substrate 1 6 I C die 2 0 stress test pattern 2 2 alignment mark 26 contact pad 3 0 broken substrate 3 2 thermal oxide layer
第13頁 ψ 鼸4325 6 9Page 13 ψ 鼸 4325 6 9
第14頁Page 14
Claims (1)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW88113348A TW432569B (en) | 1999-08-05 | 1999-08-05 | IC die formed with a built-in stress test pattern and its manufacturing method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW88113348A TW432569B (en) | 1999-08-05 | 1999-08-05 | IC die formed with a built-in stress test pattern and its manufacturing method |
Publications (1)
Publication Number | Publication Date |
---|---|
TW432569B true TW432569B (en) | 2001-05-01 |
Family
ID=21641793
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW88113348A TW432569B (en) | 1999-08-05 | 1999-08-05 | IC die formed with a built-in stress test pattern and its manufacturing method |
Country Status (1)
Country | Link |
---|---|
TW (1) | TW432569B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8487441B2 (en) | 2005-04-14 | 2013-07-16 | Sandisk Technologies Inc. | Rigid wave pattern design on chip carrier substrate and printed circuit board for semiconductor and electronic sub-system packaging |
TWI850996B (en) * | 2023-02-02 | 2024-08-01 | 普思半導體股份有限公司 | Monitoring pattern, detection method and detection system for semiconductor patterning process |
-
1999
- 1999-08-05 TW TW88113348A patent/TW432569B/en not_active IP Right Cessation
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8487441B2 (en) | 2005-04-14 | 2013-07-16 | Sandisk Technologies Inc. | Rigid wave pattern design on chip carrier substrate and printed circuit board for semiconductor and electronic sub-system packaging |
US8878368B2 (en) | 2005-04-14 | 2014-11-04 | Sandisk Technologies Inc. | Rigid wave pattern design on chip carrier substrate and printed circuit board for semiconductor and electronic sub-system packaging |
US9230919B2 (en) | 2005-04-14 | 2016-01-05 | Sandisk Technologies Inc. | Rigid wave pattern design on chip carrier substrate and printed circuit board for semiconductor and electronic sub-system packaging |
TWI850996B (en) * | 2023-02-02 | 2024-08-01 | 普思半導體股份有限公司 | Monitoring pattern, detection method and detection system for semiconductor patterning process |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
Manepalli et al. | Silver metallization for advanced interconnects | |
TWI331785B (en) | ||
US20020186011A1 (en) | Magnetic sensor and manufacturing method therefor | |
Ramm et al. | Interchip via technology for vertical system integration | |
US20110097826A1 (en) | Device and method for detecting stress migration properties | |
US5703287A (en) | Measuring element for a flow sensor | |
CN109920764A (en) | Multilayer thin film structure, application and process for passivation protection of semiconductor chip surface | |
CN115077648A (en) | MEMS mass flow sensor and preparation method thereof | |
JP2007199082A (en) | Testing procedure for integrated circuits | |
TW432569B (en) | IC die formed with a built-in stress test pattern and its manufacturing method | |
US9831139B2 (en) | Test structure and method of manufacturing structure including the same | |
US9553054B2 (en) | Strain detection structures for bonded wafers and chips | |
TW201133735A (en) | Connection pad structure for an electronic component | |
Kähler et al. | Fabrication, packaging, and characterization of p-SOI Wheatstone bridges for harsh environments | |
US6218726B1 (en) | Built-in stress pattern on IC dies and method of forming | |
GB2368973A (en) | Integrated circuit with conductive region at periphery of substrate and bond pads for measuring to detect failure | |
US5907763A (en) | Method and device to monitor integrated temperature in a heat cycle process | |
JPH0288976A (en) | Film quality testing method for conductive film | |
TWI271812B (en) | Method for fabricating a probing pad of an integrated circuit chip | |
TWI229913B (en) | Test feature and test method thereof | |
JPH0290646A (en) | Semiconductor element for test | |
JP3223961B2 (en) | Interlayer film flatness measuring function element and interlayer film flatness evaluation method | |
JPH11145401A (en) | Integrated semiconductor device | |
TWI253121B (en) | Enhancing strength method of suspended membrane leads and substrate contacts | |
TW591748B (en) | Structure of electrical fuse element |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
GD4A | Issue of patent certificate for granted invention patent | ||
MM4A | Annulment or lapse of patent due to non-payment of fees |