TW359878B - Structure of stacked gate memory cell and production process therefor - Google Patents
Structure of stacked gate memory cell and production process thereforInfo
- Publication number
- TW359878B TW359878B TW087100539A TW87100539A TW359878B TW 359878 B TW359878 B TW 359878B TW 087100539 A TW087100539 A TW 087100539A TW 87100539 A TW87100539 A TW 87100539A TW 359878 B TW359878 B TW 359878B
- Authority
- TW
- Taiwan
- Prior art keywords
- shield
- gate
- mos transistor
- memory cell
- production process
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title abstract 2
- 238000009792 diffusion process Methods 0.000 abstract 5
- 238000000151 deposition Methods 0.000 abstract 3
- 238000009413 insulation Methods 0.000 abstract 3
- 229910021420 polycrystalline silicon Inorganic materials 0.000 abstract 3
- 229920005591 polysilicon Polymers 0.000 abstract 3
- 239000000758 substrate Substances 0.000 abstract 3
- 239000003990 capacitor Substances 0.000 abstract 2
- 239000004065 semiconductor Substances 0.000 abstract 2
- 230000005641 tunneling Effects 0.000 abstract 2
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
A structure of stacked gate memory cell and a production process therefor, which comprises: implanting a deep diffusion well in a semiconductor substrate; implanting a second diffusion well in the deep diffusion well; implanting a source/drain diffusion region in the second diffusion well thereby forming a MOS transistor; depositing a tunneling oxide layer on the upper surface of the substrate on a channel region between the source/drain; depositing a polysilicon gate on the tunneling oxide layer on the channel region; depositing an insulation layer on the surface of the semiconductor substrate; forming a stack capacitor on the MOS transistor. The stack capacitor has an insulation layer of polysilicon first shield and connects with the gate through an opening in the insulation layer via a shorted plug. The gate and the first shield will form a floating gate of the MOS transistor. A capacitive dielectric layer is deposited on the first shield, and a polysilicon second shield is deposited on the capacitive dielectric layer. The second shield will form a control gate of the MOS transistor.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW087100539A TW359878B (en) | 1998-01-16 | 1998-01-16 | Structure of stacked gate memory cell and production process therefor |
JP10165570A JPH11214548A (en) | 1998-01-16 | 1998-06-12 | Structure of stacked gate memory cell and its manufacturing method |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW087100539A TW359878B (en) | 1998-01-16 | 1998-01-16 | Structure of stacked gate memory cell and production process therefor |
Publications (1)
Publication Number | Publication Date |
---|---|
TW359878B true TW359878B (en) | 1999-06-01 |
Family
ID=21629356
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW087100539A TW359878B (en) | 1998-01-16 | 1998-01-16 | Structure of stacked gate memory cell and production process therefor |
Country Status (2)
Country | Link |
---|---|
JP (1) | JPH11214548A (en) |
TW (1) | TW359878B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112447738A (en) * | 2019-08-30 | 2021-03-05 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming the same |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10141962A1 (en) * | 2001-08-28 | 2003-03-20 | Koninkl Philips Electronics Nv | Non-volatile semiconductor memory |
JP2007066984A (en) * | 2005-08-29 | 2007-03-15 | Matsushita Electric Ind Co Ltd | Nonvolatile semiconductor memory element and nonvolatile semiconductor memory device using the same |
WO2016122507A1 (en) * | 2015-01-29 | 2016-08-04 | Hewlett-Packard Development Company, L.P. | Dischargeable electrical programmable read only memory (eprom) cell |
JP7186684B2 (en) | 2019-09-17 | 2022-12-09 | 株式会社東芝 | semiconductor equipment |
-
1998
- 1998-01-16 TW TW087100539A patent/TW359878B/en not_active IP Right Cessation
- 1998-06-12 JP JP10165570A patent/JPH11214548A/en active Pending
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN112447738A (en) * | 2019-08-30 | 2021-03-05 | 台湾积体电路制造股份有限公司 | Semiconductor device and method of forming the same |
TWI742824B (en) * | 2019-08-30 | 2021-10-11 | 台灣積體電路製造股份有限公司 | Semiconductor device and method of formation |
US12021155B2 (en) | 2019-08-30 | 2024-06-25 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor device and method of formation |
Also Published As
Publication number | Publication date |
---|---|
JPH11214548A (en) | 1999-08-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6204126B1 (en) | Method to fabricate a new structure with multi-self-aligned for split-gate flash | |
US5231299A (en) | Structure and fabrication method for EEPROM memory cell with selective channel implants | |
US5445981A (en) | Method of making shallow trench source EPROM cell | |
US5811283A (en) | Silicon on insulator (SOI) dram cell structure and process | |
US7164170B2 (en) | Recess gate transistor structure for use in semiconductor device and method thereof | |
US4397077A (en) | Method of fabricating self-aligned MOS devices and independently formed gate dielectrics and insulating layers | |
US20020072155A1 (en) | Method of fabricating a DRAM unit | |
US6432778B1 (en) | Method of forming a system on chip (SOC) with nitride read only memory (NROM) | |
EP0044384A2 (en) | Electrically alterable read only memory cell | |
WO2002015276A3 (en) | Memory cell, memory cell device and method for the production thereof | |
US6740557B1 (en) | Spacer like floating gate formation | |
TW371798B (en) | A static random access memory cell having a trench field plate for increasing capacitance and a method for making such a cell | |
US6440798B1 (en) | Method of forming a mixed-signal circuit embedded NROM memory and MROM memory | |
KR100545144B1 (en) | Reliable policide gate stack with reduced sheet resistance | |
US4951103A (en) | Fast, trench isolated, planar flash EEPROMS with silicided bitlines | |
US6281079B1 (en) | MOS transistor in a single-transistor memory cell having a locally thickened gate oxide, and production process | |
EP1148552A3 (en) | Vertical transistor DRAM cell with stacked storage capacitor and associated method cell | |
TW359878B (en) | Structure of stacked gate memory cell and production process therefor | |
KR960019728A (en) | Semiconductor memory device and manufacturing method thereof | |
EP1302978A3 (en) | Method of making a self-aligned ferroelectric memory transistor | |
US20030205745A1 (en) | DRAM cell having independent and asymmetric source/drain and method of forming the same | |
US5521109A (en) | Method for fabricating a high coupling ratio flash memory with a very narrow tunnel layer | |
US5936273A (en) | High-capacitance dynamic random access memory cell having a storage capacitor on a continuous irregular surface | |
KR100344828B1 (en) | Method for Manufacturing of semiconductor device | |
EP0714133A1 (en) | Twin-well manufacturing process for an EEPROM integrated device with reduced body effect |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MK4A | Expiration of patent term of an invention patent |