TW290713B - - Google Patents
Info
- Publication number
- TW290713B TW290713B TW084113796A TW84113796A TW290713B TW 290713 B TW290713 B TW 290713B TW 084113796 A TW084113796 A TW 084113796A TW 84113796 A TW84113796 A TW 84113796A TW 290713 B TW290713 B TW 290713B
- Authority
- TW
- Taiwan
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/05—Etch and refill
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Local Oxidation Of Silicon (AREA)
- Element Separation (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019940039095A KR0140655B1 (ko) | 1994-12-30 | 1994-12-30 | 반도체 장치의 소자 분리방법 |
KR1019940039093A KR0167599B1 (ko) | 1994-12-30 | 1994-12-30 | 반도체 장치의 소자 분리방법 |
Publications (1)
Publication Number | Publication Date |
---|---|
TW290713B true TW290713B (zh) | 1996-11-11 |
Family
ID=26630827
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW084113796A TW290713B (zh) | 1994-12-30 | 1995-12-23 |
Country Status (5)
Country | Link |
---|---|
US (1) | US5786229A (zh) |
JP (1) | JP2686735B2 (zh) |
CN (1) | CN1052113C (zh) |
DE (1) | DE19549155C2 (zh) |
TW (1) | TW290713B (zh) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100261170B1 (ko) * | 1998-05-06 | 2000-07-01 | 김영환 | 반도체소자 및 그 제조방법 |
US6071783A (en) * | 1998-08-13 | 2000-06-06 | Taiwan Semiconductor Manufacturing Company | Pseudo silicon on insulator MOSFET device |
US6881645B2 (en) * | 2000-08-17 | 2005-04-19 | Samsung Electronics Co., Ltd. | Method of preventing semiconductor layers from bending and semiconductor device formed thereby |
US6649460B2 (en) | 2001-10-25 | 2003-11-18 | International Business Machines Corporation | Fabricating a substantially self-aligned MOSFET |
US7132355B2 (en) * | 2004-09-01 | 2006-11-07 | Micron Technology, Inc. | Method of forming a layer comprising epitaxial silicon and a field effect transistor |
US8673706B2 (en) * | 2004-09-01 | 2014-03-18 | Micron Technology, Inc. | Methods of forming layers comprising epitaxial silicon |
KR101097469B1 (ko) * | 2009-07-31 | 2011-12-23 | 주식회사 하이닉스반도체 | 반도체 장치 및 그 제조방법 |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4758531A (en) * | 1987-10-23 | 1988-07-19 | International Business Machines Corporation | Method of making defect free silicon islands using SEG |
US5108946A (en) * | 1989-05-19 | 1992-04-28 | Motorola, Inc. | Method of forming planar isolation regions |
US4948456A (en) * | 1989-06-09 | 1990-08-14 | Delco Electronics Corporation | Confined lateral selective epitaxial growth |
US5135884A (en) * | 1991-03-28 | 1992-08-04 | Sgs-Thomson Microelectronics, Inc. | Method of producing isoplanar isolated active regions |
US5087586A (en) * | 1991-07-03 | 1992-02-11 | Micron Technology, Inc. | Process for creating fully-recessed field isolation regions by oxidizing a selectively-grown epitaxial silicon layer |
-
1995
- 1995-12-20 JP JP7349078A patent/JP2686735B2/ja not_active Expired - Fee Related
- 1995-12-23 TW TW084113796A patent/TW290713B/zh active
- 1995-12-28 US US08/579,880 patent/US5786229A/en not_active Expired - Lifetime
- 1995-12-29 DE DE19549155A patent/DE19549155C2/de not_active Expired - Fee Related
- 1995-12-30 CN CN95118829A patent/CN1052113C/zh not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
CN1132411A (zh) | 1996-10-02 |
JPH08236611A (ja) | 1996-09-13 |
DE19549155C2 (de) | 2001-09-13 |
JP2686735B2 (ja) | 1997-12-08 |
CN1052113C (zh) | 2000-05-03 |
US5786229A (en) | 1998-07-28 |
DE19549155A1 (de) | 1996-07-04 |