TW202249200A - Semiconductor structure and method of forming semiconductor structure - Google Patents
Semiconductor structure and method of forming semiconductor structure Download PDFInfo
- Publication number
- TW202249200A TW202249200A TW110133839A TW110133839A TW202249200A TW 202249200 A TW202249200 A TW 202249200A TW 110133839 A TW110133839 A TW 110133839A TW 110133839 A TW110133839 A TW 110133839A TW 202249200 A TW202249200 A TW 202249200A
- Authority
- TW
- Taiwan
- Prior art keywords
- thermal interface
- semiconductor device
- interface material
- substrate
- film
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 220
- 238000000034 method Methods 0.000 title claims abstract description 62
- 239000000758 substrate Substances 0.000 claims abstract description 122
- 239000000463 material Substances 0.000 claims abstract description 101
- 230000002093 peripheral effect Effects 0.000 claims abstract description 15
- 239000012778 molding material Substances 0.000 claims description 40
- 229920000642 polymer Polymers 0.000 claims description 20
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims description 15
- 229910052799 carbon Inorganic materials 0.000 claims description 13
- 238000010438 heat treatment Methods 0.000 claims description 13
- 239000000203 mixture Substances 0.000 claims description 8
- 229920005989 resin Polymers 0.000 claims description 5
- 239000011347 resin Substances 0.000 claims description 5
- NIXOWILDQLNWCW-UHFFFAOYSA-N acrylic acid group Chemical group C(C=C)(=O)O NIXOWILDQLNWCW-UHFFFAOYSA-N 0.000 claims description 4
- 238000005096 rolling process Methods 0.000 claims description 3
- 239000012528 membrane Substances 0.000 claims 1
- 239000010410 layer Substances 0.000 description 38
- 235000012431 wafers Nutrition 0.000 description 25
- 230000008569 process Effects 0.000 description 17
- 238000004519 manufacturing process Methods 0.000 description 14
- 239000010949 copper Substances 0.000 description 13
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 12
- 229910052802 copper Inorganic materials 0.000 description 12
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 7
- 230000017525 heat dissipation Effects 0.000 description 7
- 229910000679 solder Inorganic materials 0.000 description 6
- 229910052782 aluminium Inorganic materials 0.000 description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 5
- 239000003990 capacitor Substances 0.000 description 5
- 239000004020 conductor Substances 0.000 description 5
- 239000003989 dielectric material Substances 0.000 description 5
- 239000012212 insulator Substances 0.000 description 5
- 238000002161 passivation Methods 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 239000011521 glass Substances 0.000 description 4
- 239000003292 glue Substances 0.000 description 4
- 239000007788 liquid Substances 0.000 description 4
- 238000012545 processing Methods 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 239000000919 ceramic Substances 0.000 description 3
- 230000006872 improvement Effects 0.000 description 3
- 238000004806 packaging method and process Methods 0.000 description 3
- 239000005360 phosphosilicate glass Substances 0.000 description 3
- 238000003825 pressing Methods 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- 239000011135 tin Substances 0.000 description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 2
- 239000005388 borosilicate glass Substances 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 229920001971 elastomer Polymers 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 239000000945 filler Substances 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 239000007769 metal material Substances 0.000 description 2
- 238000000465 moulding Methods 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 229920002577 polybenzoxazole Polymers 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- JYEUMXHLPRZUAT-UHFFFAOYSA-N 1,2,3-triazine Chemical compound C1=CN=NN=C1 JYEUMXHLPRZUAT-UHFFFAOYSA-N 0.000 description 1
- XQUPVDVFXZDTLT-UHFFFAOYSA-N 1-[4-[[4-(2,5-dioxopyrrol-1-yl)phenyl]methyl]phenyl]pyrrole-2,5-dione Chemical compound O=C1C=CC(=O)N1C(C=C1)=CC=C1CC1=CC=C(N2C(C=CC2=O)=O)C=C1 XQUPVDVFXZDTLT-UHFFFAOYSA-N 0.000 description 1
- 229910000980 Aluminium gallium arsenide Inorganic materials 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- 229910005540 GaP Inorganic materials 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 229910000831 Steel Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 239000011230 binding agent Substances 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 238000000748 compression moulding Methods 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000004744 fabric Substances 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- HZXMRANICFIONG-UHFFFAOYSA-N gallium phosphide Chemical compound [Ga]#P HZXMRANICFIONG-UHFFFAOYSA-N 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 239000003365 glass fiber Substances 0.000 description 1
- 229910021389 graphene Inorganic materials 0.000 description 1
- 229910002804 graphite Inorganic materials 0.000 description 1
- 239000010439 graphite Substances 0.000 description 1
- 238000007654 immersion Methods 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 229920000620 organic polymer Polymers 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000000704 physical effect Effects 0.000 description 1
- 239000004033 plastic Substances 0.000 description 1
- 229920003023 plastic Polymers 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229920003192 poly(bis maleimide) Polymers 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 229920000307 polymer substrate Polymers 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000007430 reference method Methods 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 239000010959 steel Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- -1 tapes Substances 0.000 description 1
- 229910052718 tin Inorganic materials 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 238000001721 transfer moulding Methods 0.000 description 1
- 239000011800 void material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
- H01L23/3675—Cooling facilitated by shape of device characterised by the shape of the housing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
- H01L23/433—Auxiliary members in containers characterised by their shape, e.g. pistons
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4871—Bases, plates or heatsinks
- H01L21/4882—Assembly of heatsink parts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/52—Mounting semiconductor bodies in containers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/04—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/10—Containers; Seals characterised by the material or arrangement of seals between parts, e.g. between cap and base of the container or between leads and walls of the container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
- H01L23/3737—Organic materials with or without a thermoconductive filler
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/40—Mountings or securing means for detachable cooling or heating arrangements ; fixed by friction, plugs or springs
- H01L23/4006—Mountings or securing means for detachable cooling or heating arrangements ; fixed by friction, plugs or springs with bolts or screws
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/42—Fillings or auxiliary members in containers or encapsulations selected or arranged to facilitate heating or cooling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/40—Mountings or securing means for detachable cooling or heating arrangements ; fixed by friction, plugs or springs
- H01L23/4006—Mountings or securing means for detachable cooling or heating arrangements ; fixed by friction, plugs or springs with bolts or screws
- H01L2023/4075—Mechanical elements
- H01L2023/4087—Mounting accessories, interposers, clamping or screwing parts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5385—Assembly of a plurality of insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0655—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00 the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being integrated devices of class H10
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Wire Bonding (AREA)
- Bipolar Transistors (AREA)
- Die Bonding (AREA)
- Led Device Packages (AREA)
Abstract
Description
歸因於各種電子組件(例如電晶體、二極體、電阻器、電容器等)的積體密度的持續改良,半導體行業已經歷快速發展。在最大程度上,積體密度的此改良來自於最小特徵尺寸的反覆減小,此允許將更多組件整合至給定區域中。The semiconductor industry has experienced rapid development due to the continuous improvement in bulk density of various electronic components such as transistors, diodes, resistors, capacitors, etc. For the most part, this improvement in bulk density comes from iterative reductions in minimum feature size, which allows more components to be integrated into a given area.
隨著對縮小電子裝置的需求增長,已出現對更小且更具創造性的半導體晶粒的封裝技術的需要。此類封裝系統的實例為疊層封裝(Package-on-Package;PoP)技術。在PoP裝置中,頂部半導體封裝堆疊於底部半導體封裝的頂部上,以提供高積體度及組件密度。另一實例為基底上晶圓上晶片結構,其中半導體晶片附接至晶圓(例如插入件)以形成晶圓上晶片結構。晶圓上晶片結構接著附接至基底(例如印刷電路板)以形成基底上晶圓上晶片結構。此等及其他進階封裝技術使得能夠生產具有增強的功能性及較小佔據面積的半導體裝置。As the need to shrink electronic devices grows, a need has arisen for smaller and more inventive packaging techniques for semiconductor die. An example of such a packaging system is Package-on-Package (PoP) technology. In PoP devices, a top semiconductor package is stacked on top of a bottom semiconductor package to provide high bulk and device density. Another example is a wafer-on-a-substrate structure in which a semiconductor die is attached to a wafer (eg, an interposer) to form a wafer-on-wafer structure. The chip-on-wafer structure is then attached to a substrate, such as a printed circuit board, to form the chip-on-wafer structure. These and other advanced packaging techniques enable the production of semiconductor devices with enhanced functionality and smaller footprints.
以下揭露內容提供用於實施本揭露的不同特徵的許多不同實施例或實例。下文描述組件及配置的特定實例以簡化本揭露。當然,此等組件及配置僅為實例且不旨在為限制性的。舉例而言,在以下描述中,第一特徵在第二特徵上方或第二特徵上的形成可包含第一特徵與第二特徵直接接觸地形成的實施例,且亦可包含額外特徵可在第一特徵與第二特徵之間形成以使得第一特徵與第二特徵可能不直接接觸的實施例。另外,本揭露可在各種實例中重複圖示元件符號及/或字母。貫穿本描述,除非另外規定,否則不同圖式中的相同圖示元件符號指代使用相同或類似材料藉由相同或類似方法形成的相同或類似組件。此外,具有相同數字但不同字母的圖式(例如圖3A及圖3B)示出相同結構在製造製程的相同階段的各種視圖(例如橫截面視圖、俯視圖)。The following disclosure provides many different embodiments, or examples, for implementing different features of the disclosure. Specific examples of components and configurations are described below to simplify the present disclosure. Of course, such components and configurations are examples only and are not intended to be limiting. For example, in the following description, the formation of a first feature over or on a second feature may include embodiments in which the first feature is formed in direct contact with the second feature, and may also include that additional features may be described in An embodiment in which a feature is formed between a second feature such that the first feature and the second feature may not be in direct contact. In addition, the present disclosure may repeatedly illustrate element symbols and/or letters in various examples. Throughout this description, unless otherwise specified, the same drawing reference numerals in different drawings refer to the same or similar components formed using the same or similar materials by the same or similar methods. Furthermore, figures with the same numbers but different letters (eg, FIGS. 3A and 3B ) show various views (eg, cross-sectional views, top views) of the same structure at the same stage of the manufacturing process.
此外,為易於描述,可在本文中使用諸如「在...之下」、「在...下方」、「下部」、「在...上方」、「上部」以及類似者的空間相對術語以描述如圖式中所示出的一個元件或特徵與另一(一些)元件或特徵的關係。除了圖式中所描繪的定向之外,空間相對術語亦旨在涵蓋裝置在使用或操作中的不同定向。設備可以其他方式定向(旋轉90度或處於其他定向)且本文中所使用的空間相對描述詞同樣可相應地進行解釋。In addition, for ease of description, spatial relative terms such as "under", "beneath", "lower", "above", "upper" and the like may be used herein. terms to describe the relationship of one element or feature to another element or feature(s) as shown in the drawings. Spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
本文在形成具有熱界面材料(thermal interface material;TIM)膜的基底上晶圓上晶片結構的上下文中論述本揭露的實施例。本揭露的原理可應用於其他結構或裝置,諸如積體扇出型(Integrated Fan-Out;InFO)封裝或積體電路上系統(System-on-Integrated Circuit;SoIC)封裝。Embodiments of the present disclosure are discussed herein in the context of forming a wafer-on-substrate structure with a thermal interface material (TIM) film. The principles of the present disclosure can be applied to other structures or devices, such as Integrated Fan-Out (InFO) package or System-on-Integrated Circuit (SoIC) package.
在一些實施例中,半導體裝置附接至基底,且接著將預先形成的TIM膜置放(例如層壓)於半導體裝置的遠離基底的上部表面上。TIM膜由包括碳及聚合物的材料形成。TIM膜的熱導率可高於20瓦特每米-克耳文(W/(m·K))。接下來,滾筒可在TIM膜上方滾動以將TIM膜牢固地壓靠在半導體裝置的上部表面上。接下來,將蓋板附接至TIM膜及半導體裝置上方的基底,其中TIM膜及半導體裝置安置於蓋板與基底之間的封閉空間中。接著執行夾持固化製程以固化TIM膜。與習知的凝膠型TIM材料相比,TIM膜提供改良的散熱效率。另外,TIM膜的形狀及厚度易於控制,此引起半導體裝置的上部表面的極佳覆蓋率。由於TIM膜易於在製造中使用,因此亦提高製造製程的產出量(單位時間內)。In some embodiments, a semiconductor device is attached to a substrate, and then a pre-formed TIM film is placed (eg, laminated) on the upper surface of the semiconductor device away from the substrate. The TIM film is formed of materials including carbon and polymers. The thermal conductivity of the TIM film may be higher than 20 watts per meter-Kelvin (W/(m·K)). Next, a roller may be rolled over the TIM film to firmly press the TIM film against the upper surface of the semiconductor device. Next, a cover plate is attached to the substrate over the TIM film and semiconductor device, wherein the TIM film and semiconductor device are disposed in an enclosed space between the cover plate and the substrate. A clamping curing process is then performed to cure the TIM film. TIM films provide improved heat dissipation efficiency compared to conventional gel-type TIM materials. In addition, the shape and thickness of the TIM film are easy to control, which results in excellent coverage of the upper surface of the semiconductor device. Since the TIM film is easy to use in manufacturing, it also increases the throughput (unit time) of the manufacturing process.
圖1A示出根據實施例的半導體裝置100的橫截面視圖。半導體裝置100具有晶圓上晶片結構。如圖1A中所示出,半導體裝置100包含晶圓150(例如插入件)、附接至晶圓150的一或多個晶粒111(例如111A、111B以及111C)、晶粒111與晶圓150之間的底填充材料133以及在晶圓150上方且圍繞晶粒111的模製材料135。半導體裝置100隨後附接至基底以形成具有基底上晶圓上晶片的半導體裝置200,其細節在下文中描述。FIG. 1A shows a cross-sectional view of a
為形成半導體裝置100,一或多個晶粒111(亦可稱為半導體晶粒、晶片或積體電路(integrated circuit;IC)晶粒)附接至晶圓150的上部表面。在所示出的實施例中,晶圓150為插入件,且因此,在本文的論述中,晶圓150亦可稱為插入件,應理解,其它類型的合適的晶圓亦可用作晶圓150。在一些實施例中,晶粒111(例如111A、111B以及111C)為相同類型的晶粒(例如記憶體晶粒或邏輯晶粒)。在其他實施例中,晶粒111屬於不同類型,例如晶粒111A可為邏輯晶粒且晶粒111B及晶粒111C可為記憶體晶粒。圖1A中的晶粒111的數目及晶粒111的相對位置僅為實例,晶粒的其他數目及其他位置為可能的且完全旨在包含於本揭露的範疇內。To form the
在一些實施例中,晶粒111A包含基底111AS、形成於基底111AS中/上的電組件(例如電晶體、電阻器、電容器、二極體或類似者)以及基底111AS上方的內連線結構112,所述內連線結構112連接電組件以形成晶粒111A的功能電路。晶粒111A還包含導電接墊102及在導電接墊102上形成的導電柱117(亦稱為晶粒連接件)。導電柱117為晶粒111A的電路提供電連接。In some embodiments, die 111A includes substrate 111AS, electrical components (such as transistors, resistors, capacitors, diodes, or the like) formed in/on substrate 111AS, and
晶粒111A的基底111AS可為經摻雜或未經摻雜的半導體基底或絕緣體上矽(silicon-on-insulator;SOI)基底的主動層。一般而言,SOI基底包含形成於絕緣體層上的半導體材料層。絕緣體層可為例如內埋氧化物(buried oxide;BOX)層、氧化矽層或類似者。絕緣體層設置於基底上,通常為矽基底或玻璃基底。可使用的其他基底包含多層基底、梯度基底或混合定向基底。在一些實施例中,基底的半導體材料可包含:矽;鍺;化合物半導體,包含碳化矽、砷化鎵、磷化鎵、磷化銦、砷化銦及/或銻化銦;合金半導體,包含SiGe、GaAsP、AlInAs、AlGaAs、GaInAs、GaInP及/或GaInAsP;或其組合。The substrate 111AS of the die 111A may be a doped or undoped semiconductor substrate or an active layer of a silicon-on-insulator (SOI) substrate. Generally, an SOI substrate includes a layer of semiconductor material formed on an insulator layer. The insulator layer can be, for example, a buried oxide (BOX) layer, a silicon oxide layer, or the like. The insulator layer is disposed on a substrate, usually a silicon substrate or a glass substrate. Other substrates that may be used include multilayer substrates, gradient substrates, or hybrid orientation substrates. In some embodiments, the semiconductor material of the substrate may include: silicon; germanium; compound semiconductors, including silicon carbide, gallium arsenide, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; alloy semiconductors, including SiGe, GaAsP, AlInAs, AlGaAs, GalnAs, GaInP, and/or GaInAsP; or combinations thereof.
晶粒111A的電組件包括廣泛多種的主動組件(例如電晶體)及被動組件(例如電容器、電阻器、電感器)以及類似者。可使用任何合適的方法在晶粒111A的基底111AS內或上形成晶粒111A的電組件。晶粒111A的內連線結構112包括形成於一或多個介電層中的一或多個金屬化層(例如銅層),且用於連接各種電組件以形成功能電路。在實施例中,內連線結構由介電材料及導電材料(例如銅)的交替層形成且可藉由任何合適的製程(諸如沈積、鑲嵌、雙鑲嵌等)來形成。The electrical components of die 111A include a wide variety of active components (eg, transistors) and passive components (eg, capacitors, resistors, inductors), and the like. The electrical components of die 111A may be formed in or on substrate 111AS of die 111A using any suitable method. The
可在晶粒111A的內連線結構112上方形成一或多個鈍化層(未圖示),以便為晶粒111A的底層結構提供一定程度的保護。鈍化層可由一或多種合適的介電材料製成,諸如氧化矽、氮化矽、諸如摻碳氧化物的低k介電質、諸如多孔摻碳二氧化矽的極低k介電質、此等的組合或類似者。鈍化層可經由諸如化學氣相沈積(chemical vapor deposition;CVD)的製程形成,但亦可使用任何合適的製程。One or more passivation layers (not shown) may be formed over the
導電接墊102可形成於鈍化層上方且可延伸穿過鈍化層以與晶粒111A的內連線結構112電接觸。導電接墊102可包括鋁,但可替代地使用諸如銅的其他材料。
晶粒111A的導電柱117形成於導電接墊102上以提供用於電連接至晶粒111A的電路的導電區。導電柱117可為銅柱、諸如微凸塊的接觸凸塊或類似者,且可包括諸如銅、錫、銀、其組合或其他合適的材料的材料。
使用相同或類似的處理步驟形成晶粒111B及晶粒111C,但亦可形成不同電組件及不同電連接,使得針對不同晶粒形成具有不同功能的電路。此處不重複細節。
觀察晶圓150,其包含基底123、穿孔121(亦稱為基底穿孔(through-substrate via;TSV))、重佈線結構131、在晶圓150的上部表面的導電接墊132以及在晶圓150的下部表面的外部連接件125(亦可稱為導電凸塊)。圖1A中的晶圓150的結構僅為非限制性實例。其他結構為可能的且完全旨在包含於本揭露內容的範疇內。Observe
基底123可為例如經摻雜或未經摻雜的矽基底或絕緣體上矽(SOI)基底的主動層。然而,基底123可替代地為玻璃基底、陶瓷基底、聚合物基底或可提供合適的保護及/或互連功能性的任何其他基底。
在一些實施例中,基底123可包含電組件,諸如電阻器、電容器、訊號分配電路、此等的組合或類似者。此等電組件可為主動的、被動的或其組合。在其他實施例中,基底123中沒有主動電組件及被動電組件。所有此類組合全部旨在包含於本揭露的範疇內。In some embodiments,
穿孔121形成於基底123中,且自基底123的上部表面123U延伸至基底123的下部表面123L。穿孔121提供導電接墊132與外部連接件125之間的電連接。穿孔121可由合適的導電材料形成,諸如銅、鎢、鋁、合金、經摻雜多晶矽、其組合以及類似者。障壁層可形成於穿孔121與基底123之間。障壁層可包括諸如氮化鈦的合適的材料,但亦可替代地使用諸如氮化鉭、鈦或類似者的其他材料。The through
一旦已形成穿孔121,則重佈線結構131可形成於基底123的上部表面123U上,以便提供穿孔121、外部連接件125以及晶粒111A、晶粒111B以及晶粒111C之間的互連性。重佈線結構131包括安置於重佈線結構131的一或多個介電層中的導電特徵(導電線及/或通孔)。在一些實施例中,一或多個介電層由諸如聚苯并噁唑(polybenzoxazole;PBO)、聚醯亞胺、苯并環丁烯(benzocyclobutene;BCB)或類似者的聚合物形成。在其他實施例中,介電層由以下形成:氮化物,諸如氮化矽;氧化物,諸如氧化矽、磷矽酸鹽玻璃(phosphosilicate glass;PSG)、硼矽酸鹽玻璃(borosilicate glass;BSG)、硼摻雜磷矽酸鹽玻璃(boron-doped phosphosilicate glass;BPSG)或類似者;或類似者。重佈線結構131的一或多個介電層可藉由諸如旋轉塗佈、化學氣相沈積(CVD)、層壓、其組合或類似者的任何可接受的沈積製程形成。Once through-
在一些實施例中,重佈線結構131的導電特徵包括由諸如銅、鈦、鎢、鋁或類似者的合適的導電材料形成的導電線及/或導通孔。可藉由例如以下步驟來形成導電特徵:在重佈線結構的介電層中形成開口以暴露底層導電特徵;在介電層上方及在開口中形成晶種層;在晶種層上方形成具有設計圖案的圖案化光阻;於設計圖案中及晶種層上方鍍覆導電材料(例如電鍍或無電電鍍);以及移除光阻及晶種層上未形成導電材料的部分。在形成重佈線結構131之後,可使用諸如銅、鋁、金、鎢、其組合或類似者的任何合適的材料在重佈線結構131上方形成導電接墊132且將導電接墊132電耦接至重佈線結構131。In some embodiments, the conductive features of the
接下來,在基底123的下部表面123L上形成外部連接件125。外部連接件125可為任何合適的類型的外部觸點,諸如微凸塊、銅柱、銅層、鎳層、無鉛(lead free;LF)層、化學鍍鎳鈀浸金(electroless nickel electroless palladium immersion gold;ENEPIG)層、Cu/LF層、Sn/Ag層、Sn/Pb、其組合或類似者。Next,
如圖1A中所示出,晶粒111的導電柱117藉由例如焊料區接合至晶圓150的導電接墊132。可執行回焊製程以將晶粒111接合至晶圓150。As shown in FIG. 1A ,
在晶粒111接合至晶圓150之後,在晶粒111與晶圓150之間形成底填充材料133。底填充材料133可例如包括液體環氧樹脂,所述液體環氧樹脂例如使用施配針或其他合適的施配工具施配於晶粒111與晶圓150之間的間隙中,且接著經固化以硬化。如圖1A中所示出,底填充材料133填充晶粒111與晶圓150之間的間隙,且亦可填充晶粒111的側壁之間的間隙。After
接下來,模製材料135形成於晶圓150上方且圍繞晶粒111。模製材料135亦包圍底填充材料133。作為實例,模製材料135可包括環氧樹脂、有機聚合物、添加或不添加二氧化矽類填充劑或玻璃填充劑的聚合物或其他材料。在一些實施例中,模製材料135包括在施加時為凝膠型液體的液體模製化合物(liquid molding compound,LMC)。模製材料135在施加時亦可包括液體或固體。替代地,模製材料135可包括其他絕緣及/或包封材料。在一些實施例中,使用晶圓級模製製程來施加模製材料135。可使用例如壓模成型、轉注成型、成型底部填充膠(molded underfill;MUF)或其他方法來使模製材料135成型。Next,
接下來,在一些實施例中,使用固化製程來固化模製材料135。固化製程可包括使用退火製程或其他加熱製程將模製材料135加熱至預定溫度持續預定時段。固化製程亦可包括紫外(ultra-violet;UV)曝光製程、紅外(infrared;IR)能量曝光製程、其組合或其與加熱製程的組合。替代地,可使用其他方法來固化模製材料135。在一些實施例中,不包含固化製程。Next, in some embodiments, the
在形成模製材料135之後,可執行諸如化學及機械平坦化(chemical and mechanical planarization;CMP)的平坦化製程以自晶粒111上方移除模製材料135的多餘部分,使得模製材料135及晶粒111具有共面的上部表面。如圖1A中所示出,模製材料135與晶圓150的基底123相接,使得模製材料135的側壁與晶圓150的各別側壁豎直對準。After forming the
圖1B示出實施例中的圖1A的半導體裝置100的俯視圖。圖1A示出沿圖1B中的橫截面A-A的半導體裝置100的橫截面視圖。為簡單起見,圖1B中未示出所有特徵。舉例而言,底填充材料133未在圖1B中示出。如圖1B的俯視圖中所示出,晶粒111A位於半導體裝置100的中心區中。小於晶粒111A的多個晶粒111B及晶粒111C位於晶粒111A的相對側上。圖1B亦示出圍繞晶粒111A/晶粒111B/晶粒111C的模製材料135。在圖1B的俯視圖中,半導體裝置100具有第一尺寸W1及第二尺寸H1,所述尺寸在模製材料135的相對側壁之間量測。FIG. 1B shows a top view of the
圖2、圖3A至圖3E以及圖4至圖7示出根據實施例的半導體裝置200在各個製造階段的各種視圖。如圖2中所示出,圖1A的半導體裝置100接合至基底209(例如印刷電路板)的上部表面以形成半導體裝置200,所述半導體裝置200具有基底上晶圓上晶片結構。圖2亦示出附接至基底209的上部表面的被動組件211。2 , 3A to 3E , and 4 to 7 illustrate various views of a
在一些實施例中,基底209為諸如印刷電路板(printed circuit board;PCB)的多層電路板。舉例而言,基底209可包含一或多個介電層201,所述一或多個介電層201由雙馬來醯亞胺三嗪(bismaleimide triazine;BT)樹脂、FR-4(由編織玻璃纖維布與耐火的環氧樹脂黏合劑組成的複合材料)、陶瓷、玻璃、塑膠、帶、膜或其他支撐材料形成。基底209可包含形成於基底209中/上的導電特徵(例如導電線202及通孔204)。如圖2中所示出,阻焊層208形成於基底209的上部表面及下部表面上。另外,基底209具有形成於基底209的上部表面上的導電接墊203及形成於基底209的下部表面上的導電接墊205,所述導電接墊203及導電接墊205電耦接至基底209的導電特徵。In some embodiments, the
在圖2中,半導體裝置100接合至基底209的導電接墊203。可執行回焊製程以將半導體裝置100的外部連接件125電耦接及機械耦接至基底209的導電接墊203。形成底填充材料137以填充半導體裝置100與基底209之間的間隙。底填充材料137可與底填充材料133相同或類似,因此此處不重複細節。In FIG. 2 , the
圖2亦示出附接至基底209的鄰近半導體裝置100的上部表面的被動組件211。被動組件211可為例如諸如電容器、電感器、電阻器或類似者的離散組件。被動組件211的接觸端子接合至導電接墊203。在一些實施例中,在半導體裝置100附接至基底209之前,被動組件211附接至基底209。在其他實施例中,在半導體裝置100附接至基底209之後,被動組件211附接至基底209。FIG. 2 also shows a
接下來,參考圖3,將熱界面材料(TIM)膜141置放(例如層壓)於半導體裝置100的上部表面上,例如在晶粒111的上部表面上及在模製材料135的上部表面上。TIM膜141在置放於半導體裝置100上之前預先製成。舉例而言,TIM膜141在置放於半導體裝置100上之前預先製成為薄片(例如以與紙張類似的薄片形式)。Next, referring to FIG. 3 , a thermal interface material (TIM)
在一些實施例中,TIM膜141由作為碳及聚合物的混合物的材料形成,其中聚合物可為例如樹脂基聚合物或丙烯酸基聚合物。在一些實施例中,TIM膜141的材料中碳的重量百分比介於約40%與約90%之間。在一些實施例中,TIM膜141的熱導率介於約20瓦特每米-克耳文(W/(m·K))與約80 W/(m·K)之間,諸如23 W/(m·K)或56 W/(m·K)。選擇上述所揭露的碳的重量百分比的範圍以確保TIM膜141的物理屬性滿足效能要求。舉例而言,若碳百分比低於約40%,則TIM膜141的熱導率可能過低(例如< 20 W/(m·K))。相反,若碳百分比高於約90%,則TIM膜141的彈性及/或黏著性可能過低。作為實例,TIM膜141的厚度可在約0.09毫米與約0.13毫米之間的範圍內。雖然碳及聚合物的混合物用作上述實例,但是亦可使用諸如石墨、石墨烯、丙烯酸、樹脂、鎵、銦、焊料、其組合或類似者的其他合適的材料來形成TIM膜141。In some embodiments,
如圖3A中所示出,TIM膜141覆蓋(例如完全覆蓋)半導體裝置100(例如晶圓上晶片結構)的上部表面。TIM膜141的周邊部分141E(亦稱為邊緣部分)橫向延伸超出半導體裝置100的橫向延伸部。換言之,TIM膜141的周邊部分141E橫向延伸超出半導體裝置100的側壁(例如超出模製材料135的側壁)。As shown in FIG. 3A , the
在將TIM膜141置放於半導體裝置100的上部表面上之後,TIM膜141的周邊部分141E可下垂至模製材料135的上部表面下方,如圖3A中所示出,或可延伸至模製材料135的上部表面上方,如圖4中所示出。在圖3A中,TIM膜141的周邊部分141E具有尺寸T2(例如高度),所述尺寸T2大於TIM膜141的厚度T1。類似地,在圖4中,TIM膜141的周邊部分141E具有尺寸T3(例如高度),所述尺寸T3大於TIM膜141的厚度T1。使TIM膜141的周邊部分141E延伸超出半導體裝置100的邊界(例如側壁)確保在後續製程中固化TIM膜141之後,仍藉由固化的TIM膜141完全覆蓋或幾乎完全覆蓋半導體裝置100的上部表面(例如覆蓋超過99%的半導體裝置100的上部表面區域)。應注意,雖然TIM膜141在圖式中示出為單層,但是TIM膜141可包含層壓在一起的多個子層。另外或替代地,多個TIM膜141可在半導體裝置100的上部表面上方堆疊在一起以達成所要總厚度。After the
仍參考圖3A,在將TIM膜141置放於半導體裝置100上之後,藉由例如沿圖3A中的箭頭149的方向在TIM膜141上滾動滾筒147來將TIM膜141壓靠在半導體裝置100的上部表面上。滾筒147的按壓確保TIM膜141與半導體裝置100的上部表面牢固接觸,使得TIM膜141與半導體裝置100的上部表面之間不存在間隙(例如氣泡)。換言之,最大化TIM膜141與半導體裝置100之間的接觸區域,此提高自半導體裝置100至TIM膜141的熱傳遞(例如散熱)的效率。Still referring to FIG. 3A, after placing the
圖3B及圖3C示出圖3A的半導體裝置200的俯視圖。應注意,為簡單起見,未示出半導體裝置200的全部特徵。在圖3B中,除TIM膜141以外,晶粒111(例如111A、111B以及111C)及模製材料135以虛線展示,而在圖3C中,僅展示TIM膜141。如圖3B的俯視圖中所示出,TIM膜141的尺寸W2及尺寸H2大於半導體裝置100的尺寸W1尺寸及尺寸H1(參見圖1B)(例如W2>W1,H2>H1),使得TIM膜141完全覆蓋半導體裝置100的上部表面。換言之,在俯視圖中,半導體裝置100完全安置在TIM膜141的邊界內。3B and 3C illustrate top views of the
圖3D展示在一實施例中圖3C中的TIM膜141的區域143的放大視圖。區域143為TIM膜141的轉角區域。作為實例,轉角區域的半徑R1可小於約0.2毫米。圖3E展示在一實施例中圖3C中的TIM膜141的區域145的放大視圖。區域145為具有TIM膜141的邊界141B(例如邊緣)的TIM膜141的邊緣區域。在圖3E的所示出的實施例中,TIM膜141的邊界141B不是完美的直線,且作為實例,可以是例如具有小於約1毫米的最大橫向偏移D1的曲線。由於TIM材料的圓形轉角或弧形邊界可致使底層半導體裝置100的一些區域暴露(例如未覆蓋),因此上文所論述的由TIM膜141實現的較小的半徑R1及較小的最大橫向偏移D1提高半導體裝置100的上部表面的覆蓋率。FIG. 3D shows an enlarged view of
與其中凝膠型(或液體型)TIM材料沈積於半導體裝置100的上部表面上的參考方法相比,當前揭露的方法提供多種優勢。舉例而言,凝膠型TIM材料通常具有較低熱導率,諸如低於3 W/(m·K)。相比之下,TIM膜141具有高得多的熱導率(例如大於20 W/(m·K))以用於改良散熱。凝膠型TIM材料通常需要在低溫(例如-40 ℃)下儲存,而TIM膜141可在室溫下儲存。為減少固化的凝膠型TIM材料中(或固化的凝膠型TIM材料與半導體裝置100之間)的空隙(例如氣泡),凝膠型TIM材料可能必須以特殊圖案沈積。即使具有特殊圖案,空隙仍可形成於固化的凝膠型TIM材料中。相比之下,並不需要為TIM膜141設計特殊圖案,且使用本文中所揭露的實施例不形成空隙(例如氣泡)。The presently disclosed method offers several advantages over reference methods in which a gel-type (or liquid-type) TIM material is deposited on the upper surface of the
此外,沈積的凝膠型TIM材料的形狀及尺寸難以控制,此常常導致半導體裝置100的上部表面的低覆蓋率(例如由TIM材料覆蓋的區域與沒有TIM材料的區域之間的比率),此是因為半導體裝置100的上部表面的某些區域可能不具有沈積的凝膠型TIM材料。結果,使用凝膠型TIM材料的覆蓋率通常在約80%與約90%之間。相比之下,TIM膜141是預先形成的(例如以薄片形式),且可切割成任何合適的形狀及/或尺寸且易於層壓在半導體裝置100的上部表面上。結果,在固化之後,TIM膜141達成大於99%的覆蓋率,此又引起半導體裝置100的改良的散熱。由於易於將TIM膜141層壓在半導體裝置100上,製造製程的產出量(單位時間內)比在半導體裝置100上沈積凝膠型TIM材料的製程的產出量(單位時間內)高得多。In addition, the shape and size of the deposited gel-type TIM material is difficult to control, which often results in low coverage of the upper surface of the semiconductor device 100 (e.g., the ratio between the area covered by TIM material and the area without TIM material). This is because certain regions of the upper surface of the
接下來,在圖5中,蓋板151附接至基底209的上部表面以在蓋板151與基底209之間形成封閉空間。蓋板151可由適於散熱的材料形成,諸如銅、鋁、鋼、陶瓷、合金、介電材料或類似者。在圖5中,蓋板151具有頂部151T及側壁部分151S。側壁部分151S藉由例如膠153附接至基底209的上部表面。在實施例中,蓋板151由金屬材料形成且電隔離。在另一實施例中,蓋板151由金屬材料形成且電耦接至被配置成連接至電接地的導電接墊203(例如藉由焊料區),在此情況下,蓋板151亦用作半導體裝置100的電磁干擾(electro-magnetic interference;EMI)屏蔽。Next, in FIG. 5 , the
如圖5中所示出,半導體裝置100、TIM膜141以及被動組件211安置於蓋板151與基底209之間的封閉空間中。TIM膜141安置於蓋板151的頂部151T與半導體裝置100的上部表面之間。特定而言,TIM膜141的上部表面接觸(例如物理性地接觸)頂部151T,且TIM膜141的下部表面接觸(例如物理性地接觸)半導體裝置100的上部表面及模製材料135的上部表面。As shown in FIG. 5 , the
接下來,在圖6中,將半導體裝置200夾持在夾持件的頂部夾具157與底部夾具159之間。橡皮墊155可置放於頂部夾具157與蓋板151之間以避免對半導體裝置200的損壞。接下來,在夾持在頂部夾具157與底部夾具159之間的同時,將半導體裝置200加熱至預定溫度(例如50 ℃與350 ℃之間)持續預定時段(例如約50秒與約3小時之間)。在一些實施例中,加熱製程使TIM膜141固化,且固化的TIM膜141將半導體裝置100的上部表面膠合至蓋板151的頂部151T。Next, in FIG. 6 , the
接下來,在圖7中,自夾持件移除半導體裝置200,且在基底209的下部表面處的導電接墊205上形成導電凸塊207。導電凸塊207可為焊料球、銅柱、其組合或類似者。因此,半導體裝置100、被動組件211以及導電凸塊207經由基底209的導電特徵(例如導電線或通孔)電互連。Next, in FIG. 7 , the
圖8至圖11示出根據另一實施例的半導體裝置200A在各個製造階段的橫截面視圖。圖8中的半導體裝置200A與圖2中的半導體裝置200類似,但其中兩個半導體裝置100(例如100A及100B)附接至基底209的上部表面。兩個半導體裝置100中的每一者具有與圖1的半導體裝置100相同或類似的晶圓上晶片結構。應注意,雖然圖8中示出兩個半導體裝置100,但是諸如三個、四個或更多個的其他數目的半導體裝置100可附接至基底209,此等及其他變化完全旨在包含於本揭露的範疇內。8 to 11 illustrate cross-sectional views of a
接下來,在圖9中,TIM膜141置放(例如層壓)於半導體裝置100A及半導體裝置100B的上部表面上方。應注意,在圖9的實例中,單片TIM膜141置放於半導體裝置100A及半導體裝置100B上。換言之,TIM膜141自半導體裝置100A連續地延伸至半導體裝置100B。與圖3A至圖3E類似,TIM膜完全覆蓋半導體裝置100A及半導體裝置100B的上部表面,且具有邊緣部分141E,所述邊緣部分141E延伸超出半導體裝置100A及半導體裝置100B的橫向延伸部(例如超出側壁)。Next, in FIG. 9 , a
接下來,在圖10中,蓋板151附接至基底209的上部表面。半導體裝置100A及半導體裝置100B、TIM膜141以及被動組件211安置於蓋板151與基底209之間的封閉空間中。TIM膜141接觸(例如物理性地接觸)蓋板151及半導體裝置100A以及半導體裝置100B。Next, in FIG. 10 , the
接下來,在圖11中,將半導體裝置200A夾持在夾持件的頂部夾具157與底部夾具159之間。接下來,執行加熱製程以固化TIM膜141。在加熱製程之後,自夾持件移除半導體裝置200A,且可在基底209的下部表面處形成導電凸塊207。此處理與圖7的處理相同或類似,因此此處不重複細節。Next, in FIG. 11 , the
圖12至圖14示出根據另一實施例的半導體裝置200B在各個製造階段的橫截面視圖。圖12中的半導體裝置200B與圖9中的半導體裝置200A類似,但兩個單獨TIM膜141各自置放於各別半導體裝置100(例如100A或100B)上。每一TIM膜141的邊緣部分141E延伸超出底層半導體裝置100的橫向延伸部(例如超出側壁)。12 to 14 illustrate cross-sectional views of a
接下來,在圖13中,蓋板151附接至基底209的上部表面。半導體裝置100A及半導體裝置100B、TIM膜141以及被動組件211安置於蓋板151與基底209之間的封閉空間中。TIM膜141中的每一者接觸(例如物理性地接觸)蓋板151及底層半導體裝置100。Next, in FIG. 13 , the
接下來,在圖14中,將半導體裝置200B夾持在夾持件的頂部夾具157與底部夾具159之間。接下來,執行加熱製程以固化TIM膜141。在加熱製程之後,自夾持件移除半導體裝置200B,且可在基底209的下部表面處形成導電凸塊207。此處理與圖7的處理相同或類似,因此此處不重複細節。Next, in FIG. 14 , the
圖15至圖17示出根據又另一實施例的半導體裝置200C在各個製造階段的橫截面視圖。在圖15中,TIM膜141附接至(例如層壓)蓋板151的頂部151T的下部表面。15 to 17 illustrate cross-sectional views of a
接下來,在圖16中,例如使用膠153將附接有TIM膜141的蓋板151附接至基底209的上部表面。半導體裝置100A及半導體裝置100B、TIM膜141以及被動組件211安置於蓋板151與基底209之間的封閉空間中。TIM膜141接觸(例如物理性地接觸)蓋板151及底層半導體裝置100。應注意,雖然圖16中示出一個TIM膜141,但是可使用兩個TIM膜141,其中每一TIM膜141置放於各別半導體裝置100上,與圖13相同或類似。Next, in FIG. 16 , the
接下來,在圖17中,將半導體裝置200C夾持在夾持件的頂部夾具157與底部夾具159之間。接下來,執行加熱製程以固化TIM膜141。在加熱製程之後,自夾持件移除半導體裝置200C,且可在基底209的下部表面處形成導電凸塊207。此處理與圖7的處理相同或類似,因此此處不重複細節。Next, in FIG. 17 , the
實施例可達成優勢。與凝膠型TIM材料相比,使用TIM膜141達成更高熱導率以更高效的散熱。舉例而言,與凝膠型TIM材料相比,所揭露的使用TIM膜141的方法達成散熱效率的50%或超過50%的改良。可易於控制TIM膜141的形狀及厚度以在固化TIM膜141之後達成半導體裝置100的上部表面的超過99%的極佳覆蓋率。避免了由於使用傳統的凝膠型TIM材料而引起的空隙問題(例如氣泡)。由於預先製成TIM膜141,因此其易於在製造製程中使用以達成比凝膠型或液體型TIM材料更高的產出量(單位時間內)。Embodiments may achieve advantages. Compared with gel-type TIM materials, using
圖18示出在一些實施例中形成半導體結構的方法的流程圖1000。應理解,圖18中所展示的實施例方法僅為諸多可能的實施例方法的實例。所屬領域中具有通常知識者將認識到許多改變、替代以及修改。舉例而言,可添加、移除、替換、重新配置以及重複如圖18中所示出的各種步驟。FIG. 18 shows a
參考圖18,在方塊1010處,半導體裝置附接至基底的第一表面。在方塊1020處,將熱界面材料(TIM)膜置放於半導體裝置的遠離基底的第一側上方,其中在置放之前預先形成TIM膜,其中在置放之後,TIM膜的周邊部分橫向延伸超出半導體裝置的側壁。在方塊1030處,蓋板附接至基底的第一表面以在蓋板與基底之間形成封閉空間,其中在附接蓋板之後,半導體裝置及TIM膜安置於封閉空間中,其中TIM膜的遠離基底的第一側接觸蓋板。Referring to FIG. 18, at a
根據實施例,一種形成半導體結構的方法包含:將半導體裝置附接至基底的第一表面;將熱界面材料(TIM)膜置放於半導體裝置的遠離基底的第一側上方,其中在置放之前預先形成TIM膜,其中在置放之後,TIM膜的周邊部分橫向延伸超出半導體裝置的側壁;以及將蓋板附接至基底的第一表面以在蓋板與基底之間形成封閉空間,其中在附接蓋板之後,半導體裝置及TIM膜安置於封閉空間中,其中TIM膜的遠離基底的第一側接觸蓋板。在實施例中,在附接蓋板之後,TIM膜的面向基底的第二側接觸半導體裝置的第一側。在實施例中,方法更包含,在置放TIM膜之前,用模製材料包圍半導體裝置,其中在置放TIM膜之後,TIM膜的周邊部分橫向延伸超出模製材料的側壁。在實施例中,TIM膜的第二側進一步接觸模製材料的遠離基底的頂部表面。在實施例中,在置放TIM膜之後執行附接蓋板,其中方法更包括,在置放TIM膜之後及在附接蓋板之前:使用滾筒將TIM膜壓靠在半導體裝置的第一側上。在實施例中,方法更包含:在附接蓋板之前,在蓋板的相對內側壁之間將TIM膜附接至蓋板的內部表面,其中將蓋板附接至基底的第一表面使得TIM膜置放於半導體裝置的第一側上。在實施例中,方法更包含,在置放TIM膜之前:將另一半導體裝置附接至基底的第一表面,其中TIM膜置放於半導體裝置上方及另一半導體裝置上方,其中在置放TIM膜之後,TIM膜自半導體裝置連續地延伸至另一半導體裝置,其中在附接蓋板之後,另一半導體裝置安置於封閉空間中。在實施例中,方法在置放TIM膜之前,更包含:將另一半導體裝置附接至基底的第一表面;以及將另一預先形成的TIM膜置放於另一半導體裝置上,其中在附接蓋板之後,另一半導體裝置及另一預先形成的TIM膜安置於封閉空間中。在實施例中,方法在附接蓋板之後,更包含:將基底及蓋板夾持在頂部夾具與底部夾具之間;以及在基底及蓋板夾持在頂部夾具與底部夾具之間的同時,將基底及蓋板加熱預定時段。在實施例中,方法在加熱之後,更包含:移除頂部夾具及底部夾具;以及在與基底的第一表面相對的基底的第二表面上形成導電連接件。在實施例中,TIM膜為碳及聚合物的混合物。在實施例中,TIM膜的熱導率大於約20 W/(m·K)。According to an embodiment, a method of forming a semiconductor structure includes: attaching a semiconductor device to a first surface of a substrate; placing a thermal interface material (TIM) film over a first side of the semiconductor device remote from the substrate, wherein the placing Preforming the TIM film beforehand, wherein after placement, the peripheral portion of the TIM film extends laterally beyond the sidewall of the semiconductor device; and attaching the cover plate to the first surface of the base to form a closed space between the cover plate and the base, wherein After attaching the cover plate, the semiconductor device and the TIM film are placed in the closed space, wherein the first side of the TIM film away from the substrate contacts the cover plate. In an embodiment, after attaching the cover plate, the second side of the TIM film facing the substrate contacts the first side of the semiconductor device. In an embodiment, the method further includes surrounding the semiconductor device with a molding material before placing the TIM film, wherein after placing the TIM film, a peripheral portion of the TIM film extends laterally beyond a sidewall of the molding material. In an embodiment, the second side of the TIM film further contacts a top surface of the molding material remote from the substrate. In an embodiment, attaching the cover is performed after placing the TIM film, wherein the method further includes, after placing the TIM film and before attaching the cover: pressing the TIM film against the first side of the semiconductor device using a roller superior. In an embodiment, the method further comprises: prior to attaching the cover sheet, attaching the TIM film to an interior surface of the cover sheet between opposing inner sidewalls of the cover sheet, wherein attaching the cover sheet to the first surface of the substrate such that The TIM film is placed on the first side of the semiconductor device. In an embodiment, the method further includes, before placing the TIM film: attaching another semiconductor device to the first surface of the substrate, wherein the TIM film is placed over the semiconductor device and over the other semiconductor device, wherein after placing After the TIM film, the TIM film extends continuously from the semiconductor device to another semiconductor device, wherein after attaching the cover plate, the other semiconductor device is placed in the closed space. In an embodiment, before placing the TIM film, the method further includes: attaching another semiconductor device to the first surface of the substrate; and placing another pre-formed TIM film on the other semiconductor device, wherein After attaching the cover plate, another semiconductor device and another pre-formed TIM film are placed in the enclosed space. In an embodiment, after attaching the cover, the method further includes: clamping the base and the cover between the top clamp and the bottom clamp; and while the base and the cover are clamped between the top clamp and the bottom clamp , heating the substrate and the cover plate for a predetermined period of time. In an embodiment, after heating, the method further includes: removing the top jig and the bottom jig; and forming a conductive connection on a second surface of the substrate opposite to the first surface of the substrate. In an embodiment, the TIM film is a mixture of carbon and polymer. In an embodiment, the thermal conductivity of the TIM film is greater than about 20 W/(m·K).
根據實施例,一種形成半導體結構的方法包含:將第一半導體結構附接至基底的第一表面,其中第一半導體結構包括:插入件,其中插入件的第一側具有形成於其上的導電凸塊,其中導電凸塊接合至基底的第一表面;第一晶粒,附接至插入件的與第一側相對的第二側;以及模製材料,位於插入件的第二側上且圍繞第一晶粒;將熱界面材料(TIM)膜置放於第一半導體結構的遠離基底的第一表面上,其中在置放之前預先形成TIM膜,其中在置放之後,第一半導體結構的第一表面在平面視圖中安置於TIM膜的邊界內;以及將蓋板在第一半導體結構上方附接至基底的第一表面以在蓋板與基底之間形成封閉空間,其中第一半導體結構及TIM膜安置於封閉空間中,其中蓋板的面向基底的下部側接觸TIM膜。在實施例中,TIM膜為碳及聚合物的混合物,其中聚合物為樹脂基聚合物或丙烯酸基聚合物。在實施例中,TIM膜的熱導率在約20 W/(m·K)與約80 W/(m·K)之間。在實施例中,方法更包含:在置放TIM膜之前,將第二半導體結構附接至基底的第一表面,其中TIM膜置放於第一半導體結構上及第二半導體結構上,其中TIM膜自第一半導體結構連續地延伸至第二半導體結構。在實施例中,方法在置放TIM膜之後及在附接蓋板之前,更包含:藉由在TIM膜上滾動滾筒將TIM膜壓靠第一半導體結構的第一表面上。According to an embodiment, a method of forming a semiconductor structure includes: attaching a first semiconductor structure to a first surface of a substrate, wherein the first semiconductor structure includes: an interposer, wherein a first side of the interposer has a conductive structure formed thereon. a bump, wherein the conductive bump is bonded to the first surface of the substrate; a first die is attached to a second side of the interposer opposite the first side; and a molding material is located on the second side of the interposer and surrounding the first die; placing a thermal interface material (TIM) film on the first surface of the first semiconductor structure remote from the substrate, wherein the TIM film is pre-formed prior to placement, wherein after placement, the first semiconductor structure The first surface of the TIM film is disposed within the boundary of the TIM film in plan view; and the cover plate is attached to the first surface of the substrate over the first semiconductor structure to form an enclosed space between the cover plate and the substrate, wherein the first semiconductor structure The structure and the TIM film are disposed in an enclosed space, with the lower side of the cover plate facing the substrate in contact with the TIM film. In an embodiment, the TIM film is a mixture of carbon and a polymer, where the polymer is a resin-based polymer or an acrylic-based polymer. In an embodiment, the thermal conductivity of the TIM film is between about 20 W/(m·K) and about 80 W/(m·K). In an embodiment, the method further includes: before disposing the TIM film, attaching the second semiconductor structure to the first surface of the substrate, wherein the TIM film is disposed on the first semiconductor structure and on the second semiconductor structure, wherein the TIM The film extends continuously from the first semiconductor structure to the second semiconductor structure. In an embodiment, after placing the TIM film and before attaching the cover plate, the method further includes pressing the TIM film against the first surface of the first semiconductor structure by rolling a roller over the TIM film.
根據實施例,半導體結構包含:基底;半導體裝置,位於基底的第一表面上方且電耦接至基底的第一表面;模製材料,圍繞半導體裝置;熱界面材料(TIM)膜,位於模製材料及半導體裝置上方,其中TIM膜覆蓋半導體裝置的遠離基底的上部表面,其中TIM膜的周邊部分橫向延伸超出模製材料的側壁;以及蓋板,附接至基底的第一表面,其中半導體裝置、模製材料以及TIM膜安置於蓋板與基底之間的封閉空間中,其中TIM膜的遠離基底的第一側接觸蓋板。在實施例中,TIM膜的面向基底的第二側接觸半導體裝置的第一側。在實施例中,TIM膜為碳及聚合物的混合物,且其中TIM膜的熱導率大於約20 W/(m·K)。According to an embodiment, a semiconductor structure includes: a substrate; a semiconductor device over and electrically coupled to a first surface of the substrate; a molding material surrounding the semiconductor device; a thermal interface material (TIM) film positioned over the mold Above the material and the semiconductor device, wherein the TIM film covers the upper surface of the semiconductor device away from the base, wherein the peripheral portion of the TIM film extends laterally beyond the sidewall of the molding material; and a cover plate, attached to the first surface of the base, wherein the semiconductor device The molding material and the TIM film are disposed in the closed space between the cover plate and the base, wherein the first side of the TIM film away from the base contacts the cover plate. In an embodiment, the second side of the TIM film facing the substrate contacts the first side of the semiconductor device. In an embodiment, the TIM film is a mixture of carbon and polymer, and wherein the thermal conductivity of the TIM film is greater than about 20 W/(m·K).
100、100A、100B、200、200A、200B、200C:半導體裝置
102、132、203、205:導電接墊
111、111A、111B、111C:晶粒
111AS、123、209:基底
112:內連線結構
117:導電柱
121:穿孔
123L:上部表面
123U:下部表面
125:外部連接件
131:重佈線結構
133、137:底填充材料
135:模製材料
141:TIM膜
141B:邊界
141E:周邊部分
143、145:區域
147:滾筒
149:箭頭
150:晶圓
151S:側壁部分
151T:頂部
151:蓋板
153:膠
155:橡皮墊
157:頂部夾具
159:底部夾具
201:介電層
202:導電線
204:通孔
207:導電凸塊
208:阻焊層
211:被動組件
1000:流程圖
1010、1020、1030:步驟
A-A:橫截面
D1:最大橫向偏移
H1、H2、T2、T3、W1、W2:尺寸
R1:半徑
T1:厚度
100, 100A, 100B, 200, 200A, 200B, 200C:
當結合隨附圖式閱讀時,自以下詳細描述最佳地理解本揭露的態樣。應注意,根據行業中的標準慣例,各種特徵未按比例繪製。事實上,為論述清楚起見,可任意增大或減小各種特徵的尺寸。 圖1A示出根據實施例的半導體裝置的橫截面視圖。 圖1B示出根據實施例的圖1A的半導體裝置的俯視圖。 圖2、圖3A至圖3E以及圖4至圖7示出根據實施例的半導體裝置在各個製造階段的各種視圖。 圖8至圖11示出根據另一實施例的半導體裝置在各個製造階段的橫截面視圖。 圖12至圖14示出根據另一實施例的半導體裝置在各個製造階段的橫截面視圖。 圖15至圖17示出根據又另一實施例的半導體裝置在各個製造階段的橫截面視圖。 圖18示出在一些實施例中形成半導體結構的方法的流程圖。 Aspects of the present disclosure are best understood from the following Detailed Description when read with the accompanying drawings. It should be noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion. FIG. 1A shows a cross-sectional view of a semiconductor device according to an embodiment. FIG. 1B shows a top view of the semiconductor device of FIG. 1A according to an embodiment. 2 , 3A to 3E , and 4 to 7 illustrate various views of a semiconductor device in various manufacturing stages according to an embodiment. 8 to 11 illustrate cross-sectional views of a semiconductor device at various manufacturing stages according to another embodiment. 12 to 14 illustrate cross-sectional views of a semiconductor device at various manufacturing stages according to another embodiment. 15 to 17 illustrate cross-sectional views of a semiconductor device at various manufacturing stages according to yet another embodiment. FIG. 18 shows a flowchart of a method of forming a semiconductor structure in some embodiments.
1000:流程圖 1000: flow chart
1010、1020、1030:步驟 1010, 1020, 1030: steps
Claims (20)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US202163196958P | 2021-06-04 | 2021-06-04 | |
US63/196,958 | 2021-06-04 | ||
US17/375,304 | 2021-07-14 | ||
US17/375,304 US11705381B2 (en) | 2021-06-04 | 2021-07-14 | High efficiency heat dissipation using thermal interface material film |
Publications (2)
Publication Number | Publication Date |
---|---|
TW202249200A true TW202249200A (en) | 2022-12-16 |
TWI816182B TWI816182B (en) | 2023-09-21 |
Family
ID=82402611
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW110133839A TWI816182B (en) | 2021-06-04 | 2021-09-10 | Semiconductor structure and method of forming semiconductor structure |
Country Status (5)
Country | Link |
---|---|
US (3) | US11705381B2 (en) |
KR (1) | KR102631129B1 (en) |
CN (1) | CN115440679A (en) |
DE (1) | DE102021118638B3 (en) |
TW (1) | TWI816182B (en) |
Family Cites Families (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2933403B2 (en) * | 1991-03-15 | 1999-08-16 | 株式会社日立製作所 | Semiconductor package hermetic sealing method and semiconductor package hermetic sealing device |
US6653730B2 (en) | 2000-12-14 | 2003-11-25 | Intel Corporation | Electronic assembly with high capacity thermal interface |
WO2004090938A2 (en) | 2003-04-02 | 2004-10-21 | Honeywell International Inc. | Thermal interconnect and interface systems, methods of production and uses thereof |
JP5447175B2 (en) * | 2010-05-17 | 2014-03-19 | 富士通セミコンダクター株式会社 | Semiconductor device |
JP5573645B2 (en) * | 2010-12-15 | 2014-08-20 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US8797057B2 (en) | 2011-02-11 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Testing of semiconductor chips with microbumps |
TWI564106B (en) * | 2011-03-28 | 2017-01-01 | 山田尖端科技股份有限公司 | Bonding apparatus and bonding method |
JP2013115083A (en) * | 2011-11-25 | 2013-06-10 | Fujitsu Semiconductor Ltd | Semiconductor device and method of manufacturing the same |
US8951846B2 (en) | 2012-05-31 | 2015-02-10 | Intel Corporation | Controlling thermal interface material bleed out |
US9443783B2 (en) | 2012-06-27 | 2016-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3DIC stacking device and method of manufacture |
US9299649B2 (en) | 2013-02-08 | 2016-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | 3D packages and methods for forming the same |
US8993380B2 (en) | 2013-03-08 | 2015-03-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for 3D IC package |
WO2015046253A1 (en) * | 2013-09-25 | 2015-04-02 | リンテック株式会社 | Heat-conductive adhesive sheet, manufacturing method for same, and electronic device using same |
US9269694B2 (en) * | 2013-12-11 | 2016-02-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packages with thermal management features for reduced thermal crosstalk and methods of forming same |
US9281254B2 (en) | 2014-02-13 | 2016-03-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming integrated circuit package |
US9425126B2 (en) | 2014-05-29 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dummy structure for chip-on-wafer-on-substrate |
US9496189B2 (en) | 2014-06-13 | 2016-11-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Stacked semiconductor devices and methods of forming same |
US9461018B1 (en) | 2015-04-17 | 2016-10-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fan-out PoP structure with inconsecutive polymer layer |
US9666502B2 (en) | 2015-04-17 | 2017-05-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Discrete polymer in fan-out packages |
US9735131B2 (en) | 2015-11-10 | 2017-08-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-stack package-on-package structures |
US10770405B2 (en) | 2017-05-31 | 2020-09-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thermal interface material having different thicknesses in packages |
US10325830B1 (en) * | 2017-11-30 | 2019-06-18 | International Business Machines Corporation | Multipart lid for a semiconductor package with multiple components |
US10580738B2 (en) * | 2018-03-20 | 2020-03-03 | International Business Machines Corporation | Direct bonded heterogeneous integration packaging structures |
US11141823B2 (en) * | 2018-04-28 | 2021-10-12 | Laird Technologies, Inc. | Systems and methods of applying materials to components |
US11011447B2 (en) * | 2018-08-14 | 2021-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor package and method for forming the same |
US11062971B2 (en) | 2019-01-08 | 2021-07-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and method and equipment for forming the same |
US11482465B2 (en) | 2019-10-18 | 2022-10-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thermal interface materials, 3D semiconductor packages and methods of manufacture |
-
2021
- 2021-07-14 US US17/375,304 patent/US11705381B2/en active Active
- 2021-07-20 DE DE102021118638.2A patent/DE102021118638B3/en active Active
- 2021-09-10 TW TW110133839A patent/TWI816182B/en active
-
2022
- 2022-02-22 CN CN202210159867.6A patent/CN115440679A/en active Pending
- 2022-02-28 KR KR1020220025882A patent/KR102631129B1/en active Active
-
2023
- 2023-06-02 US US18/328,387 patent/US12100640B2/en active Active
-
2024
- 2024-07-17 US US18/775,879 patent/US20240371725A1/en active Pending
Also Published As
Publication number | Publication date |
---|---|
US20220392823A1 (en) | 2022-12-08 |
CN115440679A (en) | 2022-12-06 |
DE102021118638B3 (en) | 2022-08-04 |
US12100640B2 (en) | 2024-09-24 |
TWI816182B (en) | 2023-09-21 |
US20240371725A1 (en) | 2024-11-07 |
KR102631129B1 (en) | 2024-01-29 |
US20230317552A1 (en) | 2023-10-05 |
KR20220164402A (en) | 2022-12-13 |
US11705381B2 (en) | 2023-07-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20250096196A1 (en) | Integrated circuit packages and methods of forming the same | |
TWI669785B (en) | Semiconductor packages and methods of forming same | |
TWI683401B (en) | Semiconductor structure and method of forming the same | |
US20180374824A1 (en) | Semiconductor Packages with Thermal-Electrical-Mechanical Chips and Methods of Forming the Same | |
US11152330B2 (en) | Semiconductor package structure and method for forming the same | |
KR20220027001A (en) | Integrated circuit package and method | |
CN108695175B (en) | Manufacturing method of semiconductor structure | |
KR102511808B1 (en) | Semiconductor devices and methods of manufacture | |
TWI770609B (en) | Semiconductor structure and mthhod of forming the same | |
CN112687665B (en) | Semiconductor device and method for forming the same | |
TW202209600A (en) | Package structure and method for forming the same | |
US20240379494A1 (en) | High efficiency heat dissipation using discrete thermal interface material films | |
TWI727423B (en) | Integrated circuit package and forming method thereof | |
TWI816182B (en) | Semiconductor structure and method of forming semiconductor structure | |
TW202347662A (en) | Integrated circuit packages and methods of forming the same | |
TW202310265A (en) | Package structure and method for forming the same | |
CN114628377A (en) | Package structure and method for forming the same | |
TW202349612A (en) | Semiconductor packages and methods of forming |