KR970002747A - Parallel Multicomputer System for Image Inspection with Annular Network - Google Patents
Parallel Multicomputer System for Image Inspection with Annular Network Download PDFInfo
- Publication number
- KR970002747A KR970002747A KR1019950015138A KR19950015138A KR970002747A KR 970002747 A KR970002747 A KR 970002747A KR 1019950015138 A KR1019950015138 A KR 1019950015138A KR 19950015138 A KR19950015138 A KR 19950015138A KR 970002747 A KR970002747 A KR 970002747A
- Authority
- KR
- South Korea
- Prior art keywords
- computer
- processing node
- image
- host
- image inspection
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
- 238000007689 inspection Methods 0.000 title claims abstract 11
- 239000000872 buffer Substances 0.000 claims abstract 5
- 230000007175 bidirectional communication Effects 0.000 claims abstract 3
- 230000005540 biological transmission Effects 0.000 claims 2
- 238000010586 diagram Methods 0.000 description 2
Landscapes
- Image Processing (AREA)
- Multi Processors (AREA)
Abstract
본 발명은 환형연결망을 지닌 화상검사용 병렬 다중컴퓨터시스템에 관한 것이다. 좀더 구체적으로, 본 발명은 복잡한 알고리즘 및 처리해야 할 다량의 데이타를 지닌 화상검사 알고리즘을 고속으로 수행할 수 있도록 환형연결망을 구비한 화상검사용 병렬 다중컴퓨터시스템에 관한 것이다. 본 발명의 병렬 다중컴퓨터시스템은 화상처리 알고리즘을 병렬로 수행할 수 있도록 형성된 복수개의 포르세싱 노드컴퓨터(20, 30, …, NO); 및, 호스트 컴퓨터의 역할을 수행하는 범용 퍼스널 컴퓨터(11), 카메라(1)의 신호선(14)으로 연결되어 영상의 입출력을 수행하는 영상입출력기(12) 및 프로세싱 노드컴퓨터(20, 30, …, NO)와 상호연결되어 연결모듈의 역할을 수행하는 호스트 FIFO버퍼(13)로 구성된 호스트부(10)를 포함하며, 호스트컴퓨터(11) 및 프로세싱 노드컴퓨터(20, 30, …, NO)는 호스트 FIFO버퍼(13) 및 양방향 통신채널(I/O1, I/O2, …, I/ON)에 의하여 이중연결된 환형연결망을 형성하는 것을 특징으로 한다. 본 발명에 따른 화상검사용 병렬 다중컴퓨터시스템은 종래의 순차적인 화상검사시스템에 비하여 빠른 처리속도를 지니며, 프로세싱 노드컴퓨터의 범용선으로 인하여 특정한 응용분야를 위한 종래의 회상검사장치에 비하여 뛰어난 범용성 및 학장성을 지니고 있다.The present invention relates to a parallel multi-computer system for image inspection with an annular connection network. More specifically, the present invention relates to a parallel multi-computer system for image inspection with an annular connection network capable of performing a complex algorithm and an image inspection algorithm having a large amount of data to be processed at high speed. The parallel multi-computer system of the present invention includes a plurality of processing node computers 20, 30, ..., NO formed to perform image processing algorithms in parallel; And a video input / output device 12 and a processing node computer 20, 30,... Which are connected to the general-purpose personal computer 11 serving as a host computer, the signal line 14 of the camera 1 to perform input / output of an image. And a host unit 10 composed of a host FIFO buffer 13 connected to each other and serving as a connection module, wherein the host computer 11 and the processing node computers 20, 30,. Characterized by forming a dual-connected annular network by the host FIFO buffer 13 and the bidirectional communication channels (I / O1, I / O2, ..., I / ON). The parallel multi-computer system for image inspection according to the present invention has a faster processing speed than the conventional sequential image inspection system, and has excellent generality compared to the conventional recall inspection apparatus for a specific application due to the general line of the processing node computer. And dean.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음Since this is an open matter, no full text was included.
제1도는 본 발명에 따른 환형연결망을 지닌 병렬 다중컴퓨터시스템의 블록구성도이다. 제2도는 제1도의 병렬 다중컴퓨터시스템에서 각각의 프로세싱 노드컴퓨터를 연결하는 연결채널부의 블록구성도이다.1 is a block diagram of a parallel multi-computer system having an annular connection network according to the present invention. FIG. 2 is a block diagram of a connection channel unit connecting respective processing node computers in the parallel multicomputer system of FIG.
Claims (5)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019950015138A KR970002747A (en) | 1995-06-09 | 1995-06-09 | Parallel Multicomputer System for Image Inspection with Annular Network |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019950015138A KR970002747A (en) | 1995-06-09 | 1995-06-09 | Parallel Multicomputer System for Image Inspection with Annular Network |
Publications (1)
Publication Number | Publication Date |
---|---|
KR970002747A true KR970002747A (en) | 1997-01-28 |
Family
ID=66524308
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019950015138A Ceased KR970002747A (en) | 1995-06-09 | 1995-06-09 | Parallel Multicomputer System for Image Inspection with Annular Network |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR970002747A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100249251B1 (en) * | 1996-01-30 | 2000-03-15 | 가네꼬 히사시 | Logic circuit optimization apparatus and its method |
KR101504108B1 (en) * | 2014-01-16 | 2015-03-19 | 삼성테크윈 주식회사 | Communication systmem and device-control system for improving processing speed using input/output port |
-
1995
- 1995-06-09 KR KR1019950015138A patent/KR970002747A/en not_active Ceased
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100249251B1 (en) * | 1996-01-30 | 2000-03-15 | 가네꼬 히사시 | Logic circuit optimization apparatus and its method |
KR101504108B1 (en) * | 2014-01-16 | 2015-03-19 | 삼성테크윈 주식회사 | Communication systmem and device-control system for improving processing speed using input/output port |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR950035193A (en) | Computer network and how to communicate voice and data information | |
KR970002747A (en) | Parallel Multicomputer System for Image Inspection with Annular Network | |
CN117156073B (en) | Video data transmission device and system | |
CN117156074B (en) | Video processing device and system with multiple circuit boards | |
RU2419139C1 (en) | Programmable device of digital signals processing | |
EP0231240A1 (en) | Priority resolution system and video display apparatus | |
US8194137B2 (en) | Image frame transmission method for data overrun control | |
CN109117398A (en) | A kind of sensor control and terminal | |
JPH07131504A (en) | Data transfer device | |
KR950020207A (en) | Multiprocessor Communication | |
CN115174930A (en) | Conversion method for converting Cameralink interface into SRIO interface based on domestic FPGA | |
JP2504313B2 (en) | Multiprocessor system | |
KR920003785A (en) | Video phone system in which multiple processing elements form a pipeline structure | |
KR950001501A (en) | Image processing system | |
KR940002722A (en) | Data transfer and synchronization method between CPUs in a system consisting of two CPUs | |
KR20050060688A (en) | Dual bus controlling device of the node-b in the umts using a high speed serial line | |
JP2574773B2 (en) | Priority selection method | |
KR100231486B1 (en) | Data pass logic of multiprocessor system | |
KR100282409B1 (en) | Apparatus and method for implementing a video conferencing system in Windows NT | |
Meyer et al. | Connection between detector front end and number cruncher with a 1-gigabit-per-second multiplexing fiber optic link | |
JPS5831437A (en) | Data receiver | |
KR930012328A (en) | Data transfer method of printer having Centronics parallel port and its device | |
JPS63205754A (en) | Internal bus extending system for digital processor | |
Matsumoto et al. | High-speed binary-image processor for reduction conversion and image rotation | |
JPH05143531A (en) | Data processing device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19950609 |
|
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19950609 Comment text: Request for Examination of Application |
|
PG1501 | Laying open of application | ||
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19980331 Patent event code: PE09021S01D |
|
E601 | Decision to refuse application | ||
PE0601 | Decision on rejection of patent |
Patent event date: 19980721 Comment text: Decision to Refuse Application Patent event code: PE06012S01D Patent event date: 19980331 Comment text: Notification of reason for refusal Patent event code: PE06011S01I |