KR950013261A - Video decoding device - Google Patents
Video decoding device Download PDFInfo
- Publication number
- KR950013261A KR950013261A KR1019930022607A KR930022607A KR950013261A KR 950013261 A KR950013261 A KR 950013261A KR 1019930022607 A KR1019930022607 A KR 1019930022607A KR 930022607 A KR930022607 A KR 930022607A KR 950013261 A KR950013261 A KR 950013261A
- Authority
- KR
- South Korea
- Prior art keywords
- data
- buffer
- signal
- frame
- address
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N19/00—Methods or arrangements for coding, decoding, compressing or decompressing digital video signals
- H04N19/42—Methods or arrangements for coding, decoding, compressing or decompressing digital video signals characterised by implementation details or hardware specially adapted for video compression or decompression, e.g. dedicated software implementation
- H04N19/423—Methods or arrangements for coding, decoding, compressing or decompressing digital video signals characterised by implementation details or hardware specially adapted for video compression or decompression, e.g. dedicated software implementation characterised by memory arrangements
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Compression Or Coding Systems Of Tv Signals (AREA)
Abstract
본 발명은 하나의프레임 메모리와, 프레임 메모리로부터 독출되는 데이타를 기입하고, 기록된 데이타를 움직임보사용 또는 디스플레이용으로 출력하기 위한 버퍼 메모리를구비하여 버퍼 메모리의 동작을 소정의 옵셋을 두어 처리하기 위한 영상복호장치에 관한 것이다. 이를 위하여, 이전 움직임 보상된 데이타와 전송된 차분신호를 더하여 현재 프레임의 데이타를 구하기 위한 신호처리부와, 제1 어드레스버스에 실린 제1어드레스신호에 의해 상기 신호처리부에서 출력되는 데이타를 기록하거나 기록되어 있는 데이타를 독출하기 위한 프레임 메모리와, 상기 신호처리부에서 출력되는 데이타를 제1제어신호에 의해 상기 프레임 메모리로 전송하기 위한 제1삼상태 버퍼와, 제2어드레서 버스에 실린 제2어드레스신호에 상기 프레임 메모리에서 독출되는 데이타를 일시적으로 기록하며 움직임 보상을 위한 데이타는 상기 신호 처리부로 출력하기 위한 버퍼 메모리와, 상기 프레임 메모리에서 독출되는 데이타를 제2제어신호에 따라서 상기 버퍼 메모리로 전송하기 위한 제2삼상태 버퍼와, 상기 프레임 메모리의 기입, 독출 어드레스인 제1어드레스신호, 상기 버퍼 메모리의 기입, 독출어드레스인 제2어드레스신호, 상기 제1및 제2삼상태 버퍼를 제어하기 위한 제1 및 제2제어신호를 생성하기 위한 어드레스생성부와, 디스플레이를 위해 상기 버퍼 메모리에서 독출되는 데이타를 화면에 디스플레이시킬수 있도록 신호 처리하기 위한 디스플레이부로 구성됨으로써, 영상복호 장치를 보다 간단하게 구현한 것이다.The present invention provides a frame memory and a buffer memory for writing data read out from the frame memory and outputting the recorded data for motion assist or display, so as to process the buffer memory at a predetermined offset. It relates to a video decoding device for. To this end, a signal processor for obtaining the data of the current frame by adding the previous motion compensated data and the transmitted difference signal, and recording or recording the data output from the signal processor by the first address signal on the first address bus A frame memory for reading data, a first tri-state buffer for transferring data output from the signal processor to the frame memory by a first control signal, and a second address signal loaded on a second address bus. Temporarily writes data read from the frame memory and transmits data for motion compensation to the signal processor, and transfers the data read from the frame memory to the buffer memory according to a second control signal. Writing and reading a second tri-state buffer and the frame memory An address generator for generating a first address signal that is a dress, a write of the buffer memory, a second address signal that is a read address, and first and second control signals for controlling the first and second tri-state buffers; The display unit is configured to process a signal to display data read from the buffer memory on a screen for display, thereby simplifying an image decoding apparatus.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음Since this is an open matter, no full text was included.
제1도는 종래의 영상보호장치를 나타낸 블럭도,1 is a block diagram showing a conventional image protection device;
제2도는 본 발명에 의한 영상복호장치의 일실시예를 나타낸 블럭도,2 is a block diagram showing an embodiment of an image decoding apparatus according to the present invention;
제3도는 제2도에 도시된 버퍼 메모리를 도시한 상세구조도,FIG. 3 is a detailed structural diagram showing the buffer memory shown in FIG.
제4A 내지 4I도는 제2도에 영상복호장치의 각부의 동작 타이밍도,4A to 4I are operation timing diagrams of the respective parts of the image decoding apparatus in FIG.
제5A, 내지 5F도는 제2도에 영상복호장치의 어드레스버스, 데이타버스 및 제어신호의 타이밍도,5A through 5F are timing diagrams of an address bus, a data bus, and a control signal of an image decoding apparatus in FIG.
제6도는 본 발명에 의한 영상복호장치의 다른 실시예를 설명하기 위한 도면.6 is a diagram for explaining another embodiment of an image decoding apparatus according to the present invention.
Claims (7)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019930022607A KR970008413B1 (en) | 1993-10-28 | 1993-10-28 | Image decoder |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019930022607A KR970008413B1 (en) | 1993-10-28 | 1993-10-28 | Image decoder |
Publications (2)
Publication Number | Publication Date |
---|---|
KR950013261A true KR950013261A (en) | 1995-05-17 |
KR970008413B1 KR970008413B1 (en) | 1997-05-23 |
Family
ID=19366808
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019930022607A KR970008413B1 (en) | 1993-10-28 | 1993-10-28 | Image decoder |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR970008413B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100248651B1 (en) * | 1997-03-31 | 2000-03-15 | 전주범 | Motion compensation device |
-
1993
- 1993-10-28 KR KR1019930022607A patent/KR970008413B1/en not_active IP Right Cessation
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100248651B1 (en) * | 1997-03-31 | 2000-03-15 | 전주범 | Motion compensation device |
Also Published As
Publication number | Publication date |
---|---|
KR970008413B1 (en) | 1997-05-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR970029308A (en) | LCD Display Controller | |
US5438376A (en) | Image processing apparatus and image reception apparatus using the same | |
KR950013262A (en) | Memory device of the video decoder | |
KR970029620A (en) | An external expansion bus interface circuit for connecting a micro control unit and a digital recording and reproducing apparatus combining the external expansion bus interface circuit. | |
KR950013261A (en) | Video decoding device | |
KR950033868A (en) | Data processing unit | |
KR100472478B1 (en) | Method and apparatus for controlling memory access | |
JPS6061853A (en) | Information processor | |
JPS61243492A (en) | Bit map display unit | |
JP3036112B2 (en) | Multi-screen display device | |
KR940025368A (en) | Memory device for motion compensation | |
KR970004746A (en) | Plasma Display Panel TV Frame Memory Device | |
JPS63143590A (en) | Image processing circuit controller | |
KR950010615Y1 (en) | Data access device using dma cycle pause period | |
KR880002692B1 (en) | Progresive data transmission circuit of asynchronous systems | |
SU1658204A1 (en) | Device for data display on tv screen | |
JPS61184587A (en) | Image display controller | |
JPS6152687A (en) | Display unit | |
JPS61134793A (en) | Image processor | |
KR940025317A (en) | Multi-screen generating method and a suitable device. | |
KR940009812A (en) | Moving image restoration processing device of multi media system | |
KR960035245A (en) | Video graphics card shortens data read time | |
KR940004376A (en) | Camera's Reversed Image Restoration Circuit | |
JPH04274082A (en) | Semiconductor memory device | |
JPH0619737B2 (en) | Memory access device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19931028 |
|
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19931028 Comment text: Request for Examination of Application |
|
PG1501 | Laying open of application | ||
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 19970129 Patent event code: PE09021S01D |
|
G160 | Decision to publish patent application | ||
PG1605 | Publication of application before grant of patent |
Comment text: Decision on Publication of Application Patent event code: PG16051S01I Patent event date: 19970429 |
|
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 19970813 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 19971111 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 19971111 End annual number: 3 Start annual number: 1 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |