KR20130060613A - 반도체 패키지 - Google Patents
반도체 패키지 Download PDFInfo
- Publication number
- KR20130060613A KR20130060613A KR1020110126760A KR20110126760A KR20130060613A KR 20130060613 A KR20130060613 A KR 20130060613A KR 1020110126760 A KR1020110126760 A KR 1020110126760A KR 20110126760 A KR20110126760 A KR 20110126760A KR 20130060613 A KR20130060613 A KR 20130060613A
- Authority
- KR
- South Korea
- Prior art keywords
- substrate
- clip
- lead frame
- contact
- semiconductor package
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/04—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
- H01L23/053—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/07—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group subclass H10D
- H01L25/072—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group subclass H10D the devices being arranged next to each other
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/16—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of types provided for in two or more different subclasses of H10B, H10D, H10F, H10H, H10K or H10N, e.g. forming hybrid circuits
- H01L25/162—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of types provided for in two or more different subclasses of H10B, H10D, H10F, H10H, H10K or H10N, e.g. forming hybrid circuits the devices being mounted on two or more different substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/28—Structure, shape, material or disposition of the layer connectors prior to the connecting process
- H01L2224/29—Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
- H01L2224/29001—Core members of the layer connector
- H01L2224/29099—Material
- H01L2224/2919—Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48137—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate
- H01L2224/48139—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being arranged next to each other, e.g. on a common substrate with an intermediate bond, e.g. continuous wire daisy chain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4846—Connecting portions with multiple bonds on the same bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
- H01L23/18—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device
- H01L23/24—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device solid or gel at the normal operating temperature of the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19105—Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Lead Frames For Integrated Circuits (AREA)
Abstract
본 발명의 실시 예에 따르면, 상부에 반도체 소자가 실장되는 기판, 반도체 소자와 기판을 외부와 차단하도록 감싸는 하우징, 상기 기판 상부에 소정 간격 이격되어 위치한 하나 이상의 리드 프레임 및 기판과 리드 프레임을 전기적으로 연결하는 클립을 포함하는 반도체 패키지가 제공된다.
Description
도2는 본 발명의 다른 실시 예에 따른 반도체 패키지를 나타낸 예시도이다.
도3은 본 발명의 실시 예에 따른 클립을 나타낸 예시도이다.
도4는 본 발명의 다른 실시 예에 따른 클립을 나타낸 예시도이다.
도5는 본 발명의 또 다른 실시 예에 따른 클립을 나타낸 예시도이다.
111: 절연 기판 112, 620: 전도성 트랙
120: 반도체 소자 121: 전력 소자
122: 제어 소자 123 223: 와이어
130: 하우징 131, 231: 절연 수지
140, 610: 리드 프레임 150, 300, 400, 500: 클립
210: 제1 기판 211: 제1 절연 기판
212, 631: 제1 전도성 트랙 220: 제1 반도체 소자
221: 전력 소자 222: 제어 소자
230: 하우징 241: 제1 리드 프레임
242: 제2 리드 프레임 243: 제3 리드 프레임
251: 제1 클립 252: 제2 클립
253: 제3 클립 254: 제4 클립
255: 제5 클립 256: 제6 클립
260: 제2 기판 261: 제2 절연 기판
262, 632: 제2 전도성 트랙 263: 접속 패드
270: 제2 반도체 소자 271: 수동 소자
272: 능동 소자 280: 몰딩
310, 410: 체결부 320, 420: 접촉부
321, 421: 접촉단 510: 제1 접촉부
511: 제1 접촉단 520: 제2 접촉부
521: 제2 접촉단
Claims (17)
- 상부에 반도체 소자가 실장되는 기판;
상기 반도체 소자와 상기 기판을 외부와 차단하도록 감싸는 하우징;
상기 기판 상부에 소정 간격 이격되어 위치한 하나 이상의 리드 프레임; 및
상기 기판과 적어도 하나의 상기 리드 프레임을 전기적으로 연결하는 클립;
을 포함하는 반도체 패키지.
- 청구항1에 있어서,
상기 클립은 전도성 금속인 반도체 패키지.
- 청구항1에 있어서,
상기 클립은 탄성 부재인 반도체 패키지.
- 청구항1에 있어서,
상기 클립의 상부는 상기 리드 프레임 단부의 양 측면을 감싸는 형태로 끼워져 상기 리드 프레임에 체결되는 반도체 패키지.
- 청구항1에 있어서,
상기 클립의 상부는 상기 리드 프레임 단부의 양 측면 및 상부를 감싸는 형태로 끼워져 상기 리드 프레임에 체결되는 반도체 패키지.
- 청구항1에 있어서,
상기 클립의 하부는 상기 기판에 접촉되는 하나 이상의 접촉단을 갖는 반도체 패키지.
- 청구항1에 있어서,
상기 하우징 내부는 절연 수지로 충전되는 반도체 패키지.
- 상부에 제1 반도체 소자가 실장되는 제1 기판;
상기 제1 기판과 이격되어 형성되며, 제2 반도체 소자가 실장되는 제2기판;
상기 제1 반도체 소자와 상기 제1 기판을 외부와 차단하도록 감싸는 하우징;
상기 기판 상부에 소정 간격 이격되어 위치한 하나 이상의 리드 프레임;
상기 제1 기판과 적어도 하나의 상기 리드 프레임을 전기적으로 연결하는 제1 클립; 및
상기 제1기판과 상기 제2 기판을 전기적으로 연결하는 제2 클립;
을 포함하는 반도체 패키지.
- 청구항8에 있어서,
상기 제2 기판과 적어도 하나의 상기 리드 프레임을 전기적으로 연결하는 제3 클립을 더 포함하는 반도체 패키지.
- 청구항9에 있어서,
상기 제1 클립 내지 상기 제3 클립은 전도성 금속인 반도체 패키지.
- 청구항9에 있어서,
상기 제1 클립 내지 상기 제3 클립은 탄성 부재인 반도체 패키지.
- 청구항9에 있어서,
상기 제1 클립 또는 상기 제3 클립 중 적어도 하나의 상부는 적어도 하나의 상기 리드 프레임 단부의 양 측면을 감싸는 형태로 끼워져 상호 체결되는 반도체 패키지.
- 청구항9에 있어서,
상기 제1 클립 또는 상기 제3 클립 중 적어도 하나의 상부는 적어도 하나의 상기 리드 프레임 단부의 양 측면 및 상부를 감싸는 형태로 끼워져 상호 체결되는 반도체 패키지.
- 청구항9에 있어서,
상기 제1 클립 내지 상기 제3 클립 중 적어도 하나의 하부는 상기 제1 기판 또는 상기 제2 기판에 접촉되는 하나 이상의 접촉단을 갖는 반도체 패키지.
- 청구항 9에 있어서,
상기 제2 클립의 상부는 상기 제1 기판 또는 상기 제2 기판에 접촉되는 접촉단을 갖는 반도체 패키지.
- 청구항9에 있어서,
상기 하우징 내부는 절연 수지로 충전되는 반도체 패키지.
- 청구항8에 있어서,
상기 제2 기판 및 제2 반도체 소자를 외부와 차단하도록 감싸는 몰딩을 더 포함하는 반도체 패키지.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020110126760A KR101331737B1 (ko) | 2011-11-30 | 2011-11-30 | 반도체 패키지 |
US13/402,117 US20130134569A1 (en) | 2011-11-30 | 2012-02-22 | Semiconductor package |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020110126760A KR101331737B1 (ko) | 2011-11-30 | 2011-11-30 | 반도체 패키지 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20130060613A true KR20130060613A (ko) | 2013-06-10 |
KR101331737B1 KR101331737B1 (ko) | 2013-11-20 |
Family
ID=48466073
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1020110126760A Expired - Fee Related KR101331737B1 (ko) | 2011-11-30 | 2011-11-30 | 반도체 패키지 |
Country Status (2)
Country | Link |
---|---|
US (1) | US20130134569A1 (ko) |
KR (1) | KR101331737B1 (ko) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
USD881189S1 (en) | 2018-02-26 | 2020-04-14 | Samsung Electronics Co., Ltd. | Head-mounted display device |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20170084521A1 (en) | 2015-09-18 | 2017-03-23 | Industrial Technology Research Institute | Semiconductor package structure |
US10403601B2 (en) * | 2016-06-17 | 2019-09-03 | Fairchild Semiconductor Corporation | Semiconductor package and related methods |
US10141303B1 (en) * | 2017-09-20 | 2018-11-27 | Cree, Inc. | RF amplifier package with biasing strip |
DE112020006695B4 (de) * | 2020-02-07 | 2024-10-10 | Mitsubishi Electric Corporation | Halbleitervorrichtung und Herstellungsverfahren einer Halbleitervorrichtung |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100220492B1 (ko) * | 1996-12-06 | 1999-09-15 | 윤종용 | 클립 리드 패키지 |
KR200211294Y1 (ko) * | 1998-12-16 | 2001-06-01 | 김영환 | 적층형 패키지 |
KR101014915B1 (ko) * | 2009-02-23 | 2011-02-15 | 주식회사 케이이씨 | 반도체 패키지 및 그 제조 방법 |
-
2011
- 2011-11-30 KR KR1020110126760A patent/KR101331737B1/ko not_active Expired - Fee Related
-
2012
- 2012-02-22 US US13/402,117 patent/US20130134569A1/en not_active Abandoned
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
USD881189S1 (en) | 2018-02-26 | 2020-04-14 | Samsung Electronics Co., Ltd. | Head-mounted display device |
Also Published As
Publication number | Publication date |
---|---|
KR101331737B1 (ko) | 2013-11-20 |
US20130134569A1 (en) | 2013-05-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR101444550B1 (ko) | 반도체 모듈 | |
US8624367B2 (en) | Semiconductor device including semiconductor chip mounted on lead frame | |
JP6119313B2 (ja) | 半導体装置 | |
KR101477378B1 (ko) | 하우징 및 이를 구비하는 전력 모듈 | |
JP2001223323A (ja) | 半導体装置 | |
KR101331737B1 (ko) | 반도체 패키지 | |
KR101343199B1 (ko) | 반도체 패키지 | |
US20120306064A1 (en) | Chip package | |
KR20150072898A (ko) | 반도체 패키지 및 그 제조 방법 | |
JP6226068B2 (ja) | 半導体装置 | |
CN104112720B (zh) | 功率半导体组件和模块 | |
CN112911490B (zh) | 传感器封装结构及其制作方法和电子设备 | |
KR102362724B1 (ko) | 전력 모듈 및 그 제조 방법 | |
JP2005191147A (ja) | 混成集積回路装置の製造方法 | |
JP2014103270A (ja) | 半導体モジュール | |
JP2004349300A (ja) | 半導体装置及びその製造方法 | |
JP2013038359A (ja) | 半導体装置及び半導体装置の製造方法 | |
KR102304909B1 (ko) | 전력 모듈 및 그 제조 방법 | |
KR20140139649A (ko) | 일체형 단자 프레임 및 이를 구비하는 전력 모듈 | |
JPH1117094A (ja) | 半導体チップ搭載ボード及びその実装構造 | |
US20090140427A1 (en) | Metal foil interconnection of electrical devices | |
JP2012028636A (ja) | テープキャリア基板及び該テープキャリア基板を備えた半導体装置 | |
KR102185064B1 (ko) | 전력 모듈 및 그 제조 방법 | |
KR102248521B1 (ko) | 전력 모듈 및 그 제조 방법 | |
KR100926860B1 (ko) | Pcb 삽입형 패키지 구조 및 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 20111130 |
|
PA0201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 20130329 Patent event code: PE09021S01D |
|
PG1501 | Laying open of application | ||
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 20130905 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20131114 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 20131114 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |
Termination category: Default of registration fee Termination date: 20170824 |