KR100500452B1 - 모듈기판 상에 실장된 볼 그리드 어레이 패키지 검사장치및 검사방법 - Google Patents
모듈기판 상에 실장된 볼 그리드 어레이 패키지 검사장치및 검사방법 Download PDFInfo
- Publication number
- KR100500452B1 KR100500452B1 KR10-2003-0040411A KR20030040411A KR100500452B1 KR 100500452 B1 KR100500452 B1 KR 100500452B1 KR 20030040411 A KR20030040411 A KR 20030040411A KR 100500452 B1 KR100500452 B1 KR 100500452B1
- Authority
- KR
- South Korea
- Prior art keywords
- package
- substrate
- signal line
- test pad
- test
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0266—Marks, test patterns or identification means
- H05K1/0268—Marks, test patterns or identification means for electrical inspection or testing
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R1/00—Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
- G01R1/02—General constructional details
- G01R1/04—Housings; Supporting members; Arrangements of terminals
- G01R1/0408—Test fixtures or contact fields; Connectors or connecting adaptors; Test clips; Test sockets
- G01R1/0433—Sockets for IC's or transistors
- G01R1/0483—Sockets for un-leaded IC's having matrix type contact fields, e.g. BGA or PGA devices; Sockets for unpackaged, naked chips
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/04—Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
- G11C29/08—Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
- G11C29/48—Arrangements in static stores specially adapted for testing by means external to the store, e.g. using direct memory access [DMA] or using auxiliary access paths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuits
- G01R31/31903—Tester hardware, i.e. output processing circuits tester configuration
- G01R31/31905—Interface with the device under test [DUT], e.g. arrangements between the test head and the DUT, mechanical aspects, fixture
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/56—External testing equipment for static stores, e.g. automatic test equipment [ATE]; Interfaces therefor
- G11C2029/5602—Interface to device under test
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/859—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector involving monitoring, e.g. feedback loop
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Power Engineering (AREA)
- Tests Of Electronic Circuits (AREA)
- For Increasing The Reliability Of Semiconductor Memories (AREA)
Abstract
Description
Claims (9)
- 회로기판 상면에 반도체 칩이 장착됨과 아울러 상기 회로기판 하면에 복수의 솔더볼이 격자형으로 마련된 볼 그리드 어레이 패키지(BGA패키지);적어도 일면에 상기 BGA패키지를 여러 개 실장하며, 상기 BGA패키지의 볼과 접촉되는 복수의 기판패드가 마련된 모듈기판;상기 복수의 솔더볼에 연결되며 솔더볼 정렬라인의 외곽측으로 인출된 패키지용테스트신호라인;상기 패키지용테스트신호라인과 대응된 위치로 하여 모듈 기판 상에 마련되되 실장된 BGA패키지의 외곽선 밖으로 인출된 길이를 갖는 기판용테스트신호라인;상기 기판용테스트신호라인의 단부측에 마련되어 테스터의 프로브침과 접촉되는 프로브패드;상기 패키지용신호라인 및 상기 기판용테스트신호라인을 접속/분리시키는 접속장치를 포함하는 것을 특징으로 하는 모듈기판 상에 실장된 볼 그리드 어레이 패키지 검사장치.
- 제 1항에 있어서,상기 접속장치는 상기 패키지용테스트신호라인에 연결된 패키지용테스트패드와;상기 패키지용테스트패드와 대응된 위치로 하여 상기 기판용테스트신호라인에 연결된 기판용테스트패드; 및상기 패키지용테스트패드 및 상기 기판용테스트패드의 사이에 개재되는 접속단자를 포함하는 것을 특징으로 하는 모듈 기판 상에 실장된 볼 그리드 어레이 패키지 검사장치.
- 제 2항에 있어서,상기 접속단자는 볼형 인 것을 특징으로 하는 모듈 기판 상에 실장된 볼 그리드 어레이 패키지 검사장치.
- 제 2항에 있어서,상기 접속단자는 상기 패키지용테스트패드 또는 기판용테스트패드의 어느 한 측에 연결된 것을 특징으로 하는 모듈 기판 상에 실장된 볼 그리드 어레이 패키지 검사장치.
- 제 4항에 있어서,상기 접속단자는 패키지검사상태에서는 상기 패키지용테스트패드 또는 기판용패드의 어느 한 측에 연결된 상태를 이루고, 실제 반도체 칩 구동상태에서는 분리되도록 된 것을 특징으로 하는 모듈 기판 상에 실장된 볼 그리드 어레이 패키지 검사장치.
- 제 1항에 있어서,상기 패키지용테스트신호라인 및 기판용테스트신호라인을 통해 연결되는 솔더볼과 상기 프로브패드와의 거리는 5~10㎜인 것을 특징으로 하는 모듈 기판 상에 실장에 볼 그리드 어레이 패키지 검사장치.
- 제 2항에 있어서,상기 패키지용테스트패드의 배치위치는 상기 솔더볼의 격자형 정렬 형태를 따르되 그 정렬피치는 상기 솔더볼의 정렬피치를 갖는 위치인 것을 특징으로 하는 모듈 기판상에 실장에 볼 그리드 어레이 패키지 검사장치.
- 제 2항에 있어서,상기 패키지용테스트패드의 배치위치는 상기 솔더볼의 격자형 정렬형태를 따르되, 정렬된 최외곽 솔더볼의 위치와 근접된 위치인 것을 특징으로 하는 모듈 기판상에 실장된 볼 그리드 어레이 패키지 검사장치.
- BGA패키지의 저면에 격자형으로 배열된 복수의 솔더볼 외곽측으로 패키지용테스트패드를 추가로 마련하고, 상기 패키지용테스트패드와 상기 복수의 솔더볼을 연결하는 패키지용신호라인을 마련하고;상기 BGA패키지 복수개가 적어도 일면에 실장되어 모듈을 이루는 모듈기판 상에 상기 패키지용테스트패드와 접속되는 기판용테스트패드를 마련하고, 상기 기판용테스트패드와 접속되되 실장된 상기 BGA패키지의 외곽선 밖으로 인출되는 기판용신호라인을 마련하고;상기 패키용테스트패드 및 기판용테스트패드의 사이에 개재 가능한 접속단자를 마련하여 상기 BGA패키지의 반도체 칩을 테스트할 때에는 상기 접속단자를 상기 패키지용테스트패드 및 기판용테스트패드를 연결시키고, 상기 BGA패키지의 반도체 칩을 구동시킬 때에는 상기 접속단자를 분리시켜 상기 패키지용테스트패드 및 기판용테스트패드의 접속상태를 해제시키는 것을 구비하는 것을 특징으로 하는 모듈 기판상에 실장된 BGA패키지 검사방법.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2003-0040411A KR100500452B1 (ko) | 2003-06-20 | 2003-06-20 | 모듈기판 상에 실장된 볼 그리드 어레이 패키지 검사장치및 검사방법 |
US10/795,507 US6836138B1 (en) | 2003-06-20 | 2004-03-09 | Module having test architecture for facilitating the testing of ball grid array packages, and test method using the same |
JP2004136446A JP4252491B2 (ja) | 2003-06-20 | 2004-04-30 | 検査機能付きモジュール及びその検査方法。 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2003-0040411A KR100500452B1 (ko) | 2003-06-20 | 2003-06-20 | 모듈기판 상에 실장된 볼 그리드 어레이 패키지 검사장치및 검사방법 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20040110033A KR20040110033A (ko) | 2004-12-29 |
KR100500452B1 true KR100500452B1 (ko) | 2005-07-12 |
Family
ID=33516434
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR10-2003-0040411A Expired - Fee Related KR100500452B1 (ko) | 2003-06-20 | 2003-06-20 | 모듈기판 상에 실장된 볼 그리드 어레이 패키지 검사장치및 검사방법 |
Country Status (3)
Country | Link |
---|---|
US (1) | US6836138B1 (ko) |
JP (1) | JP4252491B2 (ko) |
KR (1) | KR100500452B1 (ko) |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1288450C (zh) * | 2001-07-11 | 2006-12-06 | 佛姆法克特股份有限公司 | 探头和探测卡制造方法 |
US6729019B2 (en) | 2001-07-11 | 2004-05-04 | Formfactor, Inc. | Method of manufacturing a probe card |
US7015570B2 (en) * | 2002-12-09 | 2006-03-21 | International Business Machines Corp. | Electronic substrate with inboard terminal array, perimeter terminal array and exterior terminal array on a second surface and module and system including the substrate |
US7202685B1 (en) * | 2005-11-30 | 2007-04-10 | International Business Machines Corporation | Embedded probe-enabling socket with integral probe structures |
TWI270963B (en) * | 2005-12-09 | 2007-01-11 | Via Tech Inc | Package module with alignment structure and electronic device with the same |
KR100876964B1 (ko) * | 2007-07-20 | 2009-01-07 | 앰코 테크놀로지 코리아 주식회사 | 반도체 패키지 제조용 테스트 보드 |
JP5222509B2 (ja) * | 2007-09-12 | 2013-06-26 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US8138776B2 (en) * | 2008-10-03 | 2012-03-20 | Shelsky Robert C | In-circuit test assembly |
KR20100058359A (ko) * | 2008-11-24 | 2010-06-03 | 삼성전자주식회사 | 다층 반도체 패키지, 그것을 포함하는 반도체 모듈 및 전자신호 처리 시스템 및 다층 반도체 패키지의 제조 방법 |
US9912448B2 (en) * | 2012-02-13 | 2018-03-06 | Sentinel Connector Systems, Inc. | Testing apparatus for a high speed communications jack and methods of operating the same |
TWI479498B (zh) * | 2012-02-17 | 2015-04-01 | Winbond Electronics Corp | 記憶體裝置 |
JP5516619B2 (ja) * | 2012-02-27 | 2014-06-11 | イビデン株式会社 | 電子部品の製造方法 |
USD729808S1 (en) * | 2013-03-13 | 2015-05-19 | Nagrastar Llc | Smart card interface |
US9888283B2 (en) | 2013-03-13 | 2018-02-06 | Nagrastar Llc | Systems and methods for performing transport I/O |
USD759022S1 (en) * | 2013-03-13 | 2016-06-14 | Nagrastar Llc | Smart card interface |
USD758372S1 (en) * | 2013-03-13 | 2016-06-07 | Nagrastar Llc | Smart card interface |
DE102015203680A1 (de) * | 2015-03-02 | 2016-09-08 | Siemens Aktiengesellschaft | Verfahren zum Herstellen einer elektronischen Schaltung, Baugruppe mit einer elektronischen Schaltung sowie Fertigungsanlage zur Herstellung einer elektronischen Schaltung |
USD780763S1 (en) * | 2015-03-20 | 2017-03-07 | Nagrastar Llc | Smart card interface |
USD864968S1 (en) | 2015-04-30 | 2019-10-29 | Echostar Technologies L.L.C. | Smart card interface |
KR101705097B1 (ko) * | 2015-07-28 | 2017-02-13 | 큐알티 주식회사 | 반도체 패키지용 신뢰성 검사 유닛 및 이의 실장방법 |
US10068866B2 (en) * | 2016-09-29 | 2018-09-04 | Intel Corporation | Integrated circuit package having rectangular aspect ratio |
KR102412790B1 (ko) * | 2018-01-30 | 2022-06-23 | 주식회사 엘지에너지솔루션 | 테스트포인트를 가지는 인쇄회로기판의 제조 방법 및 이를 통해 제조되는 인쇄회로기판 |
CN109752413B (zh) * | 2018-12-27 | 2021-08-03 | 苏州佳世达电通有限公司 | 测试两基板之间多个焊球的结构及其方法 |
CN115267496A (zh) * | 2022-07-26 | 2022-11-01 | 南京芯驰半导体科技有限公司 | 一种芯片测试装置及测试方法 |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6184659B1 (en) * | 1999-02-16 | 2001-02-06 | Microchip Technology Incorporated | Microcontroller with integral switch mode power supply controller |
US6515464B1 (en) * | 2000-09-29 | 2003-02-04 | Microchip Technology Incorporated | Input voltage offset calibration of an analog device using a microcontroller |
-
2003
- 2003-06-20 KR KR10-2003-0040411A patent/KR100500452B1/ko not_active Expired - Fee Related
-
2004
- 2004-03-09 US US10/795,507 patent/US6836138B1/en not_active Expired - Fee Related
- 2004-04-30 JP JP2004136446A patent/JP4252491B2/ja not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US6836138B1 (en) | 2004-12-28 |
JP2005010147A (ja) | 2005-01-13 |
JP4252491B2 (ja) | 2009-04-08 |
US20040257103A1 (en) | 2004-12-23 |
KR20040110033A (ko) | 2004-12-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100500452B1 (ko) | 모듈기판 상에 실장된 볼 그리드 어레이 패키지 검사장치및 검사방법 | |
US20060125498A1 (en) | Modularized probe card for high frequency probing | |
TWI416121B (zh) | 探針卡 | |
JPH07335701A (ja) | プロービング装置 | |
JP2737774B2 (ja) | ウェハテスタ | |
JP3249865B2 (ja) | 半導体集積回路装置の製造方法 | |
KR100216992B1 (ko) | 복수의 전원배선이 형성된 검사용 기판 | |
KR100950446B1 (ko) | Pcb를 구비하는 스페이스 트랜스포머 및 이를 포함하는프로브 카드 | |
TWI881360B (zh) | 用於高頻測試的探針卡結構及其測試方法 | |
KR100679167B1 (ko) | 동축케이블을 이용한 반도체 웨이퍼 테스트용 프로브 카드 | |
JPH10339740A (ja) | プローブ装置 | |
JPH0315765A (ja) | テストボード | |
JP2008205282A (ja) | プローブカード | |
KR200221077Y1 (ko) | 전도성 고분자 프루브 카드 | |
JPH06181246A (ja) | プローブ装置 | |
JPH08242052A (ja) | プリント配線板 | |
CN205508783U (zh) | 测试座及测试装置 | |
JPH03195974A (ja) | プローブカード | |
CN119861279A (zh) | 一种芯片测试结构和芯片测试方法 | |
KR100723206B1 (ko) | 니들 연결용 pcb를 구비한 프로브 카드 | |
JPH04369253A (ja) | 半導体集積回路パッケージ | |
JPH01240880A (ja) | プリント基板の試験方法 | |
JPH07311242A (ja) | インサーキットテスタのテストヘッド部 | |
JPH05315416A (ja) | 論理検査端子付きlsi | |
JPH0347581B2 (ko) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 20030620 |
|
PA0201 | Request for examination | ||
PG1501 | Laying open of application | ||
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 20050516 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20050630 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 20050701 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
PR1001 | Payment of annual fee |
Payment date: 20080602 Start annual number: 4 End annual number: 4 |
|
PR1001 | Payment of annual fee |
Payment date: 20090615 Start annual number: 5 End annual number: 5 |
|
PR1001 | Payment of annual fee |
Payment date: 20100528 Start annual number: 6 End annual number: 6 |
|
PR1001 | Payment of annual fee |
Payment date: 20110531 Start annual number: 7 End annual number: 7 |
|
FPAY | Annual fee payment |
Payment date: 20120531 Year of fee payment: 8 |
|
PR1001 | Payment of annual fee |
Payment date: 20120531 Start annual number: 8 End annual number: 8 |
|
FPAY | Annual fee payment |
Payment date: 20130531 Year of fee payment: 9 |
|
PR1001 | Payment of annual fee |
Payment date: 20130531 Start annual number: 9 End annual number: 9 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |
Termination category: Default of registration fee Termination date: 20150509 |