KR100434839B1 - 전자회로유닛 - Google Patents
전자회로유닛 Download PDFInfo
- Publication number
- KR100434839B1 KR100434839B1 KR10-2001-0029763A KR20010029763A KR100434839B1 KR 100434839 B1 KR100434839 B1 KR 100434839B1 KR 20010029763 A KR20010029763 A KR 20010029763A KR 100434839 B1 KR100434839 B1 KR 100434839B1
- Authority
- KR
- South Korea
- Prior art keywords
- electrode
- bare chip
- capacitor
- connection land
- semiconductor bare
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000003990 capacitor Substances 0.000 claims abstract description 93
- 239000000758 substrate Substances 0.000 claims abstract description 84
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 claims abstract description 61
- 239000004065 semiconductor Substances 0.000 claims description 61
- 238000000034 method Methods 0.000 claims description 13
- 239000000853 adhesive Substances 0.000 abstract description 25
- 230000001070 adhesive effect Effects 0.000 abstract description 25
- 239000010409 thin film Substances 0.000 description 38
- 239000010408 film Substances 0.000 description 21
- 238000004544 sputter deposition Methods 0.000 description 9
- 238000010586 diagram Methods 0.000 description 8
- 238000007747 plating Methods 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 7
- 229910000679 solder Inorganic materials 0.000 description 7
- 238000009966 trimming Methods 0.000 description 6
- 239000004020 conductor Substances 0.000 description 5
- 229910052802 copper Inorganic materials 0.000 description 5
- 230000006866 deterioration Effects 0.000 description 5
- 229910004298 SiO 2 Inorganic materials 0.000 description 4
- 239000006071 cream Substances 0.000 description 4
- 238000005520 cutting process Methods 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 4
- 230000008569 process Effects 0.000 description 4
- 238000006243 chemical reaction Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 238000005476 soldering Methods 0.000 description 3
- 238000005452 bending Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000012447 hatching Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- 239000012528 membrane Substances 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 238000004804 winding Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/403—Edge contacts; Windows or holes in the substrate having plural connections on the walls thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/66—High-frequency adaptations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15313—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a land array, e.g. LGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/191—Disposition
- H01L2924/19101—Disposition of discrete passive components
- H01L2924/19107—Disposition of discrete passive components off-chip wires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/03—Use of materials for the substrate
- H05K1/0306—Inorganic insulating substrates, e.g. ceramic, glass
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/09—Use of materials for the conductive, e.g. metallic pattern
- H05K1/092—Dispersed materials, e.g. conductive pastes or inks
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0302—Properties and characteristics in general
- H05K2201/0317—Thin film conductor layer; Thin film passive component
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0335—Layered conductors or foils
- H05K2201/0347—Overplating, e.g. for reinforcing conductors or bumps; Plating over filled vias
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/22—Secondary treatment of printed circuits
- H05K3/24—Reinforcing the conductive pattern
- H05K3/245—Reinforcing conductive patterns made by printing techniques or by other techniques for applying conductive pastes, inks or powders; Reinforcing other conductive patterns by such techniques
- H05K3/246—Reinforcing conductive paste, ink or powder patterns by other methods, e.g. by plating
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Integrated Circuits (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Parts Printed On Printed Circuit Boards (AREA)
Abstract
Description
Claims (7)
- 알루미나기판 위에 박막형성된 도전패턴과 이 도전패턴과 접속하도록 상기 알루미나기판 위에 박막형성된 콘덴서와 저항 및 인덕턴스소자를 포함하는 회로소자와, 상기 도전패턴에 와이어본딩된 반도체 베어칩을 구비하고, 상기 반도체 베어칩의 하면전극이 전기적으로 접속되는 상기 도전패턴으로 이루어지는 접속랜드가 형성되고, 상기 접속랜드의 면적을 상기 반도체 베어칩의 하 면적보다도 작게 한 것을 특징으로 하는 전자회로유닛.
- 제 1항에 있어서,사각형상을 이루는 상기 반도체 베어칩의 적어도 2변과 상기 접속랜드의 외형이 떨어져 있는 것을 특징으로 하는 전자회로유닛.
- 제 1항에 있어서,상기 접속랜드의 내부에 개구를 설치한 것을 특징으로 하는 전자회로유닛.
- 제 2항에 있어서,상기 접속랜드의 내부에 개구를 설치한 것을 특징으로 하는 전자회로유닛.
- 기판 위에 유전체를 거쳐 하부전극과 상부전극을 적층하여 이루어지는 콘덴서가 형성됨과 동시에, 상기 기판에 상기 콘덴서와 겹치도록 반도체 베어칩이 탑재되어 있고, 또한 상기 콘덴서의 상기 상부전극이 상기 반도체 베어칩의 하면전극에 직접 전기적으로 접속되는 접속랜드의 일부를 겸하고 있는 것을 특징으로 하는 전자회로유닛.
- 삭제
- 제 5항에 있어서,상기 기판 위에 유전체를 거쳐 하부전극과 상부전극을 적층하여 이루어지는 다른 콘덴서가 형성되어 있고, 이 콘덴서의 상부전극과 상기 반도체 베어칩의 상면전극이 와이어본딩되어 있는 것을 특징으로하는 전자회로유닛.
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000160278A JP3244682B2 (ja) | 2000-05-30 | 2000-05-30 | 電子回路ユニット |
JP2000-160278 | 2000-05-30 | ||
JP2000-294671 | 2000-09-27 | ||
JP2000294671A JP2002110891A (ja) | 2000-09-27 | 2000-09-27 | 電子回路ユニット |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20010109152A KR20010109152A (ko) | 2001-12-08 |
KR100434839B1 true KR100434839B1 (ko) | 2004-06-07 |
Family
ID=26592910
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR10-2001-0029763A Expired - Fee Related KR100434839B1 (ko) | 2000-05-30 | 2001-05-29 | 전자회로유닛 |
Country Status (5)
Country | Link |
---|---|
US (1) | US6603667B2 (ko) |
EP (1) | EP1160867A3 (ko) |
KR (1) | KR100434839B1 (ko) |
CN (1) | CN1197442C (ko) |
TW (1) | TW502492B (ko) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW483233B (en) * | 2000-05-30 | 2002-04-11 | Alps Electric Co Ltd | Electronic circuit unit |
TW517447B (en) * | 2000-05-30 | 2003-01-11 | Alps Electric Co Ltd | Semiconductor electronic circuit unit |
US6593797B1 (en) * | 2002-06-18 | 2003-07-15 | Koninklijke Philips Electronics N.V. | High-frequency integrated transistor module |
US7948069B2 (en) * | 2004-01-28 | 2011-05-24 | International Rectifier Corporation | Surface mountable hermetically sealed package |
JP2005294376A (ja) * | 2004-03-31 | 2005-10-20 | Toshiba Corp | 磁気記録素子及び磁気メモリ |
JP2011238016A (ja) * | 2010-05-10 | 2011-11-24 | Sony Corp | 非接触通信媒体、アンテナパターン配置媒体、通信装置及びアンテナ調整方法 |
CN102332414A (zh) * | 2011-09-01 | 2012-01-25 | 安徽四创电子股份有限公司 | 一种薄膜限幅低噪声放大器小型化方法和工艺 |
KR102211934B1 (ko) * | 2014-03-06 | 2021-02-04 | 삼성전자주식회사 | 반도체 패키지 |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR950033539A (ko) * | 1994-05-16 | 1995-12-26 | 쿠라우찌 노리타카 | 광수신모듈과 그 제조방법 |
JPH0993077A (ja) * | 1995-09-28 | 1997-04-04 | Kokusai Electric Co Ltd | 素子複合搭載回路基板 |
JPH09283884A (ja) * | 1996-04-17 | 1997-10-31 | Kyocera Corp | 容量素子付き回路基板 |
JPH10215119A (ja) * | 1997-01-29 | 1998-08-11 | Tdk Corp | 電圧制御発振器 |
KR19990045559A (ko) * | 1997-11-25 | 1999-06-25 | 모리시타 요이찌 | 회로부품 내장 모듈 및 그 제조방법 |
KR100215517B1 (ko) * | 1990-09-27 | 1999-08-16 | 가나이 쓰도무 | 전자장치모듈 |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5272590A (en) * | 1990-02-12 | 1993-12-21 | Hernandez Jorge M | Integrated circuit package having an internal cavity for incorporating decoupling capacitor |
JPH0653406A (ja) | 1992-07-28 | 1994-02-25 | Matsushita Electric Ind Co Ltd | 薄膜回路形成法 |
JP3461204B2 (ja) * | 1993-09-14 | 2003-10-27 | 株式会社東芝 | マルチチップモジュール |
US6020219A (en) * | 1994-06-16 | 2000-02-01 | Lucent Technologies Inc. | Method of packaging fragile devices with a gel medium confined by a rim member |
DE69524855T2 (de) * | 1994-08-25 | 2002-08-14 | National Semiconductor Corp., Sunnyvale | Bauelementstapel in mehrchiphalbleiterpackungen |
US5825628A (en) * | 1996-10-03 | 1998-10-20 | International Business Machines Corporation | Electronic package with enhanced pad design |
US5804880A (en) * | 1996-11-04 | 1998-09-08 | National Semiconductor Corporation | Solder isolating lead frame |
JP3013831B2 (ja) * | 1998-01-26 | 2000-02-28 | 日本電気株式会社 | Mmicパッケージ |
US6356455B1 (en) * | 1999-09-23 | 2002-03-12 | Morton International, Inc. | Thin integral resistor/capacitor/inductor package, method of manufacture |
US6404649B1 (en) * | 2000-03-03 | 2002-06-11 | Advanced Micro Devices, Inc. | Printed circuit board assembly with improved bypass decoupling for BGA packages |
US6320757B1 (en) * | 2000-07-12 | 2001-11-20 | Advanced Semiconductor Engineering, Inc. | Electronic package |
-
2001
- 2001-05-02 TW TW090110519A patent/TW502492B/zh not_active IP Right Cessation
- 2001-05-23 EP EP01304504A patent/EP1160867A3/en not_active Withdrawn
- 2001-05-24 CN CNB011182342A patent/CN1197442C/zh not_active Expired - Fee Related
- 2001-05-29 KR KR10-2001-0029763A patent/KR100434839B1/ko not_active Expired - Fee Related
- 2001-05-29 US US09/870,416 patent/US6603667B2/en not_active Expired - Fee Related
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100215517B1 (ko) * | 1990-09-27 | 1999-08-16 | 가나이 쓰도무 | 전자장치모듈 |
KR950033539A (ko) * | 1994-05-16 | 1995-12-26 | 쿠라우찌 노리타카 | 광수신모듈과 그 제조방법 |
JPH0993077A (ja) * | 1995-09-28 | 1997-04-04 | Kokusai Electric Co Ltd | 素子複合搭載回路基板 |
JPH09283884A (ja) * | 1996-04-17 | 1997-10-31 | Kyocera Corp | 容量素子付き回路基板 |
JPH10215119A (ja) * | 1997-01-29 | 1998-08-11 | Tdk Corp | 電圧制御発振器 |
KR19990045559A (ko) * | 1997-11-25 | 1999-06-25 | 모리시타 요이찌 | 회로부품 내장 모듈 및 그 제조방법 |
Also Published As
Publication number | Publication date |
---|---|
TW502492B (en) | 2002-09-11 |
KR20010109152A (ko) | 2001-12-08 |
CN1334695A (zh) | 2002-02-06 |
CN1197442C (zh) | 2005-04-13 |
EP1160867A3 (en) | 2004-05-12 |
US6603667B2 (en) | 2003-08-05 |
EP1160867A2 (en) | 2001-12-05 |
US20020011352A1 (en) | 2002-01-31 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100430901B1 (ko) | 전자회로유닛 | |
KR100400653B1 (ko) | 면설치형 전자회로유닛 | |
KR100434839B1 (ko) | 전자회로유닛 | |
KR100450354B1 (ko) | 전자회로유닛 | |
KR100432871B1 (ko) | 전자회로유닛 | |
JP3244677B2 (ja) | 電子回路ユニット | |
JP3244682B2 (ja) | 電子回路ユニット | |
JP3244676B2 (ja) | 電子回路ユニット | |
JP3244678B2 (ja) | 電子回路ユニット | |
JP3242391B2 (ja) | 電子回路ユニットの製造方法 | |
JP3244681B2 (ja) | 電子回路ユニット | |
JP3244680B2 (ja) | 電子回路ユニット | |
JP3246908B2 (ja) | 電子回路ユニット | |
JP3244679B2 (ja) | 電子回路ユニット | |
JP3246907B2 (ja) | 電子回路ユニット | |
JP2001339243A (ja) | 電子回路ユニット | |
JP2001339242A (ja) | 電子回路ユニット |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 20010529 |
|
PA0201 | Request for examination | ||
PG1501 | Laying open of application | ||
E902 | Notification of reason for refusal | ||
PE0902 | Notice of grounds for rejection |
Comment text: Notification of reason for refusal Patent event date: 20030830 Patent event code: PE09021S01D |
|
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 20040428 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20040527 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 20040528 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
FPAY | Annual fee payment |
Payment date: 20070326 Year of fee payment: 4 |
|
PR1001 | Payment of annual fee |
Payment date: 20070326 Start annual number: 4 End annual number: 4 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |