KR100261439B1 - 다중 바운더리 스캔회로 - Google Patents
다중 바운더리 스캔회로 Download PDFInfo
- Publication number
- KR100261439B1 KR100261439B1 KR1019960081066A KR19960081066A KR100261439B1 KR 100261439 B1 KR100261439 B1 KR 100261439B1 KR 1019960081066 A KR1019960081066 A KR 1019960081066A KR 19960081066 A KR19960081066 A KR 19960081066A KR 100261439 B1 KR100261439 B1 KR 100261439B1
- Authority
- KR
- South Korea
- Prior art keywords
- scan
- register
- test
- circuit
- boundary
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318597—JTAG or boundary scan test of memory devices
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318552—Clock circuits details
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/3185—Reconfiguring for testing, e.g. LSSD, partitioning
- G01R31/318533—Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
- G01R31/318558—Addressing or selecting of subparts of the device under test
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Tests Of Electronic Circuits (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
Abstract
Description
Claims (1)
- 바운더리 스캔기능이 가능하고 바운더리 스캔을 위한 다수의 테스트 데이타 입력단자와 테스트모드 선택신호 입력단자를 포함하는 다중 바운더리 스캔회로에 있어서, 상기 바운더리 스캔회로로부터 테스트 회로의 리셋신호와 테스트 클럭 및 테스트 모드 선택신호를 제공받아 그에 상응하는 제어신호를 발생하는 TAP 제어부; 상기 바운더리 스캔회로로부터 테스트 데이터를 제공받아 스캔 레지스터 선택 여부를 결정하는 제어신호를 발생하는 선택신호 발생부; 상기 선택신호 발생부의 제어신호와 상기 테스트 클럭에 의거하여 상기 바운더리 스캔회로로부터 제공되는 4비트의 스캔 레지스터 선택정보를 최하위 비트값이 ‘1’이 될 때까지 시프트하며, 상기 최하위 비트값이 ‘1’인 경우 나머지 비트값을 코딩하여 스캔 레지스터 선택신호를 발생하는 스캔 레지스터 선택부; 상기 스캔 레지스터 선택부로부터 발생된 상기 스캔 레지스터 선택신호에 의거하여 상기 바운더리 스캔회로로부터 제공되는 테스트 데이터를 제공하는 다수의 스캔 레지스터; 상기 스캔 레지스터에 대응하는 갯수로 구성되며 상기 스캔 레지스터로부터 제공되는 테스트 데이터에 의거하여 스캔을 수행하는 다수의 시스템 로직을 포함하는 다중 바운더리 스캔회로.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019960081066A KR100261439B1 (ko) | 1996-12-31 | 1996-12-31 | 다중 바운더리 스캔회로 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019960081066A KR100261439B1 (ko) | 1996-12-31 | 1996-12-31 | 다중 바운더리 스캔회로 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR19980061692A KR19980061692A (ko) | 1998-10-07 |
KR100261439B1 true KR100261439B1 (ko) | 2000-07-01 |
Family
ID=19493795
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019960081066A KR100261439B1 (ko) | 1996-12-31 | 1996-12-31 | 다중 바운더리 스캔회로 |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR100261439B1 (ko) |
-
1996
- 1996-12-31 KR KR1019960081066A patent/KR100261439B1/ko not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
KR19980061692A (ko) | 1998-10-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4701916A (en) | Digital integrated circuit with multi-mode register | |
US4860290A (en) | Logic circuit having individually testable logic modules | |
EP0672910B1 (en) | System testing device and method using a JTAG circuit | |
EP0158679A1 (en) | A scannable asynchronous/synchronous cmos latch | |
KR100597771B1 (ko) | 메모리용 테스트 회로 | |
US7013415B1 (en) | IC with internal interface switch for testability | |
EP0530835B1 (en) | Testing circuit provided in digital logic circuits | |
US5077740A (en) | Logic circuit having normal input/output data paths disabled when test data is transferred during macrocell testing | |
CN114280454B (zh) | 芯片测试方法、装置、芯片测试机及存储介质 | |
US7539915B1 (en) | Integrated circuit testing using segmented scan chains | |
US5673274A (en) | Test method for semiconductor device | |
US5703884A (en) | Scanning pass test circuit | |
US5894548A (en) | Semiconductor device having test circuit | |
US5367551A (en) | Integrated circuit containing scan circuit | |
US6079039A (en) | Test circuit and test method for testing semiconductor chip | |
EP0454052B1 (en) | Data processing device with test circuit | |
US6105156A (en) | LSI tester for use in LSI fault analysis | |
US6633502B2 (en) | Test device for semiconductor memory circuit | |
US20030070128A1 (en) | Scan path circuit for test of logic circuit | |
KR100261439B1 (ko) | 다중 바운더리 스캔회로 | |
US6463562B1 (en) | Semiconductor device including macros and its testing method | |
US6381720B1 (en) | Test circuit and method for system logic | |
US6118296A (en) | Semiconductor integrated logic circuit | |
EP0196152A2 (en) | Testing digital integrated circuits | |
KR100313202B1 (ko) | 매크로용테스트회로 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19961231 |
|
A201 | Request for examination | ||
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19971208 Comment text: Request for Examination of Application Patent event code: PA02011R01I Patent event date: 19961231 Comment text: Patent Application |
|
PG1501 | Laying open of application | ||
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 20000324 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 20000418 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 20000419 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
FPAY | Annual fee payment |
Payment date: 20030410 Year of fee payment: 4 |
|
PR1001 | Payment of annual fee |
Payment date: 20030410 Start annual number: 4 End annual number: 4 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |
Termination category: Default of registration fee Termination date: 20050111 |