KR0157060B1 - 실장기판 - Google Patents
실장기판 Download PDFInfo
- Publication number
- KR0157060B1 KR0157060B1 KR1019910002945A KR910002945A KR0157060B1 KR 0157060 B1 KR0157060 B1 KR 0157060B1 KR 1019910002945 A KR1019910002945 A KR 1019910002945A KR 910002945 A KR910002945 A KR 910002945A KR 0157060 B1 KR0157060 B1 KR 0157060B1
- Authority
- KR
- South Korea
- Prior art keywords
- wiring
- layer
- unit
- thin film
- units
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K7/00—Constructional details common to different types of electric apparatus
- H05K7/14—Mounting supporting structure in casing or on frame or rack
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5385—Assembly of a plurality of insulating substrates
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4614—Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination
- H05K3/462—Manufacturing multilayer circuits by laminating two or more circuit boards the electrical connections between the circuit boards being made during lamination characterized by laminating only or mainly similar double-sided circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
- H05K3/4626—Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials
- H05K3/4629—Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials laminating inorganic sheets comprising printed circuits, e.g. green ceramic sheets
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/03—Use of materials for the substrate
- H05K1/0306—Inorganic insulating substrates, e.g. ceramic, glass
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0364—Conductor shape
- H05K2201/0379—Stacked conductors
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/06—Lamination
- H05K2203/061—Lamination of previously made multilayered subassemblies
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Ceramic Engineering (AREA)
- Inorganic Chemistry (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Description
Claims (9)
- 세라믹 또는 실리콘 기판상에 다층의 박막 배선부를 가지는 LSI 실장기판에 있어서, 상기 박막 배선부가 복수의 배선층으로 이루어지는 배선 유닛으로 분할되어 있고, 또 상기 유닛의 표면 도체층과 동일면내에 형성된 접합패드를 통하여 각 유닛간의 배선이 전기적으로 접속되는 구조를 가지는 실장기판.
- 제1항에 있어서, 상기 배선유닛의 일부가 신호층과 전원층 및 접지층으로 구성되고, 상기 전원층 및 접지층이 양표면에 형성되고, 또 각층이 관통구멍에 의하여 전기적으로 접속되어 있는 것을 특징으로 하는 실장기판.
- 제2항에 있어서, 상기 배선 유닛의 전원층 및 접지층은 전면막이고, 그 전면막면내에 전면막과는 전기적으로 절연된 패드가 형성되어 있는 것을 특지로 하는 실장기판.
- 제1항에 있어서, 상기 배선 유닛을 구성하는 배선층의 도체층이 동, 알루미늄, 금 또는 은중 어느 하나의 금속으로 형성되어 있는 것을 특징으로 하는 실장기판.
- 제1항에 있어서, 상기 배선 유닛을 구성하는 배선층의 절연층이 폴리이미드로 형성되어 있는 것을 특징으로 하는 실장기판.
- 제1항에 있어서, 상기 배선유닛에 있어서, 접속을 위하여 서로 대향하는 2개의 유닛 표면의 도체 패턴의 형상이 동일한 것을 특징으로 하는 실장기판.
- 제1항에 있어서, 상기 배선 유닛간의 접합 패드의 크기가 각 내층배선을 연결하기 위한 관통구멍의 크기보다도 큰 것을 특징으로 하는 실장기판.
- 제1항에 있어서, 상기 유닛은 상기 박막 배선의 구성요소와는 다른 가기판을 사용하여 형성되는 것을 특징으로 하는 실장기판.
- 제1항에 있어서, 상기 유닛은 박막 프로세서에 의하여 상기 가기판상에 형성되는 것을 특징으로 하는 실장기판.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP90-042468 | 1990-02-26 | ||
JP90-42468 | 1990-02-26 | ||
JP2042468A JP2510747B2 (ja) | 1990-02-26 | 1990-02-26 | 実装基板 |
Publications (2)
Publication Number | Publication Date |
---|---|
KR920000208A KR920000208A (ko) | 1992-01-10 |
KR0157060B1 true KR0157060B1 (ko) | 1998-12-15 |
Family
ID=12636905
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019910002945A Expired - Fee Related KR0157060B1 (ko) | 1990-02-26 | 1991-02-23 | 실장기판 |
Country Status (3)
Country | Link |
---|---|
US (1) | US5350886A (ko) |
JP (1) | JP2510747B2 (ko) |
KR (1) | KR0157060B1 (ko) |
Families Citing this family (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE69218319T2 (de) * | 1991-07-26 | 1997-07-10 | Nec Corp., Tokio/Tokyo | Mehrschichtige Leiterplatte aus Polyimid und Verfahren zur Herstellung |
JP2817530B2 (ja) * | 1992-08-19 | 1998-10-30 | 日本電気株式会社 | ポリイミド多層配線基板の製造方法 |
JPH0828580B2 (ja) * | 1993-04-21 | 1996-03-21 | 日本電気株式会社 | 配線基板構造及びその製造方法 |
US5834705A (en) * | 1994-03-04 | 1998-11-10 | Silicon Graphics, Inc. | Arrangement for modifying eletrical printed circuit boards |
US6423571B2 (en) | 1994-09-20 | 2002-07-23 | Hitachi, Ltd. | Method of making a semiconductor device having a stress relieving mechanism |
US6028364A (en) * | 1994-09-20 | 2000-02-22 | Hitachi, Ltd. | Semiconductor device having a stress relieving mechanism |
US5663677A (en) * | 1995-03-30 | 1997-09-02 | Lucent Technologies Inc. | Integrated circuit multi-level interconnection technique |
JP2748890B2 (ja) * | 1995-06-14 | 1998-05-13 | 日本電気株式会社 | 有機樹脂多層配線基板およびその製造方法 |
JP3112059B2 (ja) | 1995-07-05 | 2000-11-27 | 株式会社日立製作所 | 薄膜多層配線基板及びその製法 |
JP2917867B2 (ja) * | 1995-08-14 | 1999-07-12 | 日本電気株式会社 | 多層配線基板 |
JP2751902B2 (ja) * | 1995-12-27 | 1998-05-18 | 日本電気株式会社 | 多層印刷配線板の製造方法 |
JP2002064270A (ja) * | 2000-08-17 | 2002-02-28 | Matsushita Electric Ind Co Ltd | 回路基板とその製造方法 |
JP3877132B2 (ja) * | 2000-11-20 | 2007-02-07 | 富士通株式会社 | 多層配線基板及び半導体装置 |
JP3583396B2 (ja) | 2001-10-31 | 2004-11-04 | 富士通株式会社 | 半導体装置の製造方法、薄膜多層基板及びその製造方法 |
US7049208B2 (en) * | 2004-10-11 | 2006-05-23 | Intel Corporation | Method of manufacturing of thin based substrate |
US8138607B2 (en) * | 2009-04-15 | 2012-03-20 | International Business Machines Corporation | Metal fill structures for reducing parasitic capacitance |
JP5486376B2 (ja) | 2010-03-31 | 2014-05-07 | ルネサスエレクトロニクス株式会社 | 半導体装置 |
US8426289B2 (en) * | 2011-04-14 | 2013-04-23 | Robert Bosch Gmbh | Wafer with spacer including horizontal member |
US9147662B1 (en) * | 2013-12-20 | 2015-09-29 | Stats Chippac Ltd. | Integrated circuit packaging system with fiber-less substrate and method of manufacture thereof |
US12170252B2 (en) | 2021-09-29 | 2024-12-17 | International Business Machines Corporation | Electronic substrate stacking |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4202007A (en) * | 1978-06-23 | 1980-05-06 | International Business Machines Corporation | Multi-layer dielectric planar structure having an internal conductor pattern characterized with opposite terminations disposed at a common edge surface of the layers |
JPS55156395A (en) * | 1979-05-24 | 1980-12-05 | Fujitsu Ltd | Method of fabricating hollow multilayer printed board |
US4628407A (en) * | 1983-04-22 | 1986-12-09 | Cray Research, Inc. | Circuit module with enhanced heat transfer and distribution |
JPS6156493A (ja) * | 1984-08-28 | 1986-03-22 | 日本電気株式会社 | 多層回路基板の電源配線構造 |
JPS6284973U (ko) * | 1985-11-19 | 1987-05-30 | ||
US4803595A (en) * | 1986-11-17 | 1989-02-07 | International Business Machines Corporation | Interposer chip technique for making engineering changes between interconnected semiconductor chips |
JPS63202091A (ja) * | 1987-02-18 | 1988-08-22 | 株式会社日立製作所 | 多層配線形成方法 |
US5089880A (en) * | 1989-06-07 | 1992-02-18 | Amdahl Corporation | Pressurized interconnection system for semiconductor chips |
US4899439A (en) * | 1989-06-15 | 1990-02-13 | Microelectronics And Computer Technology Corporation | Method of fabricating a high density electrical interconnect |
US5072075A (en) * | 1989-06-28 | 1991-12-10 | Digital Equipment Corporation | Double-sided hybrid high density circuit board and method of making same |
US5081563A (en) * | 1990-04-27 | 1992-01-14 | International Business Machines Corporation | Multi-layer package incorporating a recessed cavity for a semiconductor chip |
-
1990
- 1990-02-26 JP JP2042468A patent/JP2510747B2/ja not_active Expired - Lifetime
-
1991
- 1991-02-23 KR KR1019910002945A patent/KR0157060B1/ko not_active Expired - Fee Related
- 1991-02-25 US US07/659,672 patent/US5350886A/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
KR920000208A (ko) | 1992-01-10 |
US5350886A (en) | 1994-09-27 |
JPH03246993A (ja) | 1991-11-05 |
JP2510747B2 (ja) | 1996-06-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR0157060B1 (ko) | 실장기판 | |
EP0526133B1 (en) | Polyimide multilayer wiring substrate and method for manufacturing the same | |
US5386627A (en) | Method of fabricating a multi-layer integrated circuit chip interposer | |
US4446477A (en) | Multichip thin film module | |
US6242279B1 (en) | High density wire bond BGA | |
US5768108A (en) | Multi-layer wiring structure | |
US7138294B2 (en) | Circuit substrate device, method for producing the same, semiconductor device and method for producing the same | |
US4736521A (en) | Process for manufacturing a ceramic multi-layer substrate | |
KR960013632B1 (ko) | 다중칩 집적회로 패키징 구성 및 방법 | |
EP0130417B1 (en) | A method of fabricating an electrical interconnection structure for an integrated circuit module | |
JP4701506B2 (ja) | 回路ブロック体の製造方法、配線回路装置の製造方法並びに半導体装置の製造方法 | |
KR100836653B1 (ko) | 회로기판 및 그 제조방법 | |
JP3653452B2 (ja) | 配線回路基板とその製造方法と半導体集積回路装置とその製造方法 | |
JP2000512083A (ja) | バイアマトリックス層間接続を有する多層回路及びその製造方法 | |
US6432748B1 (en) | Substrate structure for semiconductor package and manufacturing method thereof | |
US4965700A (en) | Thin film package for mixed bonding of chips | |
JP2623980B2 (ja) | 半導体搭載用リード付き基板の製造法 | |
CA1311854C (en) | Apparatus and method for high density interconnection substrates using stacked modules | |
TWI778816B (zh) | 晶片互聯的封裝結構及其封裝方法 | |
JPH07307434A (ja) | 実装基板 | |
JPH07109938B2 (ja) | 多層配線基板の製造方法 | |
JPH1154646A (ja) | 半導体素子用パッケージおよびその製造方法 | |
JPH07170071A (ja) | 多層配線基板の製造方法 | |
EP0343379A2 (en) | Thin film package for mixed bonding of a chip | |
JP2000031317A (ja) | 半導体装置及び半導体素子搭載用基板の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PA0109 | Patent application |
Patent event code: PA01091R01D Comment text: Patent Application Patent event date: 19910223 |
|
PG1501 | Laying open of application | ||
A201 | Request for examination | ||
PA0201 | Request for examination |
Patent event code: PA02012R01D Patent event date: 19950331 Comment text: Request for Examination of Application Patent event code: PA02011R01I Patent event date: 19910223 Comment text: Patent Application |
|
E701 | Decision to grant or registration of patent right | ||
PE0701 | Decision of registration |
Patent event code: PE07011S01D Comment text: Decision to Grant Registration Patent event date: 19980630 |
|
GRNT | Written decision to grant | ||
PR0701 | Registration of establishment |
Comment text: Registration of Establishment Patent event date: 19980728 Patent event code: PR07011E01D |
|
PR1002 | Payment of registration fee |
Payment date: 19980728 End annual number: 3 Start annual number: 1 |
|
PG1601 | Publication of registration | ||
PR1001 | Payment of annual fee |
Payment date: 20010711 Start annual number: 4 End annual number: 4 |
|
FPAY | Annual fee payment |
Payment date: 20020710 Year of fee payment: 5 |
|
PR1001 | Payment of annual fee |
Payment date: 20020710 Start annual number: 5 End annual number: 5 |
|
LAPS | Lapse due to unpaid annual fee | ||
PC1903 | Unpaid annual fee |
Termination category: Default of registration fee Termination date: 20040410 |