JPS61195699U - - Google Patents
Info
- Publication number
- JPS61195699U JPS61195699U JP7968085U JP7968085U JPS61195699U JP S61195699 U JPS61195699 U JP S61195699U JP 7968085 U JP7968085 U JP 7968085U JP 7968085 U JP7968085 U JP 7968085U JP S61195699 U JPS61195699 U JP S61195699U
- Authority
- JP
- Japan
- Prior art keywords
- value
- audio signal
- read address
- channel audio
- address value
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000005236 sound signal Effects 0.000 claims description 9
- 238000006243 chemical reaction Methods 0.000 claims 2
- 230000003247 decreasing effect Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 4
Description
第1図はオーデイオ信号処理装置の従来例を示
すブロツク図、第2図は第1図の装置中の残響生
成器の具体的構成を示すブロツク図、第3図は本
考案の実施例を示すブロツク図、第4図及び第5
図は第3図の装置の動作を示す図である。
主要部分の符号の説明、2……残響生成器、3
……遅延器、24……ALU、25,26……R
AM、27,28……アドレスコントローラ、2
9……ランダムジエネレータ、30……システム
コントローラ。
Fig. 1 is a block diagram showing a conventional example of an audio signal processing device, Fig. 2 is a block diagram showing a specific configuration of a reverberation generator in the device shown in Fig. 1, and Fig. 3 shows an embodiment of the present invention. Block diagram, Figures 4 and 5
The figure is a diagram showing the operation of the apparatus of FIG. 3. Explanation of symbols of main parts, 2... Reverberation generator, 3
...Delay unit, 24...ALU, 25, 26...R
AM, 27, 28...Address controller, 2
9...Random generator, 30...System controller.
Claims (1)
て第1チヤンネルオーデイオ信号として出力し該
第1チヤンネルオーデイオ信号に遅延処理を施し
て第2チヤンネルオーデイオ信号として出力する
オーデイオ信号処理装置であつて、前記第1チヤ
ンネルオーデイオ信号を所定タイミング毎にA/
D変換したデイジタル値にせしめるA/D変換手
段と、複数の記憶位置を有する書き込み/読み出
し自在なメモリと、前記所定タイミングに同期し
て前記複数の記憶位置のうちの1つを予め定めら
れた循環順番の下に指定するライトアドレス値と
第1及び第2リードアドレス値とを順次発生し、
前記第2リードアドレス値を所定周期毎にそのと
きの前記ライトアドレス値と異なるランダムな値
に変化させかつその変化させる道前の第2リード
アドレス値を新たな前記第1リードアドレス値と
するアドレス制御手段と、前記所定タイミングに
同期して前記デイジタル値を前記ライトアドレス
値で指定される前記メモリの記憶位置に書き込み
前記第1リードアドレス値で指定される前記メモ
リの記憶位置の内容を第1データ値として読み出
しかつ前記第2リードアドレス値で指定される前
記メモリの記憶位置の内容を第2データ値として
読み出すメモリ制御手段と、前記第1データ値が
減少し前記第2データ値が増大するように前記第
1及び第2データ値に対して前記所定周期毎にク
ロスフエードを施す演算手段と、該演算手段の出
力値をD/A変換して前記第2チヤンネルオーデ
イオ信号とするD/A変換手段とを含むことを特
徴とするオーデイオ信号処理装置。 An audio signal processing device that performs reverberation processing on an input analog audio signal and outputs it as a first channel audio signal, and performs delay processing on the first channel audio signal and outputs it as a second channel audio signal, the first channel Audio signal is A/
A/D conversion means for converting the digital value into a D-converted digital value; a writable/readable memory having a plurality of storage locations; and a predetermined one of the plurality of storage locations in synchronization with the predetermined timing. Sequentially generating write address values and first and second read address values specified under the circular order;
An address that changes the second read address value to a random value different from the write address value at that time every predetermined period, and sets the second read address value before the change as the new first read address value. a control means, in synchronization with the predetermined timing, writes the digital value to the storage location of the memory designated by the write address value, and writes the contents of the storage location of the memory designated by the first read address value to a first read address value; memory control means for reading as a data value and reading out the contents of the storage location of the memory specified by the second read address value as a second data value, the first data value decreasing and the second data value increasing; arithmetic means for crossfading the first and second data values at each predetermined cycle; and D/A conversion for converting the output value of the arithmetic means into the second channel audio signal. An audio signal processing device comprising: means.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP7968085U JPS61195699U (en) | 1985-05-28 | 1985-05-28 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP7968085U JPS61195699U (en) | 1985-05-28 | 1985-05-28 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS61195699U true JPS61195699U (en) | 1986-12-05 |
Family
ID=30624816
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP7968085U Pending JPS61195699U (en) | 1985-05-28 | 1985-05-28 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS61195699U (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6432599U (en) * | 1987-08-20 | 1989-03-01 |
-
1985
- 1985-05-28 JP JP7968085U patent/JPS61195699U/ja active Pending
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6432599U (en) * | 1987-08-20 | 1989-03-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS61195699U (en) | ||
JPS59160347U (en) | audio output device | |
JPH0733179Y2 (en) | Reset circuit for digital circuit test | |
JPH01154562U (en) | ||
JPS56169289A (en) | Controller of digital waveform recorder | |
JPS601198U (en) | Recording and playback device | |
JPS59108938U (en) | data acquisition circuit | |
JPS6437964U (en) | ||
JPS6185935U (en) | ||
JPS5999514U (en) | signal generator | |
JPS6448977U (en) | ||
JPS6142588U (en) | memory control circuit | |
JPS6046600U (en) | Audio signal processing device | |
JPS6021800U (en) | Recording and playback device | |
JPS62187500U (en) | ||
JPH0265261U (en) | ||
JPS6261060U (en) | ||
JPS5836334U (en) | electronic thermometer | |
JPS62161352U (en) | ||
JPH0227217U (en) | ||
JPH0214151U (en) | ||
JPS60800U (en) | Recording and playback device | |
JPS6168400U (en) | ||
JPS6432599U (en) | ||
JPS60135869U (en) | Interleaving RAM read/write pulse generation circuit |