JPS5984552A - Integrated circuit device - Google Patents
Integrated circuit deviceInfo
- Publication number
- JPS5984552A JPS5984552A JP19548682A JP19548682A JPS5984552A JP S5984552 A JPS5984552 A JP S5984552A JP 19548682 A JP19548682 A JP 19548682A JP 19548682 A JP19548682 A JP 19548682A JP S5984552 A JPS5984552 A JP S5984552A
- Authority
- JP
- Japan
- Prior art keywords
- wirings
- silicon oxide
- oxide film
- integrated circuit
- wiring
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
【発明の詳細な説明】
本発明は集積回路装置にかかシ、特に、素子間を電気的
に接続する金属配線の構造に関する。DETAILED DESCRIPTION OF THE INVENTION The present invention relates to an integrated circuit device, and particularly to the structure of metal wiring that electrically connects elements.
集積回路装置に於いては、近年ますます内部に組み込ま
れる素子の小型化がすすみ、それに伴って、素子の動作
速度も大巾に速くなってきている。In recent years, the elements incorporated in integrated circuit devices have been increasingly miniaturized, and the operating speed of the elements has also increased significantly.
他方、高密度化、大集積化も顕著になpつつあるため、
素子間を接続する金属配線が非常に長くなpつつある。On the other hand, as high density and large scale integration are becoming more prominent,
Metal wiring connecting elements is becoming extremely long.
この為に、金属配線の抵抗値と、金属配線の浮遊容量に
よる時定数が大きくな多素子自体の動作速度が速くなっ
ても、信号が金属配線を伝搬して集積回路装置の外部に
出る時間が、その配線の時定数によって律速されてしま
りという問題が生じていた。この時定数を小さくする為
には、1つには金属配線の抵抗値を小さくする事又、1
つには浮遊容量を少さくする事が必要である。For this reason, even if the operating speed of the multi-element itself becomes faster, the time constant due to the resistance value of the metal wiring and the stray capacitance of the metal wiring becomes faster, the time required for a signal to propagate through the metal wiring and exit the integrated circuit device is However, there was a problem in that the speed was limited by the time constant of the wiring. In order to reduce this time constant, one way is to reduce the resistance value of the metal wiring.
Therefore, it is necessary to reduce stray capacitance.
浮遊容量の中には金属配線と基板の間の容量、金属配線
間の容量があるが集積回路の高密度化が進み、配線間隔
が狭くなるにつれて配線間容量が急激に増大し、信号伝
達時間が配線間容量によって板端に遅くなるという大き
な問題が発生する様になりた。Stray capacitance includes the capacitance between metal wiring and the substrate, and the capacitance between metal wiring, but as integrated circuits become denser and the wiring spacing becomes narrower, the capacitance between wiring increases rapidly, and the signal transmission time increases. A big problem has arisen in that the process is delayed at the edge of the board due to the capacitance between the wiring lines.
従って本発明は、金属配線間の浮遊容量を小さくし上記
の問題を除去した集積回路装置を提供する事である。SUMMARY OF THE INVENTION Accordingly, it is an object of the present invention to provide an integrated circuit device in which the stray capacitance between metal wirings is reduced and the above-mentioned problems are eliminated.
本発明の集積回路装置は、隣シ合う金属配線が同一平面
上に位置しない様に形成されている構造をとることを特
徴とする特
本発明の集積回路装置に於いては隣シ合う金属配線が異
なった平面上に位置しているから、隣シ合りた配線同志
の側面が直接に対向する事がなく、従って配線間の浮遊
容量が大巾に減少するという効果をもつ。この為に、高
集度化、高集積化が進み、配線長が大きくなっても電位
の上が9下がシする信号が配線を伝搬する時間は大巾に
短くなシ、集積回路装置の動作速度を非常に上げる事が
可能となるという大きな利点を有する様になる。The integrated circuit device of the present invention is characterized in that it has a structure in which adjacent metal wires are not located on the same plane. Since the wires are located on different planes, the side surfaces of adjacent wires do not directly oppose each other, which has the effect of greatly reducing stray capacitance between wires. For this reason, even if the wiring length increases as the density and integration of integrated circuit devices increases, the time it takes for a signal whose potential is 9 to 10 to propagate through the wiring is significantly shorter. This has the great advantage of making it possible to significantly increase the operating speed.
次に本発明をよシよく理解するために図面を用いて説明
する。Next, the present invention will be explained using drawings in order to better understand the present invention.
第1図は、従来の集積回路装置の配線部分を説明する為
の断面図である。従来の集積回路装置に於いては、基板
シリコン101上に形成された厚いシリコン酸化膜10
2の上をアルミニウム(Al)配線103,104が走
っておシその上から表面保護膜としての絶縁膜105が
形成されている構造をとっている。このAJ配線xoa
7to、aは通常厚いシIJ 5ン酸化膜102の表面
である同一平面上を平行して走る構造となっておシ、側
面同志が直接対向している。この為に、集積回路装置が
高密度化し、Al配線間隔が数μm以下になると1μ0
合っている配線間の容■が急激に増大し、配線の浮遊容
量が増大する。従って、例えばAl配線103.104
は最初低電位であり、その後々配線103を高電位にし
て信号を外部に伝達する場合には、浮遊容量をチャージ
アップする為の時間が必要となハ信号が外部に伝わる速
度が大巾に遅くなるという大きな欠点を有する1μとな
る。FIG. 1 is a cross-sectional view for explaining the wiring portion of a conventional integrated circuit device. In a conventional integrated circuit device, a thick silicon oxide film 10 is formed on a silicon substrate 101.
The structure is such that aluminum (Al) wirings 103 and 104 run over the wirings 2, and an insulating film 105 as a surface protection film is formed over the wirings. This AJ wiring xoa
7to and a have a structure in which they run in parallel on the same plane, which is the surface of the thick silicon oxide film 102, and their side surfaces directly face each other. For this reason, as integrated circuit devices become denser and the Al wiring spacing becomes less than a few μm, 1 μ0
The capacitance between matching wires increases rapidly, and the stray capacitance of the wires increases. Therefore, for example, Al wiring 103.104
is initially at a low potential, and when the wiring 103 is subsequently set to a high potential and the signal is transmitted to the outside, time is required to charge up the stray capacitance. 1μ, which has the major drawback of being slow.
第2図は、本発明の詳細な説明する為の集積回路装置の
断面図である。本発明の集積回路装置に於いては、シリ
コン基板201上に形成された厚いフィールドシリコン
酸化膜202上に選択的にシリコン酸化膜203.・2
04を気相成長法によシ大略後述のAl配線膜の厚さ程
度に形成し、A!配線205,206,207は、そレ
−t’れ、気相成長シリ・コン酸化膜203.フィール
ドシリコン酸化膜202、気相成長シリコン酸化膜20
4上を走シ、その上から表面保護膜としての絶縁膜20
8を形成した構造をとっている。この木兄″明の集積回
路装置では、隣接するAl配線2o5.と206.20
6と207は、それぞれ異なった平面上に位置し、側面
が対向しない様に配置されている。従って、Al配線2
05と206及びAj2配al 206と207の間の
容量は同一平面上にAl配線が形成された場合に比し大
巾に減少する。特に素子の微細加工技術が進みAl配線
の間隔が、その厚さと同程度即ち18m以下位になると
、隣接する配線が対向している場合には配線間容量が極
端に大きくなる。従って、本発明の集積回路装置は、高
速化を達成するために非常に重要となる。FIG. 2 is a sectional view of an integrated circuit device for explaining the present invention in detail. In the integrated circuit device of the present invention, a silicon oxide film 203 is selectively formed on a thick field silicon oxide film 202 formed on a silicon substrate 201.・2
04 was formed by a vapor phase growth method to approximately the thickness of the Al wiring film described later, and A! The interconnections 205, 206, 207 are separated by a vapor phase grown silicon oxide film 203. Field silicon oxide film 202, vapor grown silicon oxide film 20
4, and an insulating film 20 as a surface protection film is applied from above.
It has a structure that forms 8. In this integrated circuit device by Akira Kinen, the adjacent Al wiring 2o5. and 206.20.
6 and 207 are located on different planes, and are arranged so that their side surfaces do not face each other. Therefore, Al wiring 2
The capacitance between 05 and 206 and Aj2 wiring 206 and 207 is greatly reduced compared to the case where Al wiring is formed on the same plane. In particular, as element microfabrication technology progresses and the spacing between Al interconnects becomes about the same as their thickness, that is, 18 m or less, the capacitance between interconnects becomes extremely large when adjacent interconnects face each other. Therefore, the integrated circuit device of the present invention is very important for achieving high speed.
第3図は、本発明の第2の実施例の集積回路装置を説明
する為の断面図である。第2の実施例に於い−cは、シ
リコン基板301上のフィールドシリコン酸化膜302
上の気相成長酸化膜303゜304はAl配線、305
,306C)側面の片側をもちあげる様に形成されてお
シ、表面保護膜307で被覆された構造となっている。FIG. 3 is a sectional view for explaining an integrated circuit device according to a second embodiment of the present invention. In the second embodiment, -c is a field silicon oxide film 302 on a silicon substrate 301.
The upper vapor-grown oxide films 303 and 304 are Al wiring, 305
, 306C) It is formed so that one side of the side surface is raised and is covered with a surface protection film 307.
この本発明の第2の実施例に於いても、A/配# 30
5と306の側面は対向せず、配線間容量は第1の実施
例と同じく大きく減少する。Also in this second embodiment of the present invention, A/distribution #30
The side surfaces of 5 and 306 do not face each other, and the inter-wiring capacitance is greatly reduced as in the first embodiment.
第1図は、従来の集積回路装置を説明するだめの断面図
、第2図、第3図は本発明の集積回路装置組1.第2の
実施例を説明する為の断面図である。
面図に於いて、101.201.3o1・・・・・・シ
リコン基板b 102,202,302・・・・・・
フィールドシリコン酸化膜、103,104,205゜
206.207,305,306・・・・・・M配線、
203.204.303.304・・・・・・気相成長
シリコン酸化膜、105,2.08,307・・川・表
面保の為の絶縁膜である。
yty、s n弛 /ρ4’−47図
2〃5 2ρ6 aカ a72 ? 図FIG. 1 is a cross-sectional view for explaining a conventional integrated circuit device, and FIGS. 2 and 3 are an integrated circuit device set 1 of the present invention. FIG. 3 is a cross-sectional view for explaining a second embodiment. In the plan view, 101.201.3o1...Silicon substrate b 102,202,302...
Field silicon oxide film, 103, 104, 205° 206.207, 305, 306...M wiring,
203.204.303.304...Vapor-phase grown silicon oxide film, 105,2.08,307...Insulating film for surface protection. yty, s n relaxation /ρ4'-47Figure 2〃5 2ρ6 aka a72? figure
Claims (1)
も一部の下部にスペーサーとなる絶縁膜が形成され、該
隣接して走る金属配線の側面が対向しない様に形成され
ている事を特徴とする集積回路装置。An insulating film serving as a spacer is formed under at least a portion of the metal wirings that are formed adjacent to each other in parallel, and the side surfaces of the metal wirings that run adjacent to each other are formed so that they do not face each other. Features of integrated circuit devices.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP19548682A JPS5984552A (en) | 1982-11-08 | 1982-11-08 | Integrated circuit device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP19548682A JPS5984552A (en) | 1982-11-08 | 1982-11-08 | Integrated circuit device |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS5984552A true JPS5984552A (en) | 1984-05-16 |
Family
ID=16341884
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP19548682A Pending JPS5984552A (en) | 1982-11-08 | 1982-11-08 | Integrated circuit device |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5984552A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5929528A (en) * | 1996-04-22 | 1999-07-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
-
1982
- 1982-11-08 JP JP19548682A patent/JPS5984552A/en active Pending
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5929528A (en) * | 1996-04-22 | 1999-07-27 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US6069067A (en) * | 1996-04-22 | 2000-05-30 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5994766A (en) | Flip chip circuit arrangement with redistribution layer that minimizes crosstalk | |
US5648684A (en) | Endcap chip with conductive, monolithic L-connect for multichip stack | |
JPS6281745A (en) | Lsi semiconductor device in wafer scale and manufacture thereof | |
US5134539A (en) | Multichip module having integral decoupling capacitor | |
US8513115B2 (en) | Method of forming an interconnect structure having an enlarged region | |
US5274270A (en) | Multichip module having SiO2 insulating layer | |
JPH05343820A (en) | Circuit board for multichip module | |
JPH01209746A (en) | Semiconductor device | |
EP1421620A2 (en) | Technique to minimize crosstalk in electronic packages | |
JPH04245665A (en) | Semiconductor integrated circuit structure | |
JPS5984552A (en) | Integrated circuit device | |
US6452256B1 (en) | Semiconductor device | |
US5024969A (en) | Hybrid circuit structure fabrication methods using high energy electron beam curing | |
JPS629697A (en) | Wiring board | |
JPS63141330A (en) | Semiconductor integrated circuit device | |
JPS60224244A (en) | Semiconductor device | |
JPH061795B2 (en) | Multilayer wiring structure | |
JP3249162B2 (en) | Multi-chip module | |
US5045915A (en) | Semiconductor integrated circuit device | |
JPH0574957A (en) | Semiconductor device | |
TW202422831A (en) | Semiconductor package device | |
JPH03136351A (en) | Semiconductor integrated circuit | |
JPH0283953A (en) | Semiconductor integrated circuit | |
JP2979583B2 (en) | Semiconductor device | |
JPH04364042A (en) | Semiconductor integrated circuit device |