JPS57139851A - Serial-parallel converter - Google Patents
Serial-parallel converterInfo
- Publication number
- JPS57139851A JPS57139851A JP2595481A JP2595481A JPS57139851A JP S57139851 A JPS57139851 A JP S57139851A JP 2595481 A JP2595481 A JP 2595481A JP 2595481 A JP2595481 A JP 2595481A JP S57139851 A JPS57139851 A JP S57139851A
- Authority
- JP
- Japan
- Prior art keywords
- flop
- flip
- serial
- clock
- selective
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 102100029469 WD repeat and HMG-box DNA-binding protein 1 Human genes 0.000 abstract 1
- 101710097421 WD repeat and HMG-box DNA-binding protein 1 Proteins 0.000 abstract 1
- 238000006243 chemical reaction Methods 0.000 abstract 1
- 230000001934 delay Effects 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M9/00—Parallel/series conversion or vice versa
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Communication Control (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Time-Division Multiplex Systems (AREA)
Abstract
PURPOSE:To execute serial-parallel conversion of optional bit length, and to econimically repair a device when it is faulty, by providing a serial-parallel converting unit element of 1 bit portion in accordance with each parallel output bit, and constituting it by cascade connection. CONSTITUTION:When a clock pulse (cp) and a selective strobe pulse (sp) are applied simultaneously to a clock signal input terminal CLIN and a selective strobe signal input terminal SBIN, a flip-flop FF1 is started by an output of an AND circuit AND1, a data on a data line lD by its timing is set to the flip-flop FF1. The clock pulse (cp) is also applied to a clock terminal C of a flip-flop FF2, the selective strobe signal is set to the flip-flop FF2, its output Q is set to ''1'', and this flip-flop FF2 delays the strobe pulse (sp) by clock period and sends it out to a serial-parallel converting unit element of the next stage.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2595481A JPS57139851A (en) | 1981-02-24 | 1981-02-24 | Serial-parallel converter |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2595481A JPS57139851A (en) | 1981-02-24 | 1981-02-24 | Serial-parallel converter |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS57139851A true JPS57139851A (en) | 1982-08-30 |
Family
ID=12180146
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2595481A Pending JPS57139851A (en) | 1981-02-24 | 1981-02-24 | Serial-parallel converter |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS57139851A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6213126A (en) * | 1985-07-11 | 1987-01-21 | Nec Corp | Data conversion circuit |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS4995547A (en) * | 1972-10-20 | 1974-09-10 |
-
1981
- 1981-02-24 JP JP2595481A patent/JPS57139851A/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS4995547A (en) * | 1972-10-20 | 1974-09-10 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS6213126A (en) * | 1985-07-11 | 1987-01-21 | Nec Corp | Data conversion circuit |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
AU6392686A (en) | Digital intergrated circuit | |
EP0235303A4 (en) | CLOCK PHASE SETTING SYSTEM. | |
NO880631L (en) | PREDICTING TERMINAL COUNTERS. | |
JPS57139851A (en) | Serial-parallel converter | |
KR890004233A (en) | Bit sequential integration circuit | |
US4423338A (en) | Single shot multivibrator having reduced recovery time | |
JPS57139852A (en) | Parallel-serial converter | |
JPS5735417A (en) | D/a converter | |
KR860002186A (en) | Time Division Type A / D / D / A Converters | |
JPS57179979A (en) | Clock signal generating circuit | |
SU1273923A1 (en) | Generator of pulses with random duration | |
SU646438A1 (en) | Code converter | |
KR100236083B1 (en) | Pulse generator | |
SU1474853A1 (en) | Parallel-to-serial code converter | |
SU1465985A1 (en) | Pulse width modulator | |
SU847509A1 (en) | Decoder | |
SU1403378A1 (en) | Serial-to-parallel code converter | |
JPS5595155A (en) | Operation check system for counter | |
SU1399891A1 (en) | Delta-modulator approximator | |
SU1104667A1 (en) | Pulse repetition frequency divider | |
SU1487167A1 (en) | Digital pulse-width modulator | |
JPS57139854A (en) | Input/output interface device | |
SU1075408A1 (en) | Device for transcoating parallel code to sequential code | |
SU1005310A1 (en) | Distributor | |
SU1325707A1 (en) | Code converter |