JPS5534518A - Lsi parameter setting system - Google Patents
Lsi parameter setting systemInfo
- Publication number
- JPS5534518A JPS5534518A JP10630978A JP10630978A JPS5534518A JP S5534518 A JPS5534518 A JP S5534518A JP 10630978 A JP10630978 A JP 10630978A JP 10630978 A JP10630978 A JP 10630978A JP S5534518 A JPS5534518 A JP S5534518A
- Authority
- JP
- Japan
- Prior art keywords
- parameter setting
- terminal
- setting
- output
- parameter
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Logic Circuits (AREA)
- Electronic Switches (AREA)
Abstract
PURPOSE:To minimize the number of the setting terminals in case the parameter is set up at the IC or SI by securing the setting or definition for more than two parameters via one unit of the parameter setting terminal. CONSTITUTION:Parameter setting signals H and L plus signal 2T featuring the H and L alternating in period T are supplied through parameter setting terminal S. The clock pulse of period T is applied to terminal T from clock pulse generator 2, and the parameter setting signal is latched by latch circuit 1 with the fixed period timing. Input X1 and output X2 of circuit 1 are supplied to AND gate 3 and OR gate 4, and the output S1 and S2 deliver three sets of output signals H/H, L/L and H/L through terminal S based on the table and in accordance with input H, L and 2T each.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP10630978A JPS5534518A (en) | 1978-09-01 | 1978-09-01 | Lsi parameter setting system |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP10630978A JPS5534518A (en) | 1978-09-01 | 1978-09-01 | Lsi parameter setting system |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS5534518A true JPS5534518A (en) | 1980-03-11 |
Family
ID=14430383
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP10630978A Pending JPS5534518A (en) | 1978-09-01 | 1978-09-01 | Lsi parameter setting system |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5534518A (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS619017A (en) * | 1984-05-31 | 1986-01-16 | ゼネラル・エレクトリック・カンパニイ | Programmable buffer |
JPS6349962A (en) * | 1986-08-20 | 1988-03-02 | Matsushita Electric Ind Co Ltd | Device for designating lsi operation mode |
US5986468A (en) * | 1991-03-06 | 1999-11-16 | Quicklogic Corporation | Programmable application specific integrated circuit and logic cell therefor |
-
1978
- 1978-09-01 JP JP10630978A patent/JPS5534518A/en active Pending
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS619017A (en) * | 1984-05-31 | 1986-01-16 | ゼネラル・エレクトリック・カンパニイ | Programmable buffer |
JPH0554732B2 (en) * | 1984-05-31 | 1993-08-13 | Gen Electric | |
JPS6349962A (en) * | 1986-08-20 | 1988-03-02 | Matsushita Electric Ind Co Ltd | Device for designating lsi operation mode |
US5986468A (en) * | 1991-03-06 | 1999-11-16 | Quicklogic Corporation | Programmable application specific integrated circuit and logic cell therefor |
US6078191A (en) * | 1991-03-06 | 2000-06-20 | Quicklogic Corporation | Programmable application specific integrated circuit and logic cell |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS6481083A (en) | Multiplier | |
GB1265530A (en) | ||
JPS5534518A (en) | Lsi parameter setting system | |
JPS5572248A (en) | Function discrimination system for lsi | |
JPS5587201A (en) | Double system controller | |
JPS55163691A (en) | Shift register | |
JPS5495161A (en) | False random signal generator circuit | |
FR2433263A1 (en) | Control circuit for flip=flop - has inverter with two NOR circuits, OR circuits and flip=flop using time signal (BE 8.2.80) | |
JPS5654142A (en) | Timing generating circuit | |
JPS5373047A (en) | Generation circuit for timing signal | |
JPS56140722A (en) | Noise eliminating circuit | |
JPS5415625A (en) | Reference generator circuit for emitter-coupled transistor logic circuit | |
JPS54111748A (en) | Programmable logic array | |
JPS53139968A (en) | A-d convertor | |
JPS5613859A (en) | Pm code reproducing device | |
JPS5386554A (en) | Pulse generator | |
JPS53136807A (en) | Timer recording circuit | |
JPS5264263A (en) | Multi-phase clock pulse generator | |
JPS53129938A (en) | Multiplex logic device | |
JPS55145476A (en) | Producing circuit of horizontal synchronous pulse signal | |
JPS5597756A (en) | Level supervisory system for carrier terminal equipment | |
JPS5673966A (en) | Output monitor circuit of digital tone generator | |
JPS5513471A (en) | Function designation method for function block | |
JPS53125074A (en) | Pulse waveform generator | |
JPS54122915A (en) | Signal multiplex circuit |