JPH0344929A - Manufacture of semiconductor device - Google Patents
Manufacture of semiconductor deviceInfo
- Publication number
- JPH0344929A JPH0344929A JP17917689A JP17917689A JPH0344929A JP H0344929 A JPH0344929 A JP H0344929A JP 17917689 A JP17917689 A JP 17917689A JP 17917689 A JP17917689 A JP 17917689A JP H0344929 A JPH0344929 A JP H0344929A
- Authority
- JP
- Japan
- Prior art keywords
- interconnections
- insulating film
- film
- layer
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 16
- 238000004519 manufacturing process Methods 0.000 title claims description 12
- 238000000034 method Methods 0.000 claims abstract description 10
- 238000005530 etching Methods 0.000 claims abstract description 8
- 238000001020 plasma etching Methods 0.000 claims abstract description 7
- 238000002955 isolation Methods 0.000 claims description 6
- 239000010410 layer Substances 0.000 abstract description 34
- 239000011229 interlayer Substances 0.000 abstract description 22
- 229910052581 Si3N4 Inorganic materials 0.000 abstract description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 abstract description 5
- 239000000758 substrate Substances 0.000 abstract description 3
- 230000008878 coupling Effects 0.000 abstract 1
- 238000010168 coupling process Methods 0.000 abstract 1
- 238000005859 coupling reaction Methods 0.000 abstract 1
- 239000012212 insulator Substances 0.000 abstract 1
- 230000001681 protective effect Effects 0.000 description 9
- 238000010586 diagram Methods 0.000 description 4
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 230000001934 delay Effects 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
Landscapes
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
【発明の詳細な説明】
(産業上の利用分野)
本発明は、半導体装置の製造方法に関し、さらに具体的
に述べれば、配線の形成を主体とした半導体装置の製造
方法に関するものである。DETAILED DESCRIPTION OF THE INVENTION (Field of Industrial Application) The present invention relates to a method of manufacturing a semiconductor device, and more specifically, to a method of manufacturing a semiconductor device mainly involving the formation of wiring.
(従来の技術)
近年、半導体装置はますます進歩し、高集積度で高速動
作を目指したLSIが開発されている。(Prior Art) In recent years, semiconductor devices have progressed more and more, and LSIs with high integration and high speed operation have been developed.
高速動作を要求されるLSIでは、基本素子の高速性は
もちろんのこと、配線抵抗による遅延や、多層配線の層
間容量による遅延が問題となり、配線および層間膜厚の
厚膜化が不可能となっている。In LSIs that require high-speed operation, in addition to the high speed of basic elements, delays due to wiring resistance and interlayer capacitance of multilayer wiring become problems, making it impossible to increase the thickness of wiring and interlayer films. ing.
特に、高速動作が可能なGaAsICでは配線工程での
遅延が大きな問題となっている。Particularly, in GaAs ICs capable of high-speed operation, delays in the wiring process are a major problem.
第3図(a)ないしくd)は、従来のGaAsICの二
層配線を形成する製造方法を工程の順に示した要部拡大
断面図である。FIGS. 3(a) to 3(d) are enlarged cross-sectional views of main parts showing the conventional manufacturing method for forming two-layer wiring of GaAs IC in the order of steps.
まず、素子を形成した半導体基板1の表面に、例えば、
T i/ A uでそれぞれの厚さが50015000
大の第1層配線2を形成する(第3図(a))。次に例
えば、窒化ケイ素膜を用い厚さ7000人の層間絶縁膜
3を堆積した後、連結孔3aを形成する(第3図(b)
)。その後1例えば、Ti/Auでそれぞれの厚さが5
00/8000人の第2層配置!4を形成する(第3図
(C))。最後に例えば、シリコン窒化膜で厚さ400
0大の保護膜5を表面全面に形成する(第3図(d))
。First, on the surface of the semiconductor substrate 1 on which elements are formed, for example,
T i / A u and each thickness is 50015000
A large first layer wiring 2 is formed (FIG. 3(a)). Next, for example, after depositing an interlayer insulating film 3 of 7,000 thick using a silicon nitride film, a connecting hole 3a is formed (FIG. 3(b)).
). Then 1, for example, Ti/Au, each with a thickness of 5
00/2nd tier placement of 8000 people! 4 (Fig. 3(C)). Finally, for example, use a silicon nitride film with a thickness of 400 mm.
A protective film 5 of size 0 is formed on the entire surface (Fig. 3(d)).
.
(発明が解決しようとする課題)
しかしながら、上記の製造方法では、平行して形成され
た第1層および第2層配線2および4のそれぞれの間に
厚い窒化ケイ素膜等の層間絶縁膜3があるため、線間容
量が大きくなり、第2図の最高分周周波数・電流特性図
に示すように、最高分周周波数が低く、高速特性が充分
でないという問題があった。(Problem to be Solved by the Invention) However, in the above manufacturing method, an interlayer insulating film 3 such as a thick silicon nitride film is formed between each of the first layer and second layer wirings 2 and 4 formed in parallel. Therefore, the line capacitance becomes large, and as shown in the maximum frequency division frequency/current characteristic diagram in FIG. 2, there is a problem that the maximum frequency division frequency is low and the high speed characteristics are not sufficient.
本発明は上記の問題を解決するもので、線間容量が小さ
く優れた高速特性を発揮する半導体装置の製造方法を提
供するものである。The present invention solves the above problems and provides a method for manufacturing a semiconductor device that exhibits small line capacitance and excellent high-speed characteristics.
(課題を解決するための手段)
上記の課題を解決するため1本発明は、第2層配線4の
下部以外の層間絶縁膜3をエツチングし隔離溝を形成す
るものである。(Means for Solving the Problems) In order to solve the above problems, one aspect of the present invention is to etch the interlayer insulating film 3 other than the lower part of the second layer wiring 4 to form isolation trenches.
(作 用)
上記の構成により、第1層および第2層配線のそれぞれ
の間に形成された層間絶縁膜がエツチングにより薄くな
り、従って、配線間の容量が低下し、高速性が高くなる
。(Function) With the above structure, the interlayer insulating film formed between each of the first layer and second layer interconnects is thinned by etching, thus reducing the capacitance between the interconnects and increasing high speed.
(実施例)
本発明の一実施例を第1図(a)ないしくe)に示す工
程順の要部拡大断面概略図により説明する。(Example) An example of the present invention will be described with reference to enlarged cross-sectional schematic diagrams of main parts in the order of steps shown in FIGS. 1(a) to 1(e).
本実施例が第3図に示した従来例と異なる点は、第1層
配線2を形成(第1図(c))した後に、第2層配線4
をマスクとして反応性イオンエツチング(RIE)法に
より層間絶縁膜3をエツチングし、隔離溝3bを形成し
た点である。The difference between this embodiment and the conventional example shown in FIG. 3 is that after the first layer wiring 2 is formed (FIG. 1(c)), the second layer wiring 4 is
The interlayer insulating film 3 was etched by reactive ion etching (RIE) using the mask as a mask to form the isolation trench 3b.
その他は従来例と変わらないので、同じ構成部には同一
符号を付して、説明を省略する。Since the rest is the same as the conventional example, the same components are given the same reference numerals and the explanation will be omitted.
このようにして製造された半導体装置は、第1層配線2
の下部以外の層間絶縁膜3がエツチングによって、薄い
層間絶縁膜3となるため、第1および第2層配線2およ
び4のそれぞれの配線間容量を低減することができる。The semiconductor device manufactured in this way has a first layer wiring 2
Since the interlayer insulating film 3 other than the lower part of the interlayer insulating film 3 becomes a thin interlayer insulating film 3 by etching, the inter-wiring capacitance of each of the first and second layer wirings 2 and 4 can be reduced.
第工層配線2と第2層配線4の間の層間絶縁膜3の膜厚
は変化しないので層間容量が増大することはない。Since the thickness of the interlayer insulating film 3 between the first layer wiring 2 and the second layer wiring 4 does not change, the interlayer capacitance does not increase.
第2図は1本実施例および従来例の製造方法でG a
A s分周器を試作し、最高分周周波数の電流依存性を
比較した特性図で、全表面に保護膜5を形成しても従来
例の保護膜5のない時よりも特性が良いことがわかる。Figure 2 shows the manufacturing method of this embodiment and the conventional example.
This is a characteristic diagram comparing the current dependence of the maximum dividing frequency of a prototype A s frequency divider, showing that even with the protective film 5 formed on the entire surface, the characteristics are better than the conventional example without the protective film 5. I understand.
本発明により配線間容量が減少し高速性を活かすことが
可能となった。The present invention reduces inter-wiring capacitance and makes it possible to take advantage of high speed performance.
なお、本実施例で層間絶縁膜3のエツチングに反応性イ
オンエツチング(RIE)法を用いたのは、第2層配線
4の下部の層間絶縁膜3にサイドエツチングが発生する
ことを防止したものである。等方性エツチングを用いる
と、微細配線になった第2層配線4の下部の層間絶縁膜
3が除去され、第1層配線2と第2層配線4の短絡をま
ねく恐れがある。また、第2層配線24の下部でサイド
エツチングが行われると、配線間容量と同時に層間容量
が減少する。通常、最後に形成される保護膜5により、
サイドエツチングによる容量減少が小さくなるが、サイ
ドエツチング部で保護膜5が充分に形成されないため、
信頼性が低下する。In this embodiment, the reactive ion etching (RIE) method was used to etch the interlayer insulating film 3 in order to prevent side etching from occurring in the interlayer insulating film 3 below the second layer wiring 4. It is. If isotropic etching is used, there is a risk that the interlayer insulating film 3 below the second layer wiring 4, which has become a fine wiring, will be removed, leading to a short circuit between the first layer wiring 2 and the second layer wiring 4. Furthermore, when side etching is performed under the second layer wiring 24, the interlayer capacitance is reduced at the same time as the interwiring capacitance. Usually, with the protective film 5 formed last,
Although the reduction in capacitance due to side etching is reduced, the protective film 5 is not sufficiently formed in the side etched portion.
Reliability decreases.
なお、本実施例では、二層配線の形成工程について説明
したが、−層配線工程や、三層配線工程等の多層配線工
程にも有効である。In this embodiment, the process for forming two-layer wiring has been described, but it is also effective for multi-layer wiring processes such as -layer wiring process and three-layer wiring process.
また1本実施例では配線金属にTi/Auを用いたが、
これは他の金属であってもよい。また1層間絶縁膜3お
よび保護膜5に、窒化ケイ素膜を用いたが、これに限ら
ず酸化ケイ素膜や、ポリイミド膜等の他の絶縁膜であっ
てもよい。また、層間絶縁膜3と保護膜5は、異種の膜
であってもよい。Also, in this example, Ti/Au was used for the wiring metal, but
This can also be other metals. Further, although a silicon nitride film is used for the one-layer insulating film 3 and the protective film 5, the present invention is not limited to this, and other insulating films such as a silicon oxide film or a polyimide film may be used. Furthermore, the interlayer insulating film 3 and the protective film 5 may be different types of films.
(発明の効果)
以上説明したように1本発明によれば、第2層配線をマ
スクに下地層間絶縁膜をエツチングし、第2層配線間に
層間絶縁膜の隔離溝を設けることにより、配線間容量を
低減させ、半導体装置の高速性を高めることが可能とな
る。(Effects of the Invention) As explained above, according to the present invention, the underlying interlayer insulating film is etched using the second layer wiring as a mask, and isolation grooves of the interlayer insulating film are provided between the second layer wiring, thereby forming the wiring. This makes it possible to reduce the interlayer capacitance and increase the speed of the semiconductor device.
第1図(a)ないしくe)は本発明による半導体装置の
製造方法を工程順に示す要部拡大断面図、第2図はG
a A s分周器の特性図、第3図(a)ないしくd)
は従来の半導体装置の製造方法を工程順に示す要部拡大
断面図である。
1・・・半導体基板、 2・・・第1層配線、 3・・
・層間絶縁膜、 3a・・・連結孔、3b・・・隔離溝
、 4・・・第2層配線、 5・・保護膜。
第
図
第
図
保護膜
を
第
図
6汽
(mA)
第
図1(a) to e) are enlarged cross-sectional views of main parts showing the manufacturing method of a semiconductor device according to the present invention in order of steps, and FIG. 2 is a G
Characteristic diagram of a A s frequency divider, Figure 3 (a) to d)
1A and 1B are enlarged cross-sectional views of main parts showing a conventional method for manufacturing a semiconductor device in order of steps. 1... Semiconductor substrate, 2... First layer wiring, 3...
- Interlayer insulating film, 3a... Connection hole, 3b... Isolation groove, 4... Second layer wiring, 5... Protective film. Fig. Fig. Protective film Fig. 6 (mA) Fig.
Claims (2)
の製造方法において、上記の配線をマスクとして上記の
絶縁膜をエッチングし絶縁膜に隔離溝を形成する工程を
有することを特徴とする半導体装置の製造方法。(1) A method for manufacturing a semiconductor device including a step of forming wiring on an insulating film, characterized by comprising a step of etching the insulating film using the wiring as a mask to form an isolation groove in the insulating film. A method for manufacturing a semiconductor device.
した反応性イオンエッチングで行うことを特徴とする請
求項(1)記載の半導体装置の製造方法。(2) The method of manufacturing a semiconductor device according to claim (1), wherein the isolation trench of the insulating film is etched by reactive ion etching using the wiring as a mask.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP17917689A JPH0344929A (en) | 1989-07-13 | 1989-07-13 | Manufacture of semiconductor device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP17917689A JPH0344929A (en) | 1989-07-13 | 1989-07-13 | Manufacture of semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH0344929A true JPH0344929A (en) | 1991-02-26 |
Family
ID=16061268
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP17917689A Pending JPH0344929A (en) | 1989-07-13 | 1989-07-13 | Manufacture of semiconductor device |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH0344929A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5547037A (en) * | 1994-05-23 | 1996-08-20 | Nippondenso Co., Ltd. | Constant-speed cruise control device for a vehicle |
-
1989
- 1989-07-13 JP JP17917689A patent/JPH0344929A/en active Pending
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5547037A (en) * | 1994-05-23 | 1996-08-20 | Nippondenso Co., Ltd. | Constant-speed cruise control device for a vehicle |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP2964537B2 (en) | Semiconductor device and manufacturing method thereof | |
US4789648A (en) | Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias | |
US5470793A (en) | Method of via formation for the multilevel interconnect integrated circuits | |
JP3961412B2 (en) | Semiconductor device and method for forming the same | |
JPH03196662A (en) | Interconnection structure of semiconductor integrated circuit and its manufacture | |
JPH0344929A (en) | Manufacture of semiconductor device | |
JP2817752B2 (en) | Method for manufacturing semiconductor device | |
US6445071B1 (en) | Semiconductor device having an improved multi-layer interconnection structure and manufacturing method thereof | |
JP3040500B2 (en) | Method for manufacturing semiconductor device | |
JPH10233449A (en) | Manufacture of semiconductor device | |
JPS613431A (en) | Semiconductor device with multilayer interconnection and manufacture thereof | |
JP2819640B2 (en) | Semiconductor device | |
JPH05226475A (en) | Manufacture of semiconductor device | |
JPH01296644A (en) | Manufacture of semiconductor device | |
JPH0758204A (en) | Method for manufacturing semiconductor device | |
KR0182043B1 (en) | Planarization method of metal-insulating film | |
JPS62128150A (en) | Manufacture of semiconductor device | |
JPH07283306A (en) | Semiconductor device and its manufacture | |
JPS5921043A (en) | Manufacture of semiconductor device | |
JPS62200746A (en) | Semiconductor device | |
JPS63257268A (en) | Semiconductor integrated circuit | |
JPS6340344A (en) | Semiconductor device | |
JPS58122752A (en) | Preparation of semiconductor device | |
JPH07106325A (en) | Manufacture of semiconductor device | |
JPH0462855A (en) | Semiconductor device and manufacture thereof |