JPH01176115A - Semiconductor integrated circuit - Google Patents
Semiconductor integrated circuitInfo
- Publication number
- JPH01176115A JPH01176115A JP62336010A JP33601087A JPH01176115A JP H01176115 A JPH01176115 A JP H01176115A JP 62336010 A JP62336010 A JP 62336010A JP 33601087 A JP33601087 A JP 33601087A JP H01176115 A JPH01176115 A JP H01176115A
- Authority
- JP
- Japan
- Prior art keywords
- channel
- turned
- inverter
- mosfet
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims description 3
- 230000006378 damage Effects 0.000 abstract description 2
- 230000007423 decrease Effects 0.000 abstract description 2
- 230000006866 deterioration Effects 0.000 abstract description 2
- 238000007493 shaping process Methods 0.000 abstract description 2
- 230000003247 decreasing effect Effects 0.000 abstract 1
- 238000010586 diagram Methods 0.000 description 11
- 239000000919 ceramic Substances 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
Landscapes
- Manipulation Of Pulses (AREA)
- Logic Circuits (AREA)
Abstract
Description
【発明の詳細な説明】
〔産業上の利用分野〕
本発明は高耐圧、大電流を取り扱う半導体集積回路に関
し、特に、低電圧系のCMOS回路から高電圧系のCM
OS回路へレベルを変換するレベルシフト回路に関する
。[Detailed Description of the Invention] [Industrial Application Field] The present invention relates to a semiconductor integrated circuit that handles high voltage and large current, and in particular, from low voltage CMOS circuits to high voltage CM circuits.
The present invention relates to a level shift circuit that converts a level to an OS circuit.
従来のこの種のレベルシフト回路の一例を第3図に示す
。同図(a)は回路図であり、M13〜M15は高耐圧
NchMOSFET、M16〜M18は高耐圧PchM
O3FETで構成されている。また、同図(b)にその
各部の動作波形を示す。低電圧系の信号20(INO)
が“H″になるとNchMO3FETM14がオンし、
NchMOSFETM13゜Ml5がオフする。この時
ノード23の電位が下がるため、PchMOSFETM
16とMl8がオンし、ノード22と出力端子24の電
位が上がりPchMO3FETM17がオフする。信号
20(INO)が“H″になると、上記と反対の動作が
起り、NchMOSFETM13.M1=5とPchM
O3FETMI 7がオンし、NchMO3FETM1
4とPchMO3FETM16.Ml 8がオフし、出
力端子24の電位が下がる。An example of a conventional level shift circuit of this type is shown in FIG. Figure (a) is a circuit diagram, M13 to M15 are high voltage Nch MOSFETs, M16 to M18 are high voltage PchM
It is composed of O3FET. In addition, FIG. 6(b) shows the operating waveforms of each part. Low voltage system signal 20 (INO)
When becomes “H”, NchMO3FETM14 turns on,
NchMOSFETM13°Ml5 is turned off. At this time, the potential of the node 23 decreases, so the PchMOSFETM
16 and Ml8 are turned on, the potentials of the node 22 and the output terminal 24 are increased, and the PchMO3FETM17 is turned off. When the signal 20 (INO) becomes "H", the opposite operation to the above occurs, and the NchMOSFETM13. M1=5 and PchM
O3FETMI 7 turns on, NchMO3FETM1
4 and PchMO3FETM16. Ml 8 is turned off and the potential at the output terminal 24 drops.
上述した従来のレベルシフト回路は、最終段のNchM
OSFETM15とPchMOSFETM18のオン−
オフの切り換えが同じタイミングで起きるため、切り換
えた時にオン−オンの期間が生じ、最終段で電流起動能
力が大きいために、かなり大きな貫通電流が流れていた
。このため、消費電力の増加や貫通電流による大電流の
ために素子の劣化や破壊を起す事もあった。The conventional level shift circuit described above has a final stage NchM
ON of OSFETM15 and PchMOSFETM18
Since the off-switching occurs at the same timing, an on-on period occurs when switching, and because the current starting ability is large in the final stage, a fairly large through current flows. For this reason, an increase in power consumption and a large current due to a through current may cause deterioration or destruction of the element.
本発明のレベルシフト回路は、Pチャネル型MOSFE
TとNチャネル型MOSFETのドレインを接続したバ
ッファのPチャネル側をNチャネル側のそれぞれのゲー
トに遅延回路を通した信号を入力し、出力の状態変化時
にPチャネル側からNチャネル側に向って流れる貫通電
流をなくす事を特徴としている。The level shift circuit of the present invention is a P-channel type MOSFE.
A signal passed through a delay circuit is input from the P channel side of a buffer that connects the T and N channel MOSFET drains to each gate of the N channel side, and when the output state changes, the signal is input from the P channel side to the N channel side. It is characterized by eliminating the through current that flows.
次に、図面を参照して本発明をより詳細に説明する。 Next, the present invention will be explained in more detail with reference to the drawings.
第1図(a)、(b)は本発明の一実施例の回路図およ
び動作波形図である。FIGS. 1(a) and 1(b) are a circuit diagram and an operation waveform diagram of an embodiment of the present invention.
入力信号は立ち下りの遅いインバータIl+ Isに加
えられ、インバータ11の出力はインバータI2゜■、
を介してNchMOSFETM1のゲートに与えられる
とともにインバータエ、を介してNchMO3FETM
2のゲートに与えられる。NchMOSFETMIとP
chMoSFETM4とは直列に接続され、NchMO
3FETM2とPchMOSFETM5とも直列に接続
され、PchMO3FETM4のゲートに接続点5が、
又PchMOSFETM5のゲートに接続点4がそれぞ
れたすき掛けに接続されている。接続点5からはPch
出力MOSFETM6のゲートに信号が与えられている
。The input signal is applied to the slow falling inverter Il+Is, and the output of the inverter 11 is applied to the inverter I2゜■,
is applied to the gate of Nch MOSFET M1 through an inverter, and is applied to the gate of Nch MOSFET M1 through
given to the gate of 2. NchMOSFETMI and P
It is connected in series with chMoSFETM4, and NchMO
3FETM2 and PchMOSFETM5 are also connected in series, and connection point 5 is connected to the gate of PchMO3FETM4.
Further, connection points 4 are connected to the gates of the PchMOSFETM5 in a cross-connected manner. From connection point 5, Pch
A signal is applied to the gate of the output MOSFET M6.
インバータエ、の出力はインバータエ。、エアを介して
N c h出力MO3FETM3のゲートに信号が与え
られている。Pch出力MOSFETM6とNch出力
MO3FETM3とは直列に接続され、それらのドレイ
ン共通接続点から出力端子6に出力が取り出されている
。The output of the inverter is the inverter. , a signal is applied to the gate of the Nch output MO3FETM3 via the air. The Pch output MOSFET M6 and the Nch output MO3FETM3 are connected in series, and an output is taken out to the output terminal 6 from their common drain connection point.
低電圧系のインバータエ、は、立ち下りの遅いインバー
タであり、NchMO8のgmを下げて立下りを遅らせ
ている。貫通電流を避けるためのデイレイ時間は20n
S程度でよく、チャネル長を長くしてg、を下げる事で
、十分このデイレイ時間は得られる。このインバータの
後ろに1段から数段インバータI2.Isをつける事で
波形整形を行っている。The low voltage system inverter is an inverter with a slow fall, and the gm of the Nch MO8 is lowered to delay the fall. The delay time to avoid through current is 20n.
This delay time can be obtained by increasing the channel length and lowering g. After this inverter, one to several stages of inverter I2. Waveform shaping is performed by adding Is.
これによって高耐圧NchMOSFETM2がオンにな
り、最終段高耐圧PchMOSFETM6がオンになる
のを遅らせる事ができる。インバータエ、のgmを下げ
たのはNchMOSFETM1.M2だけでないので、
MO3FETMIがオンになりMO3FETM2がオフ
になるのタイミングにデイレイはないので、PchMO
3FETM6は入力信号INOの変化の同時にオフする
。同様にして立上りの遅いインバーターI、中のPch
MO3FETのg、、lを下げる事で高耐圧NchMO
SFETM3のオンだけを遅らせる事ができる。Nch
MOSFETM3とPchMOSFETM6のそれぞれ
のオフからオンへとタイミングを20nSずつずらすこ
とで、オンオンの期間をなくす事ができる。As a result, the high voltage Nch MOSFET M2 is turned on, and it is possible to delay the turning on of the final stage high voltage Pch MOSFET M6. The one that lowered the gm of the inverter was NchMOSFETM1. Because it's not just M2,
There is no delay in the timing when MO3FETMI turns on and MO3FETM2 turns off, so PchMO
3FETM6 turns off at the same time as the input signal INO changes. Similarly, inverter I, which has a slow rise, and Pch inside
High voltage NchMO can be achieved by lowering g, l of MO3FET.
Only the turning on of SFETM3 can be delayed. Nch
By shifting the timing of each of MOSFET M3 and PchMOSFETM6 from off to on by 20 nS, the on-on period can be eliminated.
第2図(a) 、 (b)は本発明の他の実施例の回路
図および動作波形図である。第1図の実施例が2つの遅
延回路(インバータL、Is)をもち、出力の立上りと
立下りを独立に決めているのに対し、本実施例では、1
つの遅延回路27で最終段高耐圧PchMO3FETM
12と高耐圧NchMOSFETM9それぞれのオフか
らオンへのタイミングデイレイを決めている。高圧出力
の立上りと立下りのデイレイを独立に最適化することは
できないが、調整すべきパラメーターが1つになり、簡
単になるという利点がある。FIGS. 2(a) and 2(b) are a circuit diagram and an operation waveform diagram of another embodiment of the present invention. While the embodiment of FIG. 1 has two delay circuits (inverters L and Is) and independently determines the rise and fall of the output, this embodiment has one delay circuit.
Final stage high voltage PchMO3FETM with two delay circuits 27
12 and high voltage Nch MOSFET M9, the timing delay from off to on is determined. Although it is not possible to independently optimize the rise and fall delays of high-voltage output, there is an advantage in that there is only one parameter to be adjusted, making it easier.
〔発明の効果〕
以上説明したように、最終段高耐圧PchMOSFET
、高耐圧N c h MOS F E Tのそれぞれの
オフからオンになるタイミングを遅らせる事でオンオン
の期間をなくし、通常最終段で電流駆動能力が大きいた
め大きな貫通電流が流れていたのをなくす事ができる。[Effect of the invention] As explained above, the final stage high voltage Pch MOSFET
By delaying the timing from OFF to ON of each high-voltage Nch MOS FET, the on-on period is eliminated, and the large through-current that normally flows in the final stage due to its large current drive capability is eliminated. Can be done.
AC型のプラズマデイスプレィでは、40VでI M
Hz程度のスイッチングを行なっている。64回路の高
圧出力をもった従来技術のICでは、約0.8Wの貫通
電流による電力と約0.8Wのパネル負荷による電力の
合わせて約1.6Wの電力を消費していた。本発明を利
用する事で貫通電流による電力を“0”にする事ができ
、ICの消費電力を従来の半分の0.8Wにする事がで
きる。For AC type plasma display, IM at 40V
Switching is performed at about Hz. A conventional IC with a high voltage output of 64 circuits consumes approximately 1.6 W of power, including approximately 0.8 W of power due to the through current and approximately 0.8 W of power due to the panel load. By utilizing the present invention, the power due to the through current can be reduced to "0", and the power consumption of the IC can be reduced to 0.8W, which is half of the conventional power consumption.
これによって従来セラミックパッケージなどの放熱が良
い高価なパッケージを利用していたのが、安価なモール
ドパッケージで済む事になり、大幅なコスト削減ができ
る。As a result, the conventional use of expensive packages with good heat dissipation, such as ceramic packages, can now be replaced with inexpensive molded packages, resulting in significant cost reductions.
第1図(a)、(b)は本発明の一実施例の回路図およ
び動作波形図、第2図(a) 、 (b)は本発明の他
の実施例の回路図および動作波形図、第3図(a)。
(b)は従来のレベルシフト回路の回路図および動作波
形図である。
Ml〜M3.M7〜M9.M13〜M’l 5・・団・
高耐圧N + +ネル型MOSFET%M4〜M62M
1o〜−Ml 2. Ml 6〜M18・・・・・・高
耐圧Pチャネル型MOSFET、1.〜工1・・・・・
低電圧型インバーター、NANDl・・・・・・低電圧
型NAND、N0R1・・・・・・低電圧型NOR,7
,18,20・・・・・・入力端子低電圧型レベル、6
,15.24・・・・・・高圧出力端子、8.16.2
5・・・・・・グラウンド、9,17゜26・・・・・
・高圧電源、27・・・・・・遅延回路。
代理人 弁理士 内 原 音FIGS. 1(a) and (b) are a circuit diagram and operating waveform diagram of one embodiment of the present invention, and FIGS. 2(a) and (b) are a circuit diagram and operating waveform diagram of another embodiment of the present invention. , Figure 3(a). (b) is a circuit diagram and an operation waveform diagram of a conventional level shift circuit. Ml~M3. M7-M9. M13~M'l 5...Dan...
High withstand voltage N++Nell type MOSFET%M4~M62M
1o~-Ml 2. Ml 6 to M18...High voltage P-channel MOSFET, 1. ~ Engineering 1...
Low voltage inverter, NANDl...Low voltage NAND, N0R1...Low voltage NOR, 7
, 18, 20... Input terminal low voltage type level, 6
, 15.24... High voltage output terminal, 8.16.2
5...Ground, 9,17゜26...
・High voltage power supply, 27...delay circuit. Agent Patent Attorney Oto Uchihara
Claims (1)
で構成されるCMOS回路において、Pチャネル型MO
SFETとNチャネル型MOSFETのドレインを接続
したバッファ回路の出力でPチャネル型MOSFETと
Nチャネル型MOSFETとを直列に接続した出力回路
の一方のMOSFETを駆動し、他方のMOSFETを
他の駆動回路で駆動し、前記バッファと前記他の駆動回
路の出力発生タイミングをズラした事を特徴とする半導
体集積回路。P-channel type MOSFET and N-channel type MOSFET
In a CMOS circuit composed of
The output of a buffer circuit that connects the drains of an SFET and an N-channel MOSFET drives one MOSFET of an output circuit that connects a P-channel MOSFET and an N-channel MOSFET in series, and the other MOSFET is driven by another drive circuit. 1. A semiconductor integrated circuit, wherein output generation timings of said buffer and said other driving circuit are staggered.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP62336010A JPH01176115A (en) | 1987-12-29 | 1987-12-29 | Semiconductor integrated circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP62336010A JPH01176115A (en) | 1987-12-29 | 1987-12-29 | Semiconductor integrated circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH01176115A true JPH01176115A (en) | 1989-07-12 |
Family
ID=18294761
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP62336010A Pending JPH01176115A (en) | 1987-12-29 | 1987-12-29 | Semiconductor integrated circuit |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH01176115A (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003007477A1 (en) * | 2001-07-12 | 2003-01-23 | Sanyo Electric Co.,Ltd. | Level converter circuit |
JP2006067311A (en) * | 2004-08-27 | 2006-03-09 | Fuji Electric Device Technology Co Ltd | Semiconductor integrated circuit |
EP1728328A1 (en) * | 2004-03-24 | 2006-12-06 | Analog Devices, Inc. | Programmable input range adc |
WO2012165599A1 (en) * | 2011-05-31 | 2012-12-06 | ザインエレクトロニクス株式会社 | Level shift circuit |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57162834A (en) * | 1981-03-31 | 1982-10-06 | Fujitsu Ltd | Pulse generating circuit |
-
1987
- 1987-12-29 JP JP62336010A patent/JPH01176115A/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57162834A (en) * | 1981-03-31 | 1982-10-06 | Fujitsu Ltd | Pulse generating circuit |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003007477A1 (en) * | 2001-07-12 | 2003-01-23 | Sanyo Electric Co.,Ltd. | Level converter circuit |
US7078934B2 (en) | 2001-07-12 | 2006-07-18 | Sanyo Electric Co., Ltd. | Level conversion circuit |
EP1728328A1 (en) * | 2004-03-24 | 2006-12-06 | Analog Devices, Inc. | Programmable input range adc |
JP2007531408A (en) * | 2004-03-24 | 2007-11-01 | アナログ・デバイシズ・インコーポレーテッド | Programmable input range ADC |
JP2006067311A (en) * | 2004-08-27 | 2006-03-09 | Fuji Electric Device Technology Co Ltd | Semiconductor integrated circuit |
WO2012165599A1 (en) * | 2011-05-31 | 2012-12-06 | ザインエレクトロニクス株式会社 | Level shift circuit |
JP2012249261A (en) * | 2011-05-31 | 2012-12-13 | Thine Electronics Inc | Level shift circuit |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH0158896B2 (en) | ||
US4996449A (en) | Output circuit having high speed operation and low power dissipation | |
JP2734398B2 (en) | Output buffer circuit | |
JPH01176115A (en) | Semiconductor integrated circuit | |
EP0905896A3 (en) | Output buffer circuit with 50% Duty Cycle | |
JPH07105709B2 (en) | Voltage conversion circuit | |
US4649290A (en) | Pulse generating circuit | |
JPH0546113A (en) | Semiconductor integrated circuit | |
JPH02196519A (en) | Driver circuit | |
JP3271269B2 (en) | Output drive circuit | |
KR940005871Y1 (en) | Slewrate contorl output buffer | |
JPH04175010A (en) | Output buffer circuit | |
KR200273011Y1 (en) | Level shifter with low power consumption | |
JPS6362413A (en) | Semiconductor integrated circuit device | |
JP2000020006A (en) | Drive circuit for display device | |
JPH01309413A (en) | Output circuit | |
JP2677045B2 (en) | Through current prevention circuit | |
JPS62292015A (en) | Output buffer circuit | |
JPH0431630Y2 (en) | ||
JP2024010787A (en) | Gate drive circuit and semiconductor device | |
JPS5849952B2 (en) | address buffer circuit | |
JPH0457245B2 (en) | ||
JPH0589265A (en) | Integrating circuit | |
JPH0834425B2 (en) | Switching controller | |
JPS58121829A (en) | Driving circuit |